

### **General Description**

The 874328I-01 is a high-performance differential ÷1 and ÷4 clock divider and fanout buffer. The device is designed for the frequency-division and signal fanout of high-frequency, low phase-noise clock signals. The differential input signal is frequency divided by ÷1 and ÷4. Three LVPECL and three LVDS output banks are provided with a total of twenty differential outputs. The 874328I-01 is characterized to operate from a 2.5V power supply. Guaranteed output-to-output and part-to-part skew characteristics make the 874328I-01 ideal for those clock distribution applications demanding well-defined performance and repeatability.

### Pin Assignment



#### **Features**

- One differential input LVPECL reference clock
- Differential pair can accept the following differential input levels: LVPECL, LVDS, CML, SSTL
- · Integrated input termination resistors
- One bank of three LVPECL outputs (÷1 frequency-divided)
- One bank of three LVPECL outputs (÷4 frequency-divided)
- One bank of two LVPECL outputs (÷4 frequency-divided)
- Two banks of three LVDS outputs (÷4 frequency-divided)
- One bank of six LVDS outputs (÷4 frequency-divided)
- · Total of twenty differential clock outputs
- Maximum input frequency: 650MHz
- Maximum output frequency: 650MHz (÷1 outputs)
- Maximum output frequency: 162.5MHz (÷4 outputs)
- · LVCMOS interface levels for all control inputs
- Output skew: 70ps (maximum)
- Part-to-part skew: 250ps (maximum)
- Full 2.5V supply voltage
- Available in lead-free (RoHS 6) package
- -40°C to 85°C ambient operating temperature

### **Block Diagram**





# **Table 1. Pin Descriptions**

| Number            | Name               | Туре              |        | Description                                                                                                                                                                                                                                                                                                        |  |  |
|-------------------|--------------------|-------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1, 17, 32, 49, 64 | V <sub>EE</sub>    | Power             |        | Negative supply pins.                                                                                                                                                                                                                                                                                              |  |  |
| 2                 | V <sub>CCOA</sub>  | Power             |        | Output power supply for Bank A outputs.                                                                                                                                                                                                                                                                            |  |  |
| 3, 4              | QA0, nQA0          | Output            |        | Differential Bank A output pair. LVPECL interface levels.                                                                                                                                                                                                                                                          |  |  |
| 5, 6              | QA1, nQA1          | Output            |        | Differential Bank A output pair. LVPECL interface levels.                                                                                                                                                                                                                                                          |  |  |
| 7, 8              | QA2, nQA2          | Output            |        | Differential Bank A output pair. LVPECL interface levels.                                                                                                                                                                                                                                                          |  |  |
| 9, 10             | QB0, nQB0          | Output            |        | Differential Bank B output pair. LVPECL interface levels.                                                                                                                                                                                                                                                          |  |  |
| 11, 12            | QB1, nQB1          | Output            |        | Differential Bank B output pair. LVPECL interface levels.                                                                                                                                                                                                                                                          |  |  |
| 13, 14            | QB2, nQB2          | Output            |        | Differential Bank B output pair. LVPECL interface levels.                                                                                                                                                                                                                                                          |  |  |
| 15                | V <sub>CCOB</sub>  | Power             |        | Output power supply for Bank B outputs.                                                                                                                                                                                                                                                                            |  |  |
| 16                | CLK_EN             | Input             | Pullup | Clock enable. See Table 3G for function. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                                            |  |  |
| 18, 31            | V <sub>CCODE</sub> | Power             |        | Output power supply for Bank D and E outputs.                                                                                                                                                                                                                                                                      |  |  |
| 19, 20            | QE0, nQE0          | Output            |        | Differential Bank E output pair. LVDS interface levels.                                                                                                                                                                                                                                                            |  |  |
| 21, 22            | QE1, nQE1          | Output            |        | Differential Bank E output pair. LVDS interface levels                                                                                                                                                                                                                                                             |  |  |
| 23, 24            | QE2, nQE2          | Output            |        | Differential Bank E output pair. LVDS interface levels                                                                                                                                                                                                                                                             |  |  |
| 25, 26            | QD0, nQD0          | Output            |        | Differential Bank D output pair. LVDS interface levels.                                                                                                                                                                                                                                                            |  |  |
| 27, 28            | QD1, nQD1          | Output            |        | Differential Bank D output pair. LVDS interface levels.                                                                                                                                                                                                                                                            |  |  |
| 29, 30            | QD2, nQD2          | Output            |        | Differential Bank D output pair. LVDS interface levels.                                                                                                                                                                                                                                                            |  |  |
| 33                | OEA                | Input             | Pullup | Output enable for Bank A outputs. See Table 3A for function. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                        |  |  |
| 34                | OEB                | Input             | Pullup | Output enable for Bank B outputs. See Table 3B for function. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                        |  |  |
| 35                | CLK                | Input             |        | Non-inverting differential LVPECL clock input.                                                                                                                                                                                                                                                                     |  |  |
| 36                | V <sub>T</sub>     | Termination input |        | Input for termination. Both CLK and nCLK inputs are terminated to this pin. See input termination information in the applications section.                                                                                                                                                                         |  |  |
| 37                | V <sub>REF</sub>   | Output            |        | Reference voltage output. Provides a bias voltage of $V_{CC}$ - 1.10V. Connect the $V_{REF}$ output to $V_{T}$ if the differential input pair CLK, nCLK is AC-coupled. Leave $V_{REF}$ open if the differential input pair CLK, nCLK is DC-coupled. See input termination information in the applications section. |  |  |
| 38                | nCLK               | Input             |        | Inverting differential LVPECL clock input.                                                                                                                                                                                                                                                                         |  |  |
| 39                | OEC                | Input             | Pullup | Output enable for Bank C outputs. See Table 3C for function. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                        |  |  |
| 40                | $V_{CC}$           | Power             |        | Power supply pin.                                                                                                                                                                                                                                                                                                  |  |  |
| 41                | OED                | Input             | Pullup | Output enable for Bank D outputs. See Table 3D for function. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                        |  |  |
| 42                | OEE                | Input             | Pullup | Output enable for Bank E outputs. See Table 3E for function. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                        |  |  |
| 43, 44            | QC0, nQC0          | Output            |        | Differential Bank C output pairs. LVPECL interface levels.                                                                                                                                                                                                                                                         |  |  |
| Continued on next | page.              | 1                 |        |                                                                                                                                                                                                                                                                                                                    |  |  |



| Number | Name              | Туре   |                                                         | Description                                                                                 |  |
|--------|-------------------|--------|---------------------------------------------------------|---------------------------------------------------------------------------------------------|--|
| 45, 46 | QC1, nQC1         | Output |                                                         | Differential Bank C output pair. LVPECL interface levels.                                   |  |
| 47     | V <sub>CCOC</sub> | Power  |                                                         | Output power supply for Bank C outputs.                                                     |  |
| 48     | OEF               | Input  | Pullup                                                  | Output enable for Bank F outputs. See Table 3F for function. LVCMOS/LVTTL interface levels. |  |
| 50, 63 | V <sub>CCOF</sub> | Power  |                                                         | Output power supply for Bank F outputs.                                                     |  |
| 51, 52 | QF0, nQF0         | Output | Differential Bank F output pair. LVDS interface levels. |                                                                                             |  |
| 53, 54 | QF1, nQF1         | Output |                                                         | Differential Bank F output pair. LVDS interface levels.                                     |  |
| 55, 56 | QF2, nQF2         | Output | Differential Bank F output pair. LVDS interface levels. |                                                                                             |  |
| 57, 58 | QF3, nQF3         | Output | Differential Bank F output pair. LVDS interface levels. |                                                                                             |  |
| 59, 60 | QF4, nQF4         | Output | Differential Bank F output pair. LVDS interface levels. |                                                                                             |  |
| 61, 62 | QF5, nQF5         | Output |                                                         | Differential Bank F output pair. LVDS interface levels.                                     |  |

NOTE: Pullup refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

### **Table 2. Pin Characteristics**

| Symbol              | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|---------------------|-----------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>     | Input Capacitance     |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub> | Input Pullup Resistor |                 |         | 51      |         | kΩ    |

## **Function Tables**

**Table 3A. OEA Configuration Table** 

|       | _                                               |
|-------|-------------------------------------------------|
| Input |                                                 |
| OEA   | Operation                                       |
| 0     | Outputs QAx/nQAx are in a high-impedance state. |
| 1     | Outputs are enabled. (Default)                  |

NOTE: OEA is an asynchronous control.

**Table 3B. OEB Configuration Table** 

| Input |                                                 |
|-------|-------------------------------------------------|
| OEB   | Operation                                       |
| 0     | Outputs QBx/nQBx are in a high-impedance state. |
| 1     | Outputs are enabled. (Default)                  |

NOTE: OEB is an asynchronous control.

**Table 3C. OEC Configuration Table** 

| Input |                                                 |
|-------|-------------------------------------------------|
| OEC   | Operation                                       |
| 0     | Outputs QCx/nQCx are in a high-impedance state. |
| 1     | Outputs are enabled. (Default)                  |

NOTE: OEC is an asynchronous control.

**Table 3D. OED Configuration Table** 

| Input |                                                 |
|-------|-------------------------------------------------|
| OED   | Operation                                       |
| 0     | Outputs QDx/nQDx are in a high-impedance state. |
| 1     | Outputs are enabled. (Default)                  |

NOTE: OED is an asynchronous control.



**Table 3E. OEE Configuration Table** 

| Input |                                                 |
|-------|-------------------------------------------------|
| OEE   | Operation                                       |
| 0     | Outputs QEx/nQEx are in a high-impedance state. |
| 1     | Outputs are enabled. (Default)                  |

NOTE: OEE is an asynchronous control

**Table 3F. OEF Configuration Table** 

| Input |                                                 |
|-------|-------------------------------------------------|
| OEF   | Operation                                       |
| 0     | Outputs QFx/nQFx are in a high-impedance state. |
| 1     | Outputs are enabled. (Default)                  |

NOTE: OEF is an asynchronous control

### Table 3G. CLK\_EN Mode Configuration Table

| Input  |                                                                                                                                                        |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK_EN | Operation                                                                                                                                              |
| 0      | Output clock signals are disabled (logic low). Stops the output clock signals in a logic low state, and thus, eliminates potential output runt pulses. |
| 1      | Output clock signals are enabled. (Default)                                                                                                            |

NOTE: CLK\_EN is synchronous to the falling edge of the input clock.



## **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                              | Rating                          |
|-------------------------------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>CC</sub>                                   | 4.6V                            |
| Inputs, V <sub>I</sub>                                            | -0.5V to V <sub>CC</sub> + 0.5V |
| Outputs, I <sub>O</sub> (LVPECL) Continuous Current Surge Current | 50mA<br>100mA                   |
| Outputs, I <sub>O</sub> (LVDS) Continuous Current Surge Current   | 10mA<br>15mA                    |
| Input Current, CLK, nCLK                                          | ±50mA                           |
| V <sub>T</sub> Current, I <sub>VT</sub>                           | ±100mA                          |
| Input Sink/Source, I <sub>REF_AC</sub>                            | ±2mA                            |
| Package Thermal Impedance, $\theta_{JA}$                          | 31.8°C/W (0 mps)                |
| Storage Temperature, T <sub>STG</sub>                             | -65°C to 150°C                  |

### **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{CC} = V_{CCOA} = V_{CCOB} = V_{CCOC} = V_{CCODE} = V_{CCOF} = 2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C

| Symbol            | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-------------------|-------------------------|-----------------|---------|---------|---------|-------|
| V <sub>CC</sub>   | Positive Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| V <sub>CCOX</sub> | Output Supply Voltage   |                 | 2.375   | 2.5     | 2.625   | V     |
| I <sub>CC</sub>   | Power Supply Current    | No Load         |         | 47      | 54      | mA    |
| I <sub>CCOX</sub> | Output Supply Current   | No Load         |         | 139     | 160     | mA    |

 $\begin{aligned} &V_{CCOX} \text{ denotes } V_{CCOA,} \ V_{CCOB,} \ V_{CCOC,} \ V_{CCODE,} \ V_{CCOF}. \\ &I_{CCOX} \text{ denotes } I_{CCODE,} \ I_{CCOF}. \end{aligned}$ 

Table 4B. LVCMOS/LVTTL Input DC Characteristics,  $V_{CC}$  = 2.5V  $\pm$  5%,  $T_A$  = -40°C to 85°C

| Symbol          | Parameter          |                                           | Test Conditions                                | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|-------------------------------------------|------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage |                                           |                                                | 2       |         | V <sub>CC</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  |                                           |                                                | -0.3    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input High Current | CLK_EN<br>OEA, OEB, OEC,<br>OED, OEE, OEF | V <sub>CC</sub> = V <sub>IN</sub> = 2.625V     |         |         | 5                     | μΑ    |
| I <sub>IL</sub> | Input Low Current  | CLK_EN<br>OEA, OEB, OEC,<br>OED, OEE, OEF | V <sub>CC</sub> = 2.625V, V <sub>IN</sub> = 0V | -150    |         |                       | μΑ    |



Table 4D. Differential LVPECL Input DC Characteristics,  $V_{CC}$  = 2.5V  $\pm$  5%,  $T_A$  = -40°C to 85°C

| Symbol               | Parameter                        |           | Test Conditions       | Minimum               | Typical               | Maximum                | Units |
|----------------------|----------------------------------|-----------|-----------------------|-----------------------|-----------------------|------------------------|-------|
| R <sub>IN</sub>      | Differential Input Resistance    | CLK, nCLK | CLK-to-VT, nCLK-to-VT | 40                    | 50                    | 60                     | Ω     |
| V <sub>IH</sub>      | Input High Voltage               | CLK, nCLK |                       | 1.2                   |                       | V <sub>CC</sub>        | V     |
| V <sub>IL</sub>      | Input Low Voltage                | CLK, nCLK |                       | 0                     |                       | V <sub>IH</sub> – 0.15 | V     |
| V <sub>IN</sub>      | Input Voltage Swing; NOTE 1      |           |                       | 0.15                  |                       | 1.2                    | V     |
| V <sub>DIFF_IN</sub> | Differential Input Voltage Swing |           |                       | 0.3                   |                       |                        | V     |
| I <sub>IN_CLK</sub>  | Input Current; NOTE 2            | CLK, nCLK |                       |                       |                       | 35                     | mA    |
| V <sub>REF_AC</sub>  | Reference Voltage                |           |                       | V <sub>CC</sub> – 1.4 | V <sub>CC</sub> – 1.0 | V <sub>CC</sub> - 0.80 | V     |

NOTE 1:  $V_{\rm IL}$  should not be less than -0.3V. NOTE 2: Guaranteed by design.

Table 4E. LVPECL DC Characteristics,  $V_{\text{CC}} = V_{\text{CCOA}} = V_{\text{CCOB}} = V_{\text{CCOC}} = 2.5 \text{V} \pm 5\%$ ,  $V_{\text{EE}} = 0 \text{V}$ ,  $T_{\text{A}} = -40 ^{\circ} \text{C}$  to  $85 ^{\circ} \text{C}$ 

| Symbol          | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|-----------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub> | Output High Voltage; NOTE 1       |                 | V <sub>CCO</sub> – 1.4 |         | V <sub>CCO</sub> - 0.8 | V     |
| $V_{OL}$        | Output Low Voltage; NOTE 1        |                 | V <sub>CCO</sub> - 2.0 |         | V <sub>CCO</sub> – 1.7 | V     |
| $V_{SWING}$     | Peak-to-Peak Output Voltage Swing |                 | 0.6                    |         | 1.1                    | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to  $\mbox{V}_{\mbox{CCO}}$  – 2V.

## Table 4F. LVDS DC Characteristics, $V_{\rm CC}$ = $V_{\rm CCODE}$ = $V_{\rm CCOF}$ = 2.5V ± 5%, $T_{\rm A}$ = -40°C to 85°C

| Symbol           | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub>  | Differential Output Voltage      |                 | 240     | 380     | 520     | mV    |
| $\Delta V_{OD}$  | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub>  | Offset Voltage                   |                 | 1.00    | 1.35    | 1.70    | V     |
| ΔV <sub>OS</sub> | V <sub>OS</sub> Magnitude Change |                 |         |         | 50      | mV    |



Table 5. AC Electrical Characteristics,  $V_{CC} = V_{CCOA} = V_{CCOB} = V_{CCOC} = = V_{CCODE} = V_{CCOF} = 2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C

| Symbol           | Parameter                                                 |               | Test Conditions                                                 | Minimum | Typical | Maximum | Units |
|------------------|-----------------------------------------------------------|---------------|-----------------------------------------------------------------|---------|---------|---------|-------|
| f <sub>REF</sub> | Input Frequency                                           |               |                                                                 |         | 614.4   | 650     | MHz   |
| 4                | Output                                                    | QA[0:2]       |                                                                 |         | 614.4   | 650     | MHz   |
| f <sub>OUT</sub> | Frequency                                                 | Q[Bx:Fx]      |                                                                 |         | 153.6   | 162.5   | MHz   |
| $t_{JIT}$        | Buffer Additive Ph<br>RMS; refer to Add<br>Jitter Section | ,             | f <sub>REF</sub> = 614.4MHz,<br>Integration Range: 10Hz – 10MHz |         | 0.05    |         | ps    |
|                  | Dranagation Dalay                                         | " NOTE 1      | CLK to any QA, QB or QC output                                  | 1.2     |         | 4.2     | ns    |
| t <sub>PD</sub>  | t <sub>PD</sub> Propagation Delay; NOTE 1                 |               | CLK to any QD, QE or QF output                                  | 2.0     |         | 4.8     | ns    |
| tsk(b)           | Bank Skew; NOTE                                           | <b>Ξ</b> 2, 3 | Within each output Bank                                         |         |         | 65      | ps    |
|                  |                                                           |               | Across output Banks QA, QB and QC                               |         |         | 50      | ps    |
| tsk(o)           | Output Skew; NO                                           | TE 3, 4       | Across output Banks QD, QE and QF                               |         |         | 65      | ps    |
|                  |                                                           |               | Across all output Banks QA to QF                                |         |         | 70      | ps    |
| tsk(pp)          | Part-to-Part Skew                                         | ; NOTE 3, 5   | Within each output bank                                         |         |         | 250     | ps    |
| odo              | Output                                                    | QA[0:2]       |                                                                 | 45      |         | 55      | %     |
| odc              | Duty Cycle                                                | Q[Bx:Fx]      |                                                                 | 48      |         | 52      | %     |
| + /+             | Output                                                    | QA[0:2]       | 20% to 80%                                                      | 200     |         | 400     | ps    |
| $t_R / t_F$      | Rise/ Fall Time                                           | Q[Bx:Fx]      | 20% to 80%                                                      | 300     |         | 600     | ps    |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

- NOTE 1: Measured from the differential input crossing point to the differential output crossing point.
- NOTE 2: Defined as skew within a bank of outputs at the same supply voltage and with equal load conditions.
- NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.
- NOTE 4: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the differential cross points.

NOTE 5: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.



#### **Additive Phase Jitter**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the

fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.

The source generator "IFR2042 10kHz – 56.4GHz Low Noise Signal Generator as external input to an Agilent 8133A 3GHz Pulse Generator.



## **Parameter Measurement Information**



**LVPECL Output Load AC Test Circuit** 



**Differential Input Level** 



**Output Skew** 



**LVDS Output Load AC Test Circuit** 



**Part-to-Part Skew** 



**Bank Skew** 



## **Parameter Measurement Information, continued**





LVPECL Output Rise/Fall Time

nQA[0:2], nQB[0:2], nQC[0:1], nQD[0:2], nQE[0:2], nQF[0:5] QA[0:2], QB[0:2], QC[0:1], QD[0:2], QE[0:2], QF[0:5] odc =  $\frac{t_{PW}}{t_{PERIOD}} \times 100\%$ 

LVDS Output Rise/Fall Time



**Output Duty Cycle/Pulse Width/Period** 



**Propagation Delay** 



**Offset Voltage Setup** 

**Differential Output Voltage Setup** 



## **Application Information**

### **Recommendations for Unused Input and Output Pins**

### Inputs:

#### **LVCMOS Control Pins**

All control pins have internal pullups; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

### **Outputs:**

### **LVPECL Outputs**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

### **LVDS Outputs**

All unused LVDS outputs should be terminated with 100  $\!\Omega$  resistor between the differential pair.



#### **Differential LVPECL Clock Input Interface**

The CLK/nCLK accepts LVPECL, LVDS, CML, SSTL and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figures 2A to 2E show interface examples for the CLK/nCLK input driven by the most common driver types. The

input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



Figure 2A. CLK/nCLK Input with Built-In  $50\Omega$  Driven by a CML Driver



Figure 2C. CLK/nCLK Input with Built-In 50 $\Omega$  Driven by an LVPECL Driver



Figure 2E. CLK/nCLK Input with Built-In  $50\Omega$  Driven by an SSTL Driver



Figure 2B. CLK/nCLK Input with Built-In 50 $\Omega$  Driven by a CML Driver with Built-In 50 $\Omega$  Pullup



Figure 2D. CLK/nCLK Input with Built-In  $50\Omega$  Driven by an LVDS Driver



#### **EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 3*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific

and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Leadframe Base Package, Amkor Technology.



Figure 3. Assembly for Exposed Pad Thermal Release Path - Side View (drawing not to scale)

#### LVDS Driver Termination

A general LVDS interface is shown in Figure 4. Standard termination for LVDS type output structure requires both a  $100\Omega$  parallel resistor at the receiver and a  $100\Omega$  differential transmission line environment. In order to avoid any transmission line reflection issues, the  $100\Omega$  resistor must be placed as close to the receiver as possible. IDT offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The

standard termination schematic as shown in Figure 4 can be used with either type of output structure. If using a non-standard termination, it is recommended to contact IDT and confirm if the output is a current source or a voltage source type structure. In addition, since these outputs are LVDS compatible, the input receivers amplitude and common mode input range should be verified for compatibility with the output.



Figure 4. Typical LVDS Driver Termination



## **Termination for LVPECL Outputs**

Figure 5A and Figure 5B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating  $50\Omega$  to  $V_{CC}-2V$ . For  $V_{CC}=2.5V$ , the  $V_{CC}-2V$  is very close to ground

level. The R3 in Figure 5B can be eliminated and the termination is shown in *Figure 5C*.



Figure 5A. 2.5V LVPECL Driver Termination Example



Figure 5B. 2.5V LVPECL Driver Termination Example



Figure 5C. 2.5V LVPECL Driver Termination Example



### **Power Considerations (typical)**

This section provides information on power dissipation and junction temperature for the 874328I-01. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 874328I-01 is the sum of the core power plus the power dissipation in the load(s).

The following is the power dissipation for  $V_{CC} = 2.5V + 5\% = 2.625V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipation in the load.

- Power (core)<sub>TYP</sub> =  $V_{CC}$  TYP \*  $I_{CC}$  TYP = 2.5V \* 47mA = **117.5mW**
- Power(LVDS)<sub>TYP</sub> = V<sub>CCO\_DEF\_TYP</sub> \* I<sub>CCO\_DEF\_TYP</sub> = 2.5V \* 139mA = 347.5mW
- Power (LVPECL) = 29.4mW/Loaded Output pair
   If all outputs are loaded, the total power is 8 \* 29.4mW = 235.2mW
- Power Dissipation for internal termination R<sub>T</sub> Power  $(R_T)_{TYP} = (V_{IN\_TYP})^2 / R_{T\_TYP} = (0.675V)^2 / 100\Omega = 4.56mW$

Total Power\_TYP = 117.5mW + 347.5mW + 4.56mW + 235.2mW = 704.76mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 31.8°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.705\text{W} * 31.8^{\circ}\text{C/W} = 107^{\circ}\text{C}$ . This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 6. Thermal Resistance  $\theta_{JA}$  for 64 Lead TQFP, E-Pad, Forced Convection

|                                             | $\theta_{\text{JA}}$ by Velocity |          |          |
|---------------------------------------------|----------------------------------|----------|----------|
| Meters per Second                           | 0                                | 1        | 2.5      |
| Multi-Layer PCB, JEDEC Standard Test Boards | 31.8°C/W                         | 25.8°C/W | 24.2°C/W |



#### 3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pair.

The LVPECL output driver circuit and termination are shown in Figure 6.



Figure 6. LVPECL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CC}$  – 2V.

- For logic high, V<sub>OUT</sub> = V<sub>OH\_MAX</sub> = V<sub>CC\_MAX</sub> 0.8V
   (V<sub>CC\_MAX</sub> V<sub>OH\_MAX</sub>) = 0.8V
- For logic low,  $V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} 1.7V$  $(V_{CC\_MAX} - V_{OL\_MAX}) = 1.7V$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$Pd_{-}H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 0.8V)/50\Omega] * 0.8V = 19.2mW$$

$$Pd\_L = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_L] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_L] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = \textbf{10.2mW}$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 29.4mW



### **Power Considerations (maximum)**

This section provides information on power dissipation and junction temperature for the 874328I-01. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 874328I-01 is the sum of the core power plus the power dissipation in the load(s).

The following is the power dissipation for  $V_{CC} = 2.5V + 5\% = 2.625V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipation in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>CC MAX</sub> = 2.625V \* 54mA = 141.75mW
- Power(LVDS)<sub>MAX</sub> = V<sub>CCO\_DEF\_MAX</sub> \* I<sub>CCO\_DEF\_MAX</sub> = 2.625V \* 160mA = 420mW
- Power (LVPECL) = 29.4mW/Loaded Output pair
   If all outputs are loaded, the total power is 8 \* 29.4mW = 235.2mW
- Power Dissipation for internal termination  $R_T$ Power  $(R_T)_{MAX} = (V_{IN\_MAX})^2 / R_{T\_MIN} = (1.2V)^2 / 80\Omega = 18mW$

Total Power\_MAX = 141.75mW + 420mW + 235.2mW + 18mW = 814.95mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 31.8°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.815\text{W} * 31.8^{\circ}\text{C/W} = 111^{\circ}\text{C}$ . This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 7. Thermal Resistance  $\theta_{JA}$  for 64 Lead TQFP, E-Pad, Forced Convection

|                                             | $\theta_{\text{JA}}$ by Velocity |          |          |
|---------------------------------------------|----------------------------------|----------|----------|
| Meters per Second                           | 0                                | 1        | 2.5      |
| Multi-Layer PCB, JEDEC Standard Test Boards | 31.8°C/W                         | 25.8°C/W | 24.2°C/W |



#### 3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pair.

The LVPECL output driver circuit and termination are shown in Figure 7.



Figure 7. LVPECL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CC}$  – 2V.

- For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} 0.8V$   $(V_{CC\_MAX} V_{OH\_MAX}) = 0.8V$
- For logic low,  $V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} 1.7V$  $(V_{CC\_MAX} - V_{OL\_MAX}) = 1.7V$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$Pd\_H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_L] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_L] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 0.8V)/50\Omega] * 0.8V = \textbf{19.2mW}$$

$$Pd\_L = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_L] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_L] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = \textbf{10.2mW}$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 29.4mW



# **Reliability Information**

## Table 8. $\theta_{\text{JA}}$ vs. Air Flow Table for a 64 Lead TQFP, E-Pad

| $\theta_{\sf JA}$ vs. Air Flow              |          |          |          |  |
|---------------------------------------------|----------|----------|----------|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 31.8°C/W | 25.8°C/W | 24.2°C/W |  |

### **Transistor Count**

The transistor count for 874328I-01 is: 1453



## **Package Outline and Package Dimensions**

Package Outline - Y Suffix for 64 Lead TQFP, E-Pad



Table 9. Package Dimensions for 64 Lead TQFP, E-Pad

| JEDEC Variation: ACD All Dimensions in Millimeters |         |             |         |  |  |  |
|----------------------------------------------------|---------|-------------|---------|--|--|--|
| Symbol                                             | Minimum | Nominal     | Maximum |  |  |  |
| N                                                  |         | 64          |         |  |  |  |
| Α                                                  |         |             | 1.20    |  |  |  |
| <b>A</b> 1                                         | 0.05    | 0.10        | 0.15    |  |  |  |
| A2                                                 | 0.95    | 1.00        | 1.05    |  |  |  |
| b                                                  | 0.17    | 0.22        | 0.27    |  |  |  |
| С                                                  | 0.09    |             | 0.20    |  |  |  |
| D & E                                              |         | 12.00 Basic |         |  |  |  |
| D1 & E1                                            |         | 10.00 Basic |         |  |  |  |
| D2 & E2                                            |         | 7.50 Ref.   |         |  |  |  |
| D3 & E3                                            | 4.5     |             | 5.5     |  |  |  |
| е                                                  |         | 0.50 Basic  |         |  |  |  |
| L                                                  | 0.45    | 0.60        | 0.75    |  |  |  |
| θ                                                  | 0°      |             | 7°      |  |  |  |
| CCC                                                |         |             | 0.08    |  |  |  |

Reference Document: JEDEC Publication 95, MS-026



## **Table 10. Ordering Information**

| Part/Order Number | Marking        | Package                        | Shipping Packaging | Temperature   |
|-------------------|----------------|--------------------------------|--------------------|---------------|
| 874328BYI-01LF    | ICS874328BI01L | Lead-Free, 64 Lead TQFP, E-Pad | Tray               | -40°C to 85°C |
| 874328BYI-01LFT   | ICS874328BI01L | Lead-Free, 64 Lead TQFP, E-Pad | Tape & Reel        | -40°C to 85°C |



# **Revision History**

]

| Revision Date    | Description of Change                                                                                                                                                                                                                                  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 27, 2016 | <ul> <li>Removed ICS from part numbers where needed.</li> <li>General Description - Deleted ICS chip.</li> <li>Ordering Information - Deleted quantity from tape and reel. Deleted LF note below table.</li> <li>Updated header and footer.</li> </ul> |





Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 USA www.IDT.com Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775

www.IDT.com/go/sales

Tech Support www.idt.com/go/support

DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners.

For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary.

Copyright ©2016 Integrated Device Technology, Inc. All rights reserved.