# **3550 SERIES** # Fast-Settling FET OPERATIONAL AMPLIFIERS # **FEATURES** - . SETTLING TIME (0.01%), 600nsec, max - TRUE DIFFERENTIAL INPUT - SLEW RATE, 100V/µsec, min - FULL POWER, 1.5MHz, min - INPUT IMPEDANCE, 10<sup>11</sup>Ω - INTERNALLY COMPENSATED - STABLE OPERATION, 1000pF, typ ## DESCRIPTION The 3550 is specifically designed for fast transient applications such as D/A and A/D conversion, sample/hold, multiplexer buffering and pulse amplification where the primary amplifier requirements are fast settling, good accuracy, and high input impedance. Because the 3550 is internally compensated, elaborate compensation schemes requiring external components are not necessary. The smooth 6dB/octave rolloff of open-loop gain and the low output impedance provides the excellent step response and smooth settling without sacrificing frequency stability (no oscillations even with 1000pF of capacitive load)! A 10 to 1 improvement in settling time with large capacitive loads can be obtained with the addition of a single capacitor. Unlike many wideband and fast settling amplifiers the 3550 has a true differential input. This means it can provide its excellent transient performance in the inverting, non-inverting, current to voltage, and difference configurations. The 3550J and S have identical specifications except for temperature range: The 3550J is specified for 0°C to +70°C and the 3550S is specified for -55°C to +125°C. The 3550K has improved dynamic specifications and is specified over the 0°C to +70°C temperature range. International Airport Industrial Park - P.O. Box 11400 - Tucson, Arizona 85734 - Tel. (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telex: 66-8491 PDS-302B # **SPECIFICATIONS** #### **ELECTRICAL** Specifications typical at $\pm 25^{\circ}$ C and $\pm 15$ VDC Power Supply unless otherwise noted. | MODELS | 3550J | 3550K | 3550\$ | | | | |-------------------------------------|-----------------------------|----------------------|-----------------|--|--|--| | OPEN LOOP GAIN, DC | | | | | | | | No load | 100dB | | | | | | | 1kΩ, load min | | 88dB | | | | | | RATED OUTPUT | | | | | | | | Voltage, min | | ±10V | | | | | | Current, min | ±10mA | | | | | | | Open-loop Output Resistance | | 100Ω at 1MHz | <b></b> | | | | | DYNAMIC RESPONSE | | | 400.01 | | | | | Bandwidth (0dB, small signal) | 10MHz | 20MHz<br>1.5MHz | 10MHz<br>1.0MHz | | | | | Full Power Response, min | 1.0MHz<br>65V/usec | 1.5MF12<br>100V/µsec | 65V/µsec | | | | | Slew Rate, min | 1μsec | 0.6µsec | 1µ88C | | | | | Settling Time (0.01%), max | ιμοσο | 0.00000 | 1,000 | | | | | INPUT OFFSET VOLTAGE | | ±1mV | | | | | | Initial Offset, +25°C, max | ±1mv<br>±50uV/°C | | | | | | | vs Temperature<br>vs Supply Voltage | | ±50µV/V | | | | | | vs Supply Voltage | ±100µV/mo | | | | | | | INPUT BIAS CURRENT | | | | | | | | Initial Bias, +25°C, max | -100pA (after full warm-up) | | | | | | | vs Temperature | doubles every 10° C | | | | | | | vs Supply Voltage | ±1pA/V | | | | | | | INPUT DIFFERENCE CURRENT | -, | | | | | | | Initial Difference, +25°C | ±40pA | | | | | | | INPUT IMPEDANCE | | | | | | | | Differential | 10 <sup>π</sup> Ω 3pF | | | | | | | Common Mode | 10 <sup>11</sup> Ω 3pF | | | | | | | INPUT NOISE | | | | | | | | Voltage, 0.01Hz - 10Hz, p-p | | ۷پر20 | | | | | | 10Hz - 10kHz, rms | 4 <sub>4</sub> V | | | | | | | Current, 0.01Hz - 10Hz, p-p | 0.2pA | | | | | | | 10Hz - 10kHz, rms | 1.5pA | | | | | | | INPUT VOLTAGE RANGE | | | | | | | | Common-Mode Voltage | ±( Vec -5)V | | | | | | | Common-Mode Rejection | 70dB at +5V, -10V | | | | | | | Safe input Voltage, max | ±Supply | | | | | | | POWER SUPPLY | 1 | | | | | | | Rated Voltage | ±15VDC | | | | | | | Voltage Range, derated | ±5VDC to ±20VDC | | | | | | | Current, quiescent(1) | 11mA | | | | | | | TEMPERATURE RANGE | | | | | | | | Specification | , | to +70°C | -55°C to +125°C | | | | | Operating | _55°C | to +125°C | -55°C to +125°C | | | | | Storage | | -65°C to +150°C | | | | | #### NOTES: #### **MECHANICAL** BOTTOM VIEW Dimensions in inches are in parentheses. Pin material and plating composition conform to method 2003 (solderability) of Mil-Std-883 (except paragraph 3.2) | DIM | INCHES | | MILLIMETERS | | |-----------------------------------------------|------------|------|-------------|------| | | MIN | MAX | MIN | MA) | | Α | .335 | 370 | 8.51 | 9.40 | | В | .305 | .335 | 7.75 | 8.51 | | c | .165 | .185 | 4.19 | 4.70 | | ٥ | .016 | .021 | 0.41 | 0.53 | | E | .010 | .040 | 0.25 | 1.02 | | F | .010 | .040 | 0.25 | 1.02 | | G | .200 BASIC | | 5.08 BASIC | | | н | .028 | .034 | 0.71 | 0.86 | | <u>, </u> | .029 | .045 | 0.74 | 1.14 | | ĸ | .500 | | 12.7 | I | | L | .110 | 160 | 2.79 | 4.06 | | м | 45° BASIC | | 45° BASIC | | | N | .095 | .105 | 2.41 | 2.67 | ## **CONNECTION DIAGRAM** <sup>1.</sup> The use of a finned heat sink is recommended. Vol. 33 # TYPICAL PERFORMANCE CURVES $T_A = +25^{\circ}C \pm V_{\infty} = 15VDC$ unless otherwise indicated. # **APPLICATIONS** ### SETTLING TIME Settling time of an amplifier is defined (see Figure 1) as the total time required, after an input step signal, for the output to "settle" within a specified error band around the final value. This error band is expressed as a percentage of the magnitude of the step transition. A recommended test circuit for settling time is shown in Figure 2. The output error signal appears, attenuated by a factor of two, at point A and may be observed at this point with the aid of an oscilloscope. The diodes act as limiters to prevent overloading the oscilloscope during the fast leading edge of the input signal. All resistors should be $2k\Omega$ or less to eliminate degradation of performance due to stray capacitance. A typical measurement desired is the settling time to 0.01% for a 10-volt step input. This is the time required for the signal at point A to decrease to 0.5mV or less and remain below this level. FIGURE 1. Concept of Settling Time. Settling time for noninverting circuits can also be measured but requires the use of ultra-fast differential amplifier test fixtures. For the 3550 settling time is equal for inverting or noninverting circuits of equal gain. FIGURE 2. Settling Time Test Circuit. Because settling time is affected by bandwidth which in turn is dependent upon closed-loop gain, the settling time of any operational amplifier will be a function of closed loop gain. Settling Time versus Gain curves illustrate this effect for the 3550 at several levels of settling accuracy. The 3550 is remarkably tolerant of load capacitance because of its stable, 6dB/octave gain rolloff and low output impedance. Settling Time versus Load Capacitance curves show this characteristic for the unity-gain configuration. For larger values of load capacitance the compensation technique of Figure 3 may be used to optimize the response. The slight negative feedback provided by Cc tends to reduce any ringing at the top of the output voltage waveform without significantly affecting the slew rate. See the Settling Time versus Load Capacitance curves for typical improvements in settling time. FIGURE 3. Compensation for Load Capacitance. #### WIRING RECOMMENDATIONS In order to fully realize the high frequency performance capabilities of the 3550, proper attention must be given to layout, component selection and grounding. All leads associated with the input and feedback elements should be as short as possible and all connections should be made as close to the amplifier terminals as possible. Input and feedback resistors should be made as small as possible consistent with other circuit constraints. Capacitance from the ouput to noninverting input can cause high frequency oscillations, particularly in high gain circuits operating from large source impedance. Careful layout of wiring or PC board patterns is the only satisfactory way of preventing such problems. In order to prevent high frequency oscillations due to lead inductance the power supply leads should be bypassed. This should be done by connecting a $10\mu$ F tantalum capacitor in parallel with a $0.001\mu$ F ceramic capacitor from pins 7 and 4 to the power supply common. ## INPUT AND OUTPUT VOLTAGE RANGE Although the 3550 is specified for best operation on power supply voltage of $\pm 15$ VDC, it will operate with minor performance changes over a power supply voltage range of $\pm 5$ VDC to $\pm 20$ VDC. Many of the curves show performance of the 3550 when operated from supplies other than $\pm 15$ VDC.