

# PROGRAMMABLE 4-PLL VCXO CLOCK SYNTHESIZER WITH 1.8-V, 2.5-,V and 3.3-V LVCMOS OUTPUTS

Check for Samples: CDCE949-Q1

#### **FEATURES**

- Qualified for Automotive Applications
- Member of Programmable Clock Generator Family
  - CDCE913/CDCEL913: 1 PLLs, 3 Outputs
  - CDCE925/CDCEL925: 2 PLLs, 5 Outputs
  - CDCE937/CDCEL937: 3 PLLs, 7 Outputs
  - CDCE949: 4 PLLs, 9 Outputs
- In-System Programmability and EEPROM
  - Serial Programmable Volatile Register
  - Non-Volatile EEPROM to Store Customer Settings
- Highly Flexible Clock Driver
  - Three User-Definable Control Inputs [S0/S1/S2]; e.g., SSC-Selection, Frequency Switching, Output Enable or Power Down
  - Generates Highly-Accurate Clocks for Video, Audio, USB, IEEE1394, RFID, Generates Common Clock Frequencies Used with TI DaVinci™, OMAP™, DSPs
  - BlueTooth™, WLAN, Ethernet and GPS
  - Programmable SSC Modulation
  - Enables 0-PPM Clock Generation

- Selectable Output Frequency up to 230 MHz
- Flexible Input Clocking Concept
  - External Crystal: 8 to 32 MHz
  - On-Chip VCXO: Pull-Range ±150 ppm
  - Single-Ended LVCMOS up to 160 MHz
- Low-Noise PLL Core
  - Integrated PLL Loop Filter Components
  - Very Low Period Jitter (typ 60 ps)
- Separate Output Supply Pins
  - 3.3 V and 2.5 V
- 1.8 V Device Power Supply
- Latch-Up Performace Meets 100 mA Per JESD 78, Class I
- Wide Temperature Range -40°C to 125°C
- Packaged in TSSOP
- Development and Programming Kit for Ease PLL Design and Programming (TI-Pro Clock)

#### **APPLICATIONS**

- D-TV, HD-TV, STB, IP-STB, DVD-Player, DVD-Recorder, Printer
- General Purpose Frequency Synthesizing





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SCAS891 – FEBRUARY 2010 www.ti.com





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### DESCRIPTION

The CDCE949 is a modular PLL-based low-cost high-performance programmable clock synthesizer, multiplier, and divider. It generates up to 9 output clocks from a single input frequency. Each output can be programmed in-system for any clock frequency up to 230 MHz, using up to four independent configurable PLLs.

The CDCE949 has separate output supply pins, V<sub>DDOUT</sub>, of 2.5 V to 3.3 V.

The input accepts an external crystal or LVCMOS clock signal. If an external crystal is used, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0 to 20 pF. Additionally, an on-chip VCXO is selectable, allowing synchronization of the output frequency to an external control signal, that is, a PWM signal.

The deep M/N divider ratio allows the generation of zero-ppm audio/video, networking (WLAN, BlueTooth™, Ethernet, GPS) or Interface (USB, IEEE1394, Memory Stick) clocks from a reference input frequency, such as 27 MHz.

All PLLs support SSC (Spread-Spectrum Clocking). SSC can be Center-Spread or Down-Spread clocking. This is a common technique to reduce electro-magnetic interference (EMI).

Based on the PLL frequency and the divider settings, the internal loop-filter components are automatically adjusted to achieve high stability, and to optimize the jitter-transfer characteristics of each PLL.

The device supports non-volatile EEPROM programming for easy customization of the device to the application. It is preset to a factory-default configuration (see the *Default Device Configuration* section). It can be reprogrammed to a different application configuration before PCB assembly, or reprogrammed by in-system programming. All device settings are programmable through the SDA/SCL bus, a 2-wire serial interface.

Three programmable control inputs, S0, S1 and S2, can be used to control various aspects of operation including frequency selection, changing the SSC parameters to lower EMI, PLL bypass, power down, and choosing between low level or 3-state for the output-disable function.

The CDCE949 operates in a 1.8 V environment. It operates within a temprateure range of -40°C to 125°C.

#### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACK       | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------|--------------------|-----------------------|------------------|
| -40°C to 125°C | TSSOP - PW | Reel of 2000       | CDCE949QPWRQ1         | CDCE949Q         |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

#### **TERMINAL FUNCTIONS**

| TE          | RMINAL                              | 1/0     |                                                                                                                                                                                                                   |
|-------------|-------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NO.                                 | I/O     |                                                                                                                                                                                                                   |
| Y1, Y2,Y9   | 21, 19, 18, 7, 8,<br>16, 15, 11, 12 | 0       | LVCMOS outputs                                                                                                                                                                                                    |
| Xin/CLK     | 1                                   | I       | Crystal oscillator input or LVCMOS clock input (selectable via SDA/SCL bus)                                                                                                                                       |
| Xout        | 24                                  | 0       | Crystal oscillator output (leave open or pull up when not used)                                                                                                                                                   |
| $V_{Ctrl}$  | 4                                   | I       | VCXO control voltage (leave open or pull up when not used)                                                                                                                                                        |
| $V_{DD}$    | 3, 13                               | Power   | 1.8V power supply for the device                                                                                                                                                                                  |
| $V_{DDOUT}$ | 6, 10, 17                           | Power   | 3.3-V or 2.5-V supply for all outputs                                                                                                                                                                             |
| GND         | 5, 9, 14, 20                        | Ground  | Ground                                                                                                                                                                                                            |
| S0          | 2                                   | ı       | User-programmable control input S0; LVCMOS inputs; internal pullup 500 k $\Omega$                                                                                                                                 |
| SDA / S1    | 23                                  | I/O / I | <b>SDA:</b> Bidirectional serial data input/output (default configuration), LVCMOS; internal pullup 500 k $\Omega$ ; or <b>S1:</b> User-programmable control input; LVCMOS inputs; internal pullup 500 k $\Omega$ |
| SCL / S2    | 22                                  | I       | <b>SCL:</b> Serial clock input (default configuration), LVCMOS; internal pullup 500 k $\Omega$ ; or <b>S2:</b> User-programmable control input; LVCMOS inputs; internal pullup 500 k $\Omega$                     |

# **FUNCTIONAL BLOCK DIAGRAM**





#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                         | VALUE                            | UNIT |
|------------------|-----------------------------------------|----------------------------------|------|
| $V_{DD}$         | Supply voltage range                    | -0.5 to 2.5                      | V    |
| VI               | Input voltage range (2) (3)             | -0.5 to V <sub>DD</sub> + 0.5    | V    |
| Vo               | Output voltage range (2)                | -0.5 to V <sub>DDOUT</sub> + 0.5 | V    |
| I                | Input current $(V_I < 0, V_I > V_{DD})$ | 20                               | mA   |
| Io               | Continuous output current               | 50                               | mA   |
| T <sub>stg</sub> | Storage temperature range               | -65 to 150                       | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

- (2) The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- (3) SDA and SCL can go up to 3.6V as stated in the Recommended Operating Conditions table.

#### THERMAL RESISTANCE(1)

|                      | PARAMETER                               | AIRFLOW<br>(Ifm) | °C/W |
|----------------------|-----------------------------------------|------------------|------|
|                      |                                         | 0                | 91   |
|                      |                                         | 150              | 75   |
| $\theta_{JA}$        | Thermal resistance, junction to ambient | 200              | 74   |
|                      |                                         | 250              | 73   |
|                      |                                         | 500              | 65   |
| $\theta_{\text{JC}}$ | Thermal resistance, junction to case    | _                | 27   |
| $\theta_{JB}$        | Thermal resistance, junction to board   | _                | 52   |
| $R_{\theta JT}$      | Thermal resistance, junction to top     | _                | 0.5  |
| $R_{\thetaJB}$       | Thermal resistance, junction to bottom  | _                | 50   |

<sup>(1)</sup> The package thermal impedance is calculated in accordance with JESD 51 and JEDEC2S2P (high-k board).

# **RECOMMENDED OPERATING CONDITIONS**

|                                  |                                      |                                            | MIN                 | NOM                   | MAX                 | UNIT |
|----------------------------------|--------------------------------------|--------------------------------------------|---------------------|-----------------------|---------------------|------|
| $V_{DD}$                         | Device supply voltage                |                                            | 1.7                 | 1.8                   | 1.9                 | V    |
| V <sub>DD(OUT)</sub>             | Output Yx supply voltage             |                                            | 2.3                 |                       | 3.6                 | V    |
| V <sub>IL</sub>                  | Low level input voltage LVCMOS       |                                            |                     |                       | $0.3 \times V_{DD}$ | V    |
| V <sub>IH</sub>                  | High level input voltage LVCMOS      |                                            | $0.7 \times V_{DD}$ |                       |                     | V    |
| V <sub>I(thresh)</sub>           | Input voltage threshold LVCMOS       |                                            |                     | 0.5 × V <sub>DD</sub> |                     | V    |
|                                  | Input voltage range S0               |                                            | 0                   |                       | 1.9                 |      |
| $V_{IS}$                         | Input voltage range S1, S2, SDA, SCL | V <sub>Ithresh</sub> = 0.5 V <sub>DD</sub> | 0                   |                       | 3.6                 | V    |
| V <sub>ICLK</sub>                | Input voltage range CLK              |                                            | 0                   |                       | 1.9                 | V    |
|                                  |                                      | V <sub>DDout</sub> = 3.3 V                 |                     |                       | ±12                 | mA   |
| I <sub>OH</sub> /I <sub>OL</sub> | Output current                       | V <sub>DDout</sub> = 2.5 V                 |                     |                       | ±10                 | mA   |
|                                  |                                      | V <sub>DDout</sub> = 1.8 V                 |                     |                       | ±8                  | mA   |
| C <sub>L</sub>                   | Output load LVCMOS                   |                                            |                     |                       | 10                  | pF   |
| TJ                               | Operating junction temperature       |                                            | -40                 |                       | 125                 | °C   |

# RECOMMENDED CRYSTAL/VCXO SPECIFICATIONS(1)

|                                |                                                                                    | MIN  | NOM  | MAX      | UNIT |
|--------------------------------|------------------------------------------------------------------------------------|------|------|----------|------|
| f <sub>Xtal</sub>              | Crystal Input frequency range (fundamental mode)                                   | 8    | 27   | 32       | MHz  |
| ESR                            | Effective series resistance                                                        |      |      | 100      | Ω    |
| f <sub>PR</sub>                | Pulling range $(0 \text{ V} \leq \text{V}_{\text{Ctrl}} \leq 1.8 \text{ V})^{(2)}$ | ±120 | ±150 |          | ppm  |
| V <sub>(Ctrl)</sub>            | Frequency control voltage                                                          | 0    |      | $V_{DD}$ | V    |
| C <sub>0</sub> /C <sub>1</sub> | Pullability ratio                                                                  |      |      | 220      |      |
| $C_L$                          | On-chip load capacitance at Xin and Xout                                           | 0    |      | 20       | pF   |

<sup>(1)</sup> For more information about VCXO configuration and crystal recommendation see application report SCAA085.

# **EEPROM SPECIFICATION**

|       |                                    | MIN  | TYP | MAX | UNIT   |
|-------|------------------------------------|------|-----|-----|--------|
| EEcyc | EEcyc programming cycles of EEPROM | 1000 |     |     | cycles |
| EEret | EEret data retention               | 10   |     |     | years  |

# **CLK\_IN TIMING REQUIREMENTS**

over recommended ranges of supply voltage, load and operating free-air temperature

|                                 |                                       |          | MIN | NOM MAX | UNIT  |
|---------------------------------|---------------------------------------|----------|-----|---------|-------|
|                                 | PLL Bypass Mode                       |          | 0   | 160     | MHz   |
| f(CLK)                          | LVCMOS clock input frequency          | PLL Mode | 8   | 160     | IVITZ |
| t <sub>r</sub> / t <sub>f</sub> | Rise and fall time CLK signal (20% to | 80%)     |     | 3       | ns    |
| duty <sub>CLK</sub>             | Duty cycle CLK at V <sub>DD</sub> / 2 |          | 40% | 60%     |       |

## **SDA/SCL TIMING REQUIREMENTS**

#### see Figure 11

|                        |                                                  | STAND<br>MOD |                 |     | FAST<br>MODE |     |
|------------------------|--------------------------------------------------|--------------|-----------------|-----|--------------|-----|
|                        |                                                  | MIN          | MIN MAX MIN MAX |     |              |     |
| f <sub>(SCL)</sub>     | SCL clock frequency                              | 0            | 100             | 0   | 400          | kHz |
| t <sub>su(START)</sub> | START setup time (SCL high before SDA low)       | 4.7          |                 | 0.6 |              | μS  |
| t <sub>h(START)</sub>  | START hold time (SCL low after SDA low)          | 4            |                 | 0.6 |              | μS  |
| t <sub>w(SCLL)</sub>   | SCL low-pulse duration                           | 4.7          |                 | 1.3 |              | μS  |
| t <sub>w(SCLH)</sub>   | SCL high-pulse duration                          | 4            |                 | 0.6 |              | μS  |
| t <sub>h(SDA)</sub>    | SDA hold time (SDA valid after SCL low)          | 0            | 3.45            | 0   | 0.9          | μS  |
| t <sub>su(SDA)</sub>   | SDA setup time                                   | 250          |                 | 100 |              | ns  |
| t <sub>r</sub>         | SCL/SDA input rise time                          |              | 1000            |     | 300          | ns  |
| t <sub>f</sub>         | SCL/SDA input fall time                          |              | 300             |     | 300          | ns  |
| t <sub>su(STOP)</sub>  | STOP setup time                                  | 4.0          |                 | 0.6 |              | μS  |
| t <sub>BUF</sub>       | Bus free time between a STOP and START condition | 4.7          |                 | 1.3 |              | μS  |

Copyright © 2010, Texas Instruments Incorporated

<sup>(2)</sup> Pulling range depends on crystal type, on-chip crystal load capacitance and PCB stray capacitance; pulling range of min ±120 ppm applies for crystal listed in the application report SCAA085.

SCAS891 - FEBRUARY 2010

www.ti.com

**INSTRUMENTS** 

#### **DEVICE CHARACTERISTICS**

over recommended operating junction temperature range (unless otherwise noted)

|                                        | PARAMETER                                                             | TEST COND                                                         | ITIONS      | MIN TYP | 1) MAX | UNIT |  |
|----------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------|-------------|---------|--------|------|--|
| OVERAL                                 | L PARAMETER                                                           |                                                                   |             |         |        |      |  |
|                                        | Supply current (coe Figure 2)                                         | All outputs off, f <sub>CLK</sub> = 27                            | All PLLs on | 3       | 8      | mΛ   |  |
| I <sub>DD</sub>                        | Supply current (see Figure 3)                                         | MHz, f <sub>VCO</sub> = 135 MHz                                   | Per PLL     |         | 9      | mA   |  |
| I <sub>DD(OUT)</sub>                   | Supply current (see Figure 4)                                         | No load, all outputs on, $f_{out}$<br>$V_{DDOUT} = 3.3 \text{ V}$ | = 27 MHz,   |         | 4      | mA   |  |
| I <sub>DD(PD)</sub>                    | Power down current. Every circuit powered down except SDA/SCL.        | $f_{IN} = 0 \text{ MHz}, V_{DD} = 1.9 \text{ V}$                  |             | 5       | 0      | ?A   |  |
| V <sub>(PUC)</sub>                     | Supply voltage V <sub>DD</sub> threshold for power up control circuit |                                                                   |             | 0.85    | 1.45   | V    |  |
| f <sub>VCO</sub>                       | VCO frequency range of PLL                                            |                                                                   |             | 80      | 230    | MHz  |  |
| f <sub>OUT</sub>                       | LVCMOS output frequency                                               |                                                                   |             | 230     |        | MHz  |  |
| LVCMOS                                 | SPARAMETER                                                            |                                                                   |             |         |        |      |  |
| $V_{IK}$                               | LVCMOS input voltage                                                  | $V_{DD} = 1.7 \text{ V}; I_{I} = -18 \text{ mA}$                  |             |         | -1.2   | V    |  |
| I <sub>I</sub>                         | LVCMOS input current                                                  | $V_{I} = 0 \text{ V or } V_{DD}; V_{DD} = 1.9 \text{ V}$          | V           |         | ±5     | ?A   |  |
| I <sub>IH</sub>                        | LVCMOS input current for S0/S1/S2                                     | $V_{I} = V_{DD}; V_{DD} = 1.9 V$                                  |             |         | 5      | ?A   |  |
| I <sub>IL</sub>                        | LVCMOS input current for S0/S1/S2                                     | $V_{I} = 0 \ V; \ V_{DD} = 1.9 \ V$                               |             |         | -4     | ?A   |  |
|                                        | Input capacitance at Xin/Clk                                          | $V_{ICLK} = 0 V \text{ or } V_{DD}$                               |             |         | 6      |      |  |
| Cı                                     | Input capacitance at Xout                                             | $V_{IXout} = 0 V \text{ or } V_{DD}$                              |             |         | 2      | pF   |  |
|                                        | Input capacitance at S0/S1/S2                                         | $V_{IS} = 0 \text{ V or } V_{DD}$                                 |             |         | 3      |      |  |
| LVCMOS                                 | S PARAMETER FOR $V_{DDOUT} = 3.3 V - M$                               | ODE                                                               |             |         |        |      |  |
|                                        |                                                                       | $V_{DDOUT} = 3 \text{ V}, I_{OH} = -0.1 \text{ m}$                | ıΑ          | 2.9     |        |      |  |
| $V_{OH}$                               | LVCMOS high-level output voltage                                      | $V_{DDOUT} = 3 \text{ V}, I_{OH} = -8 \text{ mA}$                 |             | 2.4     |        | V    |  |
|                                        |                                                                       | $V_{DDOUT} = 3 \text{ V}, I_{OH} = -12 \text{ m}$                 | A           | 2.2     |        |      |  |
|                                        |                                                                       | $V_{DDOUT} = 3 \text{ V}, I_{OL} = 0.1 \text{ mA}$                |             |         | 0.1    |      |  |
| $V_{OL}$                               | LVCMOS low-level output voltage                                       | $V_{DDOUT} = 3 \text{ V}, I_{OL} = 8 \text{ mA}$                  |             |         | 0.5    | V    |  |
|                                        |                                                                       | $V_{DDOUT} = 3 \text{ V}, I_{OL} = 12 \text{ mA}$                 |             |         | 0.8    |      |  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation delay                                                     | PLL bypass                                                        |             | 3.      | 2      | ns   |  |
| t <sub>r</sub> /t <sub>f</sub>         | Rise and fall time                                                    | V <sub>DDOUT</sub> = 3.3 V (20%–80%)                              | )           | 0.      | 6      | ns   |  |
|                                        | Cycle to eyele iitter(2) (3)                                          | 1 PLL switching, Y2-to-Y3                                         |             | 6       | 0 90   |      |  |
| Tjit(cc)                               | Cycle-to-cycle jitter <sup>(2)</sup> (3)                              | 4 PLLs switching, Y2-to-Y9                                        |             | 12      | 0 170  | ps   |  |
|                                        | Pools to pools period litter (2) (3)                                  | 1 PLL switching, Y2-to-Y3                                         |             | 7       | 0 100  |      |  |
| t <sub>jit(per)</sub>                  | Peak-to-peak period jitter (2) (3)                                    | 4 PLLs switching, Y2-to-Y9                                        |             | 13      | 0 180  | ps   |  |
|                                        | Output skew <sup>(4)</sup>                                            | f <sub>OUT</sub> = 50 MHz; Y1-to-Y3                               |             | 60      |        |      |  |
| t <sub>sk(o)</sub>                     | Output skew ''                                                        | f <sub>OUT</sub> = 50 MHz; Y2-to-Y5 or                            | Y6-to-Y9    |         | 160    | ps   |  |
| odc                                    | Output duty cycle <sup>(5)</sup>                                      | f <sub>VCO</sub> = 100 MHz; Pdiv = 1                              |             | 45      | 55     | %    |  |

<sup>(1)</sup> All typical values are at respective nominal V<sub>DD</sub>.(2) 10000 cycles.

<sup>(2)</sup> (3) Jitter depends on device configuration. Data is taken under the following conditions: 1-PLL:  $f_{IN} = 27$  MHz, Y2/3 = 27 MHz, (measured at Y2), 4-PLL:  $f_{IN} = 27$  MHz, Y2/3 = 27 MHz, (manured at Y2), Y4/5 = 16.384 MHz, Y6/7 = 74.25 MHz, Y8/9 = 48 MHz. The  $t_{sk(o)}$  specification is only valid for equal loading of each bank of outputs and outputs are generated from the same divider; data sampled on rising edge  $(t_r)$ .

odc depends on output rise- and fall-time (t<sub>r</sub>/t<sub>f</sub>).

# **DEVICE CHARACTERISTICS (continued)**

over recommended operating junction temperature range (unless otherwise noted)

|                                        | PARAMETER                                     | TEST CONDITIONS                                       | MIN TYP <sup>(1)</sup> | MAX                                          | UNIT |
|----------------------------------------|-----------------------------------------------|-------------------------------------------------------|------------------------|----------------------------------------------|------|
| LVCM                                   | OS PARAMETER FOR V <sub>DDOUT</sub> = 2.5 V - | MODE                                                  | ·                      |                                              |      |
|                                        |                                               | $V_{DDOUT} = 2.3 \text{ V}, I_{OH} = -0.1 \text{ mA}$ | 2.2                    |                                              |      |
| $V_{OH}$                               | LVCMOS high-level output voltage              | $V_{DDOUT} = 2.3 \text{ V}, I_{OH} = -6 \text{ mA}$   | 1.7                    |                                              | V    |
|                                        |                                               | $V_{DDOUT} = 2.3 \text{ V}, I_{OH} = -10 \text{ mA}$  | 1.6                    |                                              |      |
|                                        |                                               | $V_{DDOUT} = 2.3 \text{ V}, I_{OL} = 0.1 \text{ mA}$  |                        | 0.1                                          |      |
| $V_{OL}$                               | LVCMOS low-level output voltage               | $V_{DDOUT} = 2.3 \text{ V}, I_{OL} = 6 \text{ mA}$    |                        | 0.5                                          | V    |
|                                        |                                               | $V_{DDOUT} = 2.3 \text{ V}, I_{OL} = 10 \text{ mA}$   |                        | 0.7                                          |      |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation delay                             | PLL bypass                                            | 3.4                    |                                              | ns   |
| t <sub>r</sub> /t <sub>f</sub>         | Rise and fall time                            | V <sub>DDOUT</sub> = 2.5 V (20%–80%)                  | 0.8                    |                                              | ns   |
|                                        | Cycle to evole litter (6) (7)                 | 1 PLL switching, Y2-to-Y3                             | 60                     | 90                                           | ps   |
| t <sub>jit(cc)</sub>                   | Cycle-to-cycle jitter (6) (7)                 | 4 PLLs switching, Y2-to-Y9                            | 120                    | 170                                          |      |
|                                        | Peak-to-peak period jitter (6) (7)            | 1 PLL switching, Y2-to-Y3                             | 70                     | 100                                          | ps   |
| t <sub>jit(per)</sub>                  | Peak-to-peak period jitter (7)                | 4 PLLs switching, Y2-to-Y9                            | 130                    | 180                                          |      |
|                                        | Output skew <sup>(8)</sup>                    | f <sub>OUT</sub> = 50 MHz; Y1-to-Y3                   |                        | 60                                           |      |
| t <sub>sk(o)</sub>                     | Output skew (*)                               | f <sub>OUT</sub> = 50 MHz; Y2-to-Y5 or Y6-to-Y9       |                        | 160                                          | ps   |
| odc                                    | Output duty cycle (9)                         | $f_{VCO} = 100 \text{ MHz}; \text{ Pdiv} = 1$         | 45                     | 55                                           | %    |
| SDA/S                                  | CL PARAMETER                                  | •                                                     |                        | ·                                            |      |
| V <sub>IK</sub>                        | SCL and SDA input clamp voltage               | $V_{DD} = 1.7 \text{ V}; I_{I} = -18 \text{ mA}$      |                        | -1.2                                         | V    |
| I <sub>IH</sub>                        | SCL and SDA input current                     | $V_{I} = V_{DD}; V_{DD} = 1.9 \text{ V}$              |                        | ±10                                          | ?A   |
| $V_{IH}$                               | SDA/SCL input high voltage (10)               |                                                       | 0.7 V <sub>DD</sub>    |                                              | V    |
| V <sub>IL</sub>                        | SDA/SCL input low voltage <sup>(10)</sup>     |                                                       |                        | 0.3<br>V <sub>DD</sub>                       | V    |
| V <sub>OL</sub>                        | SDA low-level output voltage                  | $I_{OL} = 3 \text{ mA}, V_{DD} = 1.7 \text{ V}$       |                        | $\begin{array}{c} 0.2 \\ V_{DD} \end{array}$ | V    |
| Cı                                     | SCL/SDA input capacitance                     | $V_I = 0 \text{ V or } V_{DD}$                        | 3                      | 10                                           | pF   |

<sup>10000</sup> cycles.

<sup>(7)</sup> Jitter depends on device configuration. Data is taken under the following conditions: 1-PLL: f<sub>IN</sub> = 27 MHz, Y2/3 = 27 MHz, (measured at Y2), 4-PLL: f<sub>IN</sub> = 27 MHz, Y2/3 = 27 MHz, (manured at Y2), Y4/5 = 16.384 MHz, Y6/7 = 74.25 MHz, Y8/9 = 48 MHz.
(8) The t<sub>sk(o)</sub> specification is only valid for equal loading of each bank of outputs and outputs are generated from the same divider; data sampled on rising edge (t<sub>r</sub>).
(9) odc depends on output rise- and fall-time (t<sub>r</sub>/t<sub>f</sub>).
(40) SPA and SCI pice are 3.3 Violations.

<sup>(10)</sup> SDA and SCL pins are 3.3-V tolerant.



## PARAMETER MEASUREMENT INFORMATION



Figure 1. Test Load



Figure 2. Test Load for 50  $\Omega$  Board Environment



## **TYPICAL CHARACTERISTICS**



Figure 3.



**OUTPUT CURRENT** 

Figure 4.



#### **APPLICATION INFORMATION**

## **Control Terminal Configuration**

The CDCE949 has three user-definable control terminals (S0, S1 and S2) which allow external control of device settings. They can be programmed to perform any of the following functions:

- Spread-Spectrum Clocking selection: Spread-type and spread-amount selection
- Frequency selection: Switching between any of two user-defined frequencies
- Output-State selection: Output configuration and power-down control

The user can predefine up to eight different control settings. Table 1 and Table 2 explain these settings.

**Table 1. Control Terminal Definition** 

| External Control-Bits | PL                      | L1 Sett       | ing                    | PL                      | L2 Sett       | ing                    | PLL3 Setting            |               | PLL3 Setting PLL       |                         | L4 Setting    |                        | PLL4 Setting                       |  | PLL4 Setting |  | Y1 Setting |
|-----------------------|-------------------------|---------------|------------------------|-------------------------|---------------|------------------------|-------------------------|---------------|------------------------|-------------------------|---------------|------------------------|------------------------------------|--|--------------|--|------------|
| Control Function      | PLL Frequency Selection | SSC Selection | Output Y2/Y3 Selection | PLL Frequency Selection | SSC Selection | Output Y4/Y5 Selection | PLL Frequency Selection | SSC Selection | Output Y6/Y7 Selection | PLL Frequency Selection | SSC Selection | Output Y8/Y9 Selection | Output Y1 and Power Down Selection |  |              |  |            |

Table 2. PLLx Setting (can be selected for each PLL individual)(1)

|   | SSC           | Selection (Cen | ter/Down)              |          |  |  |
|---|---------------|----------------|------------------------|----------|--|--|
|   | SSCx [3-bits] |                | Center                 | Down     |  |  |
| 0 | 0             | 0              | 0% (off)               | 0% (off) |  |  |
| 0 | 0             | 1              | ±0.25%                 | -0.25%   |  |  |
| 0 | 1             | 0              | ±0.5%                  | -0.5%    |  |  |
| 0 | 1             | 1              | ±0.75%                 | -0.75%   |  |  |
| 1 | 0             | 0              | ±1.0%                  | -1.0%    |  |  |
| 1 | 0             | 1              | ±1.25%                 | -1.25%   |  |  |
| 1 | 1             | 0              | ±1.5%                  | -1.5%    |  |  |
| 1 | 1             | 1              | ±2.0%                  | -2.0%    |  |  |
|   | FR            | EQUENCY SELE   | CTION <sup>(2)</sup>   |          |  |  |
| F | -Sx           | FUNCTION       |                        |          |  |  |
|   | 0             | Frequency0     |                        |          |  |  |
|   | 1             | Frequency1     |                        |          |  |  |
|   | OUTP          | UT SELECTION   | <sup>(3)</sup> (Y2 Y9) |          |  |  |
| Υ | xYx           | FUNCTION       |                        |          |  |  |
|   | 0             | State0         |                        |          |  |  |
|   | 1             | State1         |                        |          |  |  |

- $(1) \quad \text{Center/Down-Spread, Frequency0/1 and State0/1 are user-definable in PLLx Configuration Register}; \\$
- (2) Frequency0 and Frequency1 can be any frequency within the specified f<sub>VCO</sub> range.
- (3) State 0/1 selection is valid for both outputs of the corresponding PLL module and can be power down, 3-state, low or active

| <b>Table 3. Y1 S</b> | Settina <sup>(1)</sup> |
|----------------------|------------------------|
|----------------------|------------------------|

| Y1 SELECTION |          |  |  |  |  |  |  |
|--------------|----------|--|--|--|--|--|--|
| Y1           | FUNCTION |  |  |  |  |  |  |
| 0            | State 0  |  |  |  |  |  |  |
| 1            | State 1  |  |  |  |  |  |  |

(1) State0 and State1 are user-definable in Generic Configuration Register and can be power down, 3-state, low or active.

The S1/SDA and S2/SCL pins of the CDCE949 are dual-function pins. In the default configuration they are defined as SDA/SCL for the serial interface. They can be programmed as control pins (S1/S2) by setting the appropriate bits in the EEPROM. Note that changes to the Control register (Bit [6] of Byte 02) have no effect until they are written into the EEPROM.

Once they are set as control pins, the serial programming interface is no longer available. However, if  $V_{DDOUT}$  is forced to GND, the two control-pins, S1 and S2, temporarily act as serial programming pins (SDA/SCL).

S0 is **not** a multi-use pin, it is a control pin only.

#### **DEFAULT DEVICE SETTING**

The internal EEPROM of CDCE949 is preconfigured as shown in Figure 5. (The input frequency is passed through to the output as a default.) This allows the device to operate in default mode without the extra production step of programming it. The default setting appears after power is supplied or after a power-down/up sequence until it is reprogrammed by the user to a different application configuration. A new register setting is programmed via the serial SDA/SCL Interface.



Figure 5. Default Configuration

Table 4 shows the default setting for the Control Terminal Register (external control pins). In normal operation, all 8 register settings are available, but in the default configuration only the first two settings (0 and 1) can be selected with S0, as S1 and S2 are configured as programming pins in default mode.



| EV                                      | TEDNAL                 |    | Y1               | PL                  | L1 SETT     | ΓING             | PL                  | L2 SET      | ΓING             | PL                  | L3 SET      | ΓING             | PL                  | L4 SETT     | ING              |
|-----------------------------------------|------------------------|----|------------------|---------------------|-------------|------------------|---------------------|-------------|------------------|---------------------|-------------|------------------|---------------------|-------------|------------------|
| EXTERNAL<br>CONTROL-PINS <sup>(1)</sup> |                        |    | Output<br>Select | Freq.<br>Select     | SSC<br>Sel. | Output<br>Select |
| S2                                      | S1                     | S0 | Y1               | FS1                 | SSC1        | Y2Y3             | FS2                 | SSC2        | Y4Y5             | FS3                 | SSC3        | Y6Y7             | FS4                 | SSC4        | Y8Y9             |
| SCL (I <sup>2</sup> C)                  | SDA (I <sup>2</sup> C) | 0  | 3-State          | f <sub>VCO1_0</sub> | off         | 3-State          | f <sub>VCO2_0</sub> | off         | 3-State          | f <sub>VCO3_0</sub> | off         | 3-State          | f <sub>VCO4_0</sub> | off         | 3-State          |
| SCL (I <sup>2</sup> C)                  | SDA (I <sup>2</sup> C) | 1  | enabled          | f <sub>VCO1_0</sub> | off         | enabled          | f <sub>VCO2_0</sub> | off         | enabled          | f <sub>VCO3_0</sub> | off         | enabled          | f <sub>VCO4_0</sub> | off         | enabled          |

<sup>(1)</sup> In default mode or when programmed respectively, S1 and S2 act as a serial programming interface, SDA/SCL. In this mode, they have no control-pin function, but are internally interpreted as if S1=0 and S2=0. S0, however, is a control-pin which in the default mode switches all outputs ON or OFF (as pre-defined above).

#### SDA/SCL SERIAL INTERFACE

The CDCE949 operates as a slave device on the 2-wire serial SDA/SCL bus, compatible with the popular SMBus or I<sup>2</sup>C<sup>™</sup> specification. It operates in the standard-mode transfer (up to 100 kbps) and fast-mode transfer (up to 400 kbps) and supports 7-bit addressing.

The S1/SDA and S2/SCL pins of the CDC9xx are dual-function pins. In the default configuration they are used as SDA/SCL serial programming interface. They can be reprogrammed as general purpose control pins, S1 and S2, by changing the corresponding EEPROM setting, Byte 02, Bit [6].

#### **DATA PROTOCOL**

The device supports Byte Write and Byte Read and Block Write and Block Read operations.

For Byte Write/Read operations, the system controller can individually access addressed bytes.

For Block Write/Read operations, the bytes are accessed in sequential order from lowest to highest byte (with most significant bit first) with the ability to stop after any complete byte has been transferred. The number of bytes read out is defined by the Byte Count field in the Generic Configuration Register. During a Block Read instruction, the entire number of bytes defined in Byte Count must be read out to correctly finish the read cycle.

When a byte is sent to the device, it is written into the internal register and immediately takes effect. This applies to each transferred byte, whether in a Byte Write or a Block Write sequence.

If the EEPROM Write Cycle is initiated, the internal SDA register contents are written into the EEPROM. During this write cycle, data is not accepted at the SDA/SCL bus until the write cycle is completed. However, data can be read during the programming sequence (Byte Read or Block Read). The programming status can be monitored by reading EEPIP, Byte 01-Bit [6].

The offset of the indexed byte is encoded in the command code, as described in Table 6.

Table 5. Slave Receiver Address (7 bits)

| Device           | A6 | A5 | A4 | А3 | A2 | A1 <sup>(1)</sup> | A0 <sup>(1)</sup> | R/W |
|------------------|----|----|----|----|----|-------------------|-------------------|-----|
| CDCE913/CDCEL913 | 1  | 1  | 0  | 0  | 1  | 0                 | 1                 | 1/0 |
| CDCE925/CDCEL925 | 1  | 1  | 0  | 0  | 1  | 0                 | 0                 | 1/0 |
| CDCE937/CDCEL937 | 1  | 1  | 0  | 1  | 1  | 0                 | 1                 | 1/0 |
| CDCE949          | 1  | 1  | 0  | 1  | 1  | 0                 | 0                 | 1/0 |

Address bits A0 and A1 are programmable via the SDA/SCL bus (Byte 01, Bit [1:0]). This allows addressing up to 4 devices connected to the same SDA/SCL bus. The least significant bit of the address byte designates a write or read operation.

#### **Table 6. Command Code Definition**

| BIT   | DESCRIPTION                                                                      |
|-------|----------------------------------------------------------------------------------|
| 7     | 0 = Block Read or Block Write operation<br>1 = Byte Read or Byte Write operation |
| (6:0) | Byte Offset for Byte Read, Block Read, Byte Write and Block Write operation.     |

## **Generic Programming Sequence**



Figure 6. Generic Programming Sequence

# **Byte Write Programming Sequence**



Figure 7. Byte Write Protocol

## **Byte Read Programming Sequence**



Figure 8. Byte Read Protocol

## **Block Write Programming Sequence**



NOTE: Data Byte 0 Bits [7:0] is reserved for Revision Code and Vendor Identification. Also it is used for internal test purpose and should not be overwritten.

Figure 9. Block Write Programming

SCAS891 – FEBRUARY 2010 www.ti.com



#### **Block Read Programming Sequence**



Figure 10. Block Read Protocol

## Timing Diagram for the SDA/SCL Serial Control Interface



Figure 11. Timing Diagram for the SDA/SCL Serial Control Interface

#### **SDA/SCL Hardware Interface**

Figure 12 shows how the CDCE949 clock synthesizer is connected to the SDA/SCL serial interface bus. Multiple devices can be connected to the bus but the speed may need to be reduced (400 kHz is the maximum) if many devices are connected.

Note that the pullup resistor value ( $R_P$ ) depends on the supply voltage, bus capacitance and number of connected devices. The recommended pullup value is 4.7 k $\Omega$ . It must meet the minimum sink current of 3 mA at  $V_{OLmax} = 0.4 \text{ V}$  for the output stages (for more details see the SMBus or  $I^2C$  Bus specification).



Figure 12. SDA/SCL Hardware Interface

#### SDA/SCL CONFIGURATION REGISTERS

The clock input, control pins, PLLs and output stages are user configurable. The following tables and explanations describe the programmable functions of the CDCE949. All settings can be manually written to the device via the SDA/SCL bus, or are easily programmable by using the TI Pro Clock software. TI Pro Clock software allows the user to quickly make all settings and automatically calculates the values for optimized performance at lowest jitter.

Table 7. SDA/SCL Registers

| ADDRESS OFFSET | REGISTER DESCRIPTION           | TABLE    |
|----------------|--------------------------------|----------|
| 00h            | Generic Configuration Register | Table 9  |
| 10h            | PLL1 Configuration Register    | Table 10 |
| 20h            | PLL2 Configuration Register    | Table 11 |
| 30h            | PLL3 Configuration Register    | Table 12 |
| 40h            | PLL4 Configuration Register    | Table 13 |

The grey-highlighted Bits described in the Configuration Registers tables on the following pages, belong to the Control Terminal Register. The user can predefine up to eight different control settings. These settings can then be selected by the external control pins, S0, S1, and S2 (See the *Control Terminal Configuration* section).

**Table 8. Configuration Register, External Control Terminals** 

| EX | TER          | NAL | Y1               | Y1 PLL1 SETTING |               | PI               | PLL2 SETTING    |               |                  | PLL3 SETTING    |               |                  | PLL4 SETTING    |               |                  |
|----|--------------|-----|------------------|-----------------|---------------|------------------|-----------------|---------------|------------------|-----------------|---------------|------------------|-----------------|---------------|------------------|
| CC | PIN          | -   | Output<br>Select | Freq.<br>Select | SSC<br>Select | Output<br>Select |
| S2 | S1           | S0  | Y1               | FS1             | SSC1          | Y2Y3             | FS2             | SSC2          | Y4Y5             | FS3             | SSC3          | Y6Y7             | FS4             | SSC4          | Y8Y9             |
| 0  | 0            | 0   | Y1_0             | FS1_0           | SSC1_0        | Y2Y3_0           | FS2_0           | SSC2_0        | Y4Y5_0           | FS3_0           | SSC3_0        | Y6Y7_0           | FS4_0           | SSC4_0        | Y8Y9_0           |
| 0  | 0            | 1   | Y1_1             | FS1_1           | SSC1_1        | Y2Y3_1           | FS2_1           | SSC2_1        | Y4Y5_1           | FS3_1           | SSC3_1        | Y6Y7_1           | FS4_1           | SSC4_1        | Y8Y9_1           |
| 0  | 1            | 0   | Y1_2             | FS1_2           | SSC1_2        | Y2Y3_2           | FS2_2           | SSC2_2        | Y4Y5_2           | FS3_2           | SSC3_2        | Y6Y7_2           | FS4_2           | SSC4_2        | Y8Y9_2           |
| 0  | 1            | 1   | Y1_3             | FS1_3           | SSC1_3        | Y2Y3_3           | FS2_3           | SSC2_3        | Y4Y5_3           | FS3_3           | SSC3_3        | Y6Y7_3           | FS4_3           | SSC4_3        | Y8Y9_3           |
| 1  | 0            | 0   | Y1_4             | FS1_4           | SSC1_4        | Y2Y3_4           | FS2_4           | SSC2_4        | Y4Y5_4           | FS3_4           | SSC3_4        | Y6Y7_4           | FS4_4           | SSC4_4        | Y8Y9_4           |
| 1  | 0            | 1   | Y1_5             | FS1_5           | SSC1_5        | Y2Y3_5           | FS2_5           | SSC2_5        | Y4Y5_5           | FS3_5           | SSC3_5        | Y6Y7_5           | FS4_5           | SSC4_5        | Y8Y9_5           |
| 1  | 1            | 0   | Y1_6             | FS1_6           | SSC1_6        | Y2Y3_6           | FS2_6           | SSC2_6        | Y4Y5_6           | FS3_6           | SSC3_6        | Y6Y7_6           | FS4_6           | SSC4_6        | Y8Y9_6           |
| 1  | 1            | 1   | Y1_7             | FS1_7           | SSC1_7        | Y2Y3_7           | FS2_7           | SSC2_7        | Y4Y5_7           | FS3_7           | SSC3_7        | Y6Y7_7           | FS4_7           | SSC4_7        | Y8Y9_7           |
| C  | Add<br>Offse |     | 04h              | 13h             | 10h-12h       | 15h              | 23h             | 20h-22h       | 25h              | 33h             | 30h-32h       | 35h              | 43h             | 40h-42h       | 45h              |

<sup>(1)</sup> Address Offset refers to the byte address in the Configuration Register on following pages.



#### Table 9. Generic Configuration Register

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym     | Default <sup>(3)</sup> | DESCRIPTION                                                                                                                                                                         |  |  |  |  |  |
|-----------------------|--------------------|-------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 00h                   | 7                  | E EL        | xb                     | Device Identification (read only): 1 is CDCE949 (3.3 V), 0 is CDCEL949 (1.8 V)                                                                                                      |  |  |  |  |  |
|                       | 6:4                | RID         | Xb                     | Revision Identification Number (read only)                                                                                                                                          |  |  |  |  |  |
|                       | 3:0                | VID         | 1h                     | Vendor Identification Number (read only)                                                                                                                                            |  |  |  |  |  |
| 01h                   | 7                  | _           | 0b                     | Reserved - always write 0                                                                                                                                                           |  |  |  |  |  |
|                       | 6                  | EEPIP       | 0b                     | EEPROM Programming 0 – EEPROM programming is completed Status <sup>(4)</sup> : (read only) 1 – EEPROM is in programming mode                                                        |  |  |  |  |  |
|                       | 5                  | EELOCK      | 0b                     | Permanently Lock EEPROM 0 – EEPROM is not locked Data <sup>(5)</sup> : 1 – EEPROM will be permanently locked                                                                        |  |  |  |  |  |
|                       | 4                  | PWDN        | 0b                     | Device power down (overwrites S0/S1/S2 setting; configuration register settings are unchanged) Note: PWDN cannot be set to 1 in the EEPROM.                                         |  |  |  |  |  |
|                       | 4                  | FWDN        | Ob                     | 0 – device active (all PLLs and all outputs are enabled)     1 – device power down (all PLLs in power down and all outputs in 3-State)                                              |  |  |  |  |  |
|                       | 3:2                | INCLK       | 00b                    | Input clock selection: 00 – X-tal 10 – LVCMOS 01 – VCXO 11 – reserved                                                                                                               |  |  |  |  |  |
|                       | 1:0                | SLAVE_ADR   | 00b                    | Programmable Address Bits A0 and A1 of the Slave Receiver Address                                                                                                                   |  |  |  |  |  |
| 02h                   | 7                  | M1          | 1b                     | Clock source selection for output Y1: 0 – input clock 1 – PLL1 clock                                                                                                                |  |  |  |  |  |
|                       |                    |             |                        | Operation mode selection for pin 22/23 <sup>(6)</sup>                                                                                                                               |  |  |  |  |  |
|                       | 6                  | SPICON      | 0b                     | 0 – serial programming interface SDA (pin 23) and SCL (pin 22)<br>1 – control pins S1 (pin 23) and S2 (pin 22)                                                                      |  |  |  |  |  |
|                       | 5:4                | Y1_ST1      | 11b                    | Y1-State0/1 Definition (applies to Y1_ST1 and Y1_ST0)                                                                                                                               |  |  |  |  |  |
|                       | 3:2                | Y1_ST0      | 01b                    | 00 – device power down (all PLLs in power down and all outputs in 3-state) 01 – Y1 disabled to 3-state 10 – Y1 disabled to low 11 – Y1 enabled (normal operation)                   |  |  |  |  |  |
|                       | 1:0                | Pdiv1 [9:8] | 2041                   | 10-Bit Y1-Output-Divider Pdiv1: 0 – divider reset and stand-by                                                                                                                      |  |  |  |  |  |
| 03h                   | 7:0                | Pdiv1 [7:0] | 001h                   | 1-to-1023 – divider value                                                                                                                                                           |  |  |  |  |  |
| 04h                   | 7                  | Y1_7        | 0b                     | Y1_x State Selection <sup>(7)</sup>                                                                                                                                                 |  |  |  |  |  |
|                       | 6                  | Y1_6        | 0b                     | 0 – State0 (predefined by Y1-State0 Definition [Y1_ST0])                                                                                                                            |  |  |  |  |  |
|                       | 5                  | Y1_5        | 0b                     | 1 – State1 (predefined by Y1-State1 Definition [Y1_ST1])                                                                                                                            |  |  |  |  |  |
|                       | 4                  | Y1_4        | 0b                     |                                                                                                                                                                                     |  |  |  |  |  |
|                       | 3                  | Y1_3        | 0b                     |                                                                                                                                                                                     |  |  |  |  |  |
|                       | 2                  | Y1_2        | 0b                     |                                                                                                                                                                                     |  |  |  |  |  |
|                       | 1                  | Y1_1        | 1b                     |                                                                                                                                                                                     |  |  |  |  |  |
|                       | 0                  | Y1_0        | 0b                     |                                                                                                                                                                                     |  |  |  |  |  |
| 05h                   | 7:3                | XCSEL       | 0Ah                    | Crystal load capacitor selection (8): $00h \rightarrow 0 \text{ pF} \\ 01h \rightarrow 1 \text{ pF} \\ 02h \rightarrow 2 \text{ pF} \\ 14h\text{-to-1Fh} \rightarrow 20 \text{ pF}$ |  |  |  |  |  |
|                       | 2:0                |             | 0b                     | Reserved - do not write others than 0                                                                                                                                               |  |  |  |  |  |

- (1) Writing data beyond '50h' may adversely affect device function.
- (2) All data is transferred MSB-first.
- (3) Unless custom setting is used.
- (4) During EEPROM programming, no data is allowed to be sent to the device via the SDA/SCL bus until the programming sequence is completed. Data, however, can be read during the programming sequence (Byte Read or Block Read).
- (5) If this bit is set high in the EEPROM, the actual data in the EEPROM is permanently locked, and no further programming is possible. Data, however can still be written via SDA/SCL bus to the internal register to change device function on the fly. But new data can no longer be saved to the EEPROM. EELOCK is effective only if written into the EEPROM
- (6) Selection of control-pins is effective only if written into the EEPROM. Once written into the EEPROM, the serial programming pins are no longer available. However, if V<sub>DDOUT</sub> is forced to GND, the two control-pins, S1 and S2, temporally act as serial programming pins (SDA/SCL), and the two slave receiver address bits are reset to A0 = 0 and A1 = 0.
- (7) These are the bits of the Control Terminal Register. The user can pre-define up to eight different control settings. These settings can then be selected by the external control pins, S0, S1, and S2.
- (8) The internal load capacitor (C<sub>1</sub>, C<sub>2</sub>) must be used to achieve the best clock performance. External capacitors should be used only to do a fine adjustment of C<sub>L</sub> by few pF. The value of C<sub>L</sub> can be programmed with a resolution of 1 pF for a total crystal load range of 0 pF to 20 pF. For C<sub>L</sub> > 20 pF use additional external capacitors. Also, the device input capacitance must be considered; this adds 1.5 pF (6pF//2pF) to the selected C<sub>L</sub>. For more information about VCXO configuration and crystal recommendations, see application report SCAA085



## Table 9. Generic Configuration Register (continued)

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym | Default <sup>(3)</sup> | DESCRIPTION                                                                                                                                                                        |
|-----------------------|--------------------|---------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 06h                   | 7:1                | BCOUNT  | 50h                    | 7-Bit Byte Count (Defines the number of Bytes which will be sent from this device at the next Block Read transfer; all bytes must be read out to correctly finish the read cycle.) |
|                       | 0                  | EEWRITE | 0b                     | Initiate EEPROM Write Cycle <sup>(4)</sup> (9)  0 – no EEPROM write cycle  1 – start EEPROM write cycle (internal configuration register is saved to the EEPROM)                   |
| 07h-0Fh               | _                  | _       | 0h                     | Reserved – do not write others than 0                                                                                                                                              |

(9) **NOTE: The EEPROM WRITE bit must be sent last.** This ensures that the content of all internal registers are written into the EEPROM. The EEWRITE cycle is initiated by the rising edge of the EEWRITE-Bit. A static level high does not trigger an EEPROM WRITE cycle. The EEWRITE-Bit must be reset low after the programming is completed. The programming status can be monitored by readout EEPIP. If EELOCK is set high, no EEPROM programming will be possible.



## **Table 10. PLL1 Configuration Register**

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym      | Default (3) | DESCRIPTION                                                                                                                      |
|-----------------------|--------------------|--------------|-------------|----------------------------------------------------------------------------------------------------------------------------------|
| 10h                   | 7:5                | SSC1_7 [2:0] | 000b        | SSC1: PLL1 SSC Selection (Modulation Amount) <sup>(4)</sup>                                                                      |
|                       | 4:2                | SSC1_6 [2:0] | 000b        | Down Center                                                                                                                      |
|                       | 1:0                | SSC1_5 [2:1] |             | 000 (off) 000 (off)<br>001 – 0.25% 001 ± 0.25%                                                                                   |
| 11h                   | 7                  | SSC1_5 [0]   | 000b        | 010 - 0.5% 010 ± 0.5%                                                                                                            |
|                       | 6:4                | SSC1_4 [2:0] | 000b        | 011 - 0.75% 011 ± 0.75%<br>100 - 1.0% 100 ± 1.0%                                                                                 |
|                       | 3:1                | SSC1_3 [2:0] | 000b        | 101 – 1.25% 101 ± 1.25%                                                                                                          |
|                       | 0                  | SSC1_2 [2]   | 0001        | 110 – 1.5%<br>111 – 2.0%<br>111 ± 2.0%                                                                                           |
| 12h                   | 7:6                | SSC1_2 [1:0] | 000b        |                                                                                                                                  |
|                       | 5:3                | SSC1_1 [2:0] | 000b        |                                                                                                                                  |
|                       | 2:0                | SSC1_0 [2:0] | 000b        |                                                                                                                                  |
| 13h                   | 7                  | FS1_7        | 0b          | FS1_x: PLL1 Frequency Selection <sup>(4)</sup>                                                                                   |
|                       | 6                  | FS1_6        | 0b          | 0 – f <sub>VCO1_0</sub> (predefined by PLL1_0 – Multiplier/Divider value)                                                        |
|                       | 5                  | FS1_5        | 0b          | 1 – f <sub>VCO1_1</sub> (predefined by PLL1_1 – Multiplier/Divider value)                                                        |
|                       | 4                  | FS1_4        | 0b          |                                                                                                                                  |
|                       | 3                  | FS1_3        | 0b          |                                                                                                                                  |
|                       | 2                  | FS1_2        | 0b          |                                                                                                                                  |
|                       | 1                  | FS1_1        | 0b          |                                                                                                                                  |
|                       | 0                  | FS1_0        | 0b          |                                                                                                                                  |
| 14h                   | 7                  | MUX1         | 1b          | PLL1 Multiplexer: 0 - PLL1<br>1 - PLL1 Bypass (PLL1 is in power down)                                                            |
|                       | 6                  | M2           | 1b          | Output Y2 Multiplexer: 0 – Pdiv1<br>1 – Pdiv2                                                                                    |
|                       | 5:4                | М3           | 10b         | Output Y3 Multiplexer: 00 – Pdiv1-Divider 01 – Pdiv2-Divider 10 – Pdiv3-Divider 11 – reserved                                    |
|                       | 3:2                | Y2Y3_ST1     | 11b         | Y2, Y3-State0/1definition: 00 – Y2/Y3 disabled to 3-State (PLL1 is in power down)                                                |
|                       | 1:0                | Y2Y3_ST0     | 01b         | 01 – Y2/Y3 disabled to 3-State (PLL1 on)<br>10–Y2/Y3 disabled to low (PLL1 on)<br>11 – Y2/Y3 enabled (normal operation, PLL1 on) |
| 15h                   | 7                  | Y2Y3_7       | 0b          | Y2Y3_x Output State Selection <sup>(4)</sup>                                                                                     |
|                       | 6                  | Y2Y3_6       | 0b          | 0 – state0 (predefined by Y2Y3_ST0)                                                                                              |
|                       | 5                  | Y2Y3_5       | 0b          | 1 – state1 (predefined by Y2Y3_ST1)                                                                                              |
|                       | 4                  | Y2Y3_4       | 0b          |                                                                                                                                  |
|                       | 3                  | Y2Y3_3       | 0b          |                                                                                                                                  |
|                       | 2                  | Y2Y3_2       | 0b          |                                                                                                                                  |
|                       | 1                  | Y2Y3_1       | 1b          |                                                                                                                                  |
|                       | 0                  | Y2Y3_0       | 0b          |                                                                                                                                  |
| 16h                   | 7                  | SSC1DC       | 0b          | PLL1 SSC down/center selection: 0 – down 1 – center                                                                              |
|                       | 6:0                | Pdiv2        | 01h         | 7-Bit Y2-Output-Divider Pdiv2: 0 – reset and stand-by 1-to-127 – divider value                                                   |
| 17h                   | 7                  | _            | 0b          | Reserved – do not write others than 0                                                                                            |
|                       | 6:0                | Pdiv3        | 01h         | 7-Bit Y3-Output-Divider Pdiv3: 0 - reset and stand-by 1-to-127 - divider value                                                   |

<sup>(1)</sup> Writing data beyond 50h may adversely affect device function.

<sup>(2)</sup> All data is transferred MSB-first.(3) Unless a custom setting is used

The user can pre-define up to eight different control settings. In normal device operation, these settings can be selected by the external control pins, S0, S1, and S2.



# Table 10. PLL1 Configuration Register (continued)

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym        | Default (3) | DESCRIPTION                                                                                                                                                                                                                                                                   |
|-----------------------|--------------------|----------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18h                   | 7:0                | PLL1_0N [11:4  | 004h        | PLL1_0: 30-Bit Multiplier/Divider value for frequency f <sub>VCO1_0</sub>                                                                                                                                                                                                     |
| 19h                   | 7:4                | PLL1_0N [3:0]  | 00411       | (for more information see PLL Multiplier/Divider Definition)                                                                                                                                                                                                                  |
|                       | 3:0                | PLL1_0R [8:5]  | 000h        |                                                                                                                                                                                                                                                                               |
| 1Ah                   | 7:3                | PLL1_0R[4:0]   | 00011       |                                                                                                                                                                                                                                                                               |
|                       | 2:0                | PLL1_0Q [5:3]  | 10h         |                                                                                                                                                                                                                                                                               |
| 1Bh                   | 7:5                | PLL1_0Q [2:0]  | 1011        |                                                                                                                                                                                                                                                                               |
|                       | 4:2                | PLL1_0P [2:0]  | 010b        |                                                                                                                                                                                                                                                                               |
|                       | 1:0                | VCO1_0_RANGE   | 00b         |                                                                                                                                                                                                                                                                               |
| 1Ch                   | 7:0                | PLL1_1N [11:4] | 004h        | PLL1_1: 30-Bit Multiplier/Divider value for frequency f <sub>VCO1_1</sub>                                                                                                                                                                                                     |
| 1Dh                   | 7:4                | PLL1_1N [3:0]  | 00411       | (for more information see paragraph PLL Multiplier/Divider Definition)                                                                                                                                                                                                        |
|                       | 3:0                | PLL1_1R [8:5]  | 000h        |                                                                                                                                                                                                                                                                               |
| 1Eh                   | 7:3                | PLL1_1R[4:0]   | UUUN        |                                                                                                                                                                                                                                                                               |
|                       | 2:0                | PLL1_1Q [5:3]  | 10h         |                                                                                                                                                                                                                                                                               |
| 1Fh                   | 7:5                | PLL1_1Q [2:0]  | 1011        |                                                                                                                                                                                                                                                                               |
|                       | 4:2                | PLL1_1P [2:0]  | 010b        |                                                                                                                                                                                                                                                                               |
|                       | 1:0                | VCO1_1_RANGE   | 00b         | $ \begin{array}{ll} f_{VCO1\_1} \text{ range selection:} & 00 - f_{VCO1\_1} < 125 \text{ MHz} \\ 01 - 125 \text{ MHz} \leq f_{VCO1\_1} < 150 \text{ MHz} \\ 10 - 150 \text{ MHz} \leq f_{VCO1\_1} < 175 \text{ MHz} \\ 11 - f_{VCO1\_1} \geq 175 \text{ MHz} \\ \end{array} $ |

SCAS891 - FEBRUARY 2010 www.ti.com



## **Table 11. PLL2 Configuration Register**

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym      | Default <sup>(3)</sup> | DESCRIPTION                                                                                                                                       |  |  |  |  |  |
|-----------------------|--------------------|--------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 20h                   | 7:5                | SSC2_7 [2:0] | 000b                   | SSC2: PLL2 SSC Selection (Modulation Amount) (4)                                                                                                  |  |  |  |  |  |
|                       | 4:2                | SSC2_6 [2:0] | 000b                   | Down Center                                                                                                                                       |  |  |  |  |  |
|                       | 1:0                | SSC2_5 [2:1] |                        | 000 (off) 000 (off)<br>001 – 0.25% 001 ± 0.25%                                                                                                    |  |  |  |  |  |
| 21h                   | 7                  | SSC2_5 [0]   | 000b                   | 011 - 0.25%<br>010 - 0.5%<br>011 - 0.75%<br>011 ± 0.75%<br>100 - 1.0%<br>100 ± 1.0%                                                               |  |  |  |  |  |
|                       | 6:4                | SSC2_4 [2:0] | 000b                   |                                                                                                                                                   |  |  |  |  |  |
|                       | 3:1                | SSC2_3 [2:0] | 000b                   | 101 – 1.25% 101 ± 1.25%                                                                                                                           |  |  |  |  |  |
|                       | 0                  | SSC2_2 [2]   | 2001                   | 110 – 1.5%<br>111 – 2.0%<br>111 ± 2.0%                                                                                                            |  |  |  |  |  |
| 22h                   | 7:6                | SSC2_2 [1:0] | 000b                   | 111 2.070                                                                                                                                         |  |  |  |  |  |
|                       | 5:3                | SSC2_1 [2:0] | 000b                   |                                                                                                                                                   |  |  |  |  |  |
|                       | 2:0                | SSC2_0 [2:0] | 000b                   |                                                                                                                                                   |  |  |  |  |  |
| 23h                   | 7                  | FS2_7        | 0b                     | FS2_x: PLL2 Frequency Selection <sup>(4)</sup>                                                                                                    |  |  |  |  |  |
|                       | 6                  | FS2_6        | 0b                     | 0 – f <sub>VCO2 0</sub> (predefined by PLL2 0 – Multiplier/Divider value)                                                                         |  |  |  |  |  |
|                       | 5                  | FS2_5        | 0b                     | 1 – f <sub>VCO2_1</sub> (predefined by PLL2_1 – Multiplier/Divider value)                                                                         |  |  |  |  |  |
|                       | 4                  | FS2_4        | 0b                     |                                                                                                                                                   |  |  |  |  |  |
|                       | 3                  | FS2_3        | 0b                     |                                                                                                                                                   |  |  |  |  |  |
|                       | 2                  | FS2_2        | 0b                     |                                                                                                                                                   |  |  |  |  |  |
|                       | 1                  | FS2_1        | 0b                     |                                                                                                                                                   |  |  |  |  |  |
|                       | 0                  | FS2_0        | 0b                     |                                                                                                                                                   |  |  |  |  |  |
| 24h                   | 7                  | MUX2         | 1b                     | PLL2 Multiplexer: 0 – PLL2<br>1 – PLL2 Bypass (PLL2 is in power down)                                                                             |  |  |  |  |  |
|                       | 6                  | M4           | 1b                     | Output Y4 Multiplexer: 0 – Pdiv2<br>1 – Pdiv4                                                                                                     |  |  |  |  |  |
|                       | 5:4                | M5           | 10b                    | Output Y5 Multiplexer: 00 – Pdiv2-Divider 01 – Pdiv4-Divider 10 – Pdiv5-Divider 11 – reserved                                                     |  |  |  |  |  |
|                       | 3:2                | Y4Y5_ST1     | 11b                    | Y4, 00 – Y4/Y5 disabled to 3-State (PLL2 is in power down)                                                                                        |  |  |  |  |  |
|                       | 1:0                | Y4Y5_ST0     | 01b                    | Y5-State0/1definition: 01 – Y4/Y5 disabled to 3-State (PLL2 on) 10–Y4/Y5 disabled to low (PLL2 on) 11 – Y4/Y5 enabled (normal operation, PLL2 on) |  |  |  |  |  |
| 25h                   | 7                  | Y4Y5_7       | 0b                     | Y4Y5_x Output State Selection <sup>(4)</sup>                                                                                                      |  |  |  |  |  |
|                       | 6                  | Y4Y5_6       | 0b                     | 0 – state0 (predefined by Y4Y5_ST0)                                                                                                               |  |  |  |  |  |
|                       | 5                  | Y4Y5_5       | 0b                     | 1 – state1 (predefined by Y4Y5_ST1)                                                                                                               |  |  |  |  |  |
|                       | 4                  | Y4Y5_4       | 0b                     |                                                                                                                                                   |  |  |  |  |  |
|                       | 3                  | Y4Y5_3       | 0b                     |                                                                                                                                                   |  |  |  |  |  |
|                       | 2                  | Y4Y5_2       | 0b                     |                                                                                                                                                   |  |  |  |  |  |
|                       | 1                  | Y4Y5_1       | 1b                     |                                                                                                                                                   |  |  |  |  |  |
|                       | 0                  | Y4Y5_0       | 0b                     |                                                                                                                                                   |  |  |  |  |  |
| 26h                   | 7                  | SSC2DC       | 0b                     | PLL2 SSC down/center selection: 0 – down 1 – center                                                                                               |  |  |  |  |  |
|                       | 6:0                | Pdiv4        | 01h                    | 7-Bit Y4-Output-Divider Pdiv4: 0 – reset and stand-by 1-to-127 – divider value                                                                    |  |  |  |  |  |
| 27h                   | 7                  | _            | 0b                     | Reserved – do not write others than 0                                                                                                             |  |  |  |  |  |
|                       | 6:0                | Pdiv5        | 01h                    | 7-Bit Y5-Output-Divider Pdiv5: 0 – reset and stand-by 1-to-127 – divider value                                                                    |  |  |  |  |  |

<sup>(1)</sup> Writing data beyond 50h may adversely affect device function.

<sup>(2)</sup> All data is transferred MSB-first.(3) Unless a custom setting is used

The user can pre-define up to eight different control settings. In normal device operation, these settings can be selected by the external control pins, S0, S1, and S2.

# Table 11. PLL2 Configuration Register (continued)

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym        | Default <sup>(3)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                |
|-----------------------|--------------------|----------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28h                   | 7:0                | PLL2_0N [11:4  | 004h                   | PLL2_0: 30-Bit Multiplier/Divider value for frequency f <sub>VCO2_0</sub>                                                                                                                                                                                                  |
| 29h                   | 7:4                | PLL2_0N [3:0]  | 00411                  | (for more information see paragraph PLL Multiplier/Divider Definition)                                                                                                                                                                                                     |
|                       | 3:0                | PLL2_0R [8:5]  | 000h                   |                                                                                                                                                                                                                                                                            |
| 2Ah                   | 7:3                | PLL2_0R[4:0]   | 00011                  |                                                                                                                                                                                                                                                                            |
|                       | 2:0                | PLL2_0Q [5:3]  | 10h                    |                                                                                                                                                                                                                                                                            |
| 2Bh                   | 7:5                | PLL2_0Q [2:0]  | 100                    |                                                                                                                                                                                                                                                                            |
|                       | 4:2                | PLL2_0P [2:0]  | 010b                   |                                                                                                                                                                                                                                                                            |
|                       | 1:0                | VCO2_0_RANGE   | 00b                    | $ \begin{array}{ll} f_{VCO2\_0} \text{ range selection:} & 00 - f_{VCO2\_0} < 125 \text{ MHz} \\ 01 - 125 \text{ MHz} \le f_{VCO2\_0} < 150 \text{ MHz} \\ 10 - 150 \text{ MHz} \le f_{VCO2\_0} < 175 \text{ MHz} \\ 11 - f_{VCO2\_0} \ge 175 \text{ MHz} \\ \end{array} $ |
| 2Ch                   | 7:0                | PLL2_1N [11:4] | 0045                   | PLL2_1: 30-Bit Multiplier/Divider value for frequency f <sub>VCO1_1</sub>                                                                                                                                                                                                  |
| 2Dh                   | 7:4                | PLL2_1N [3:0]  | 004h                   | (for more information see paragraph PLL Multiplier/Divider Definition)                                                                                                                                                                                                     |
|                       | 3:0                | PLL2_1R [8:5]  | 000h                   |                                                                                                                                                                                                                                                                            |
| 2Eh                   | 7:3                | PLL2_1R[4:0]   | UUUN                   |                                                                                                                                                                                                                                                                            |
|                       | 2:0                | PLL2_1Q [5:3]  | 10h                    |                                                                                                                                                                                                                                                                            |
| 2Fh                   | 7:5                | PLL2_1Q [2:0]  | 10h                    |                                                                                                                                                                                                                                                                            |
|                       | 4:2                | PLL2_1P [2:0]  | 010b                   |                                                                                                                                                                                                                                                                            |
|                       | 1:0                | VCO2_1_RANGE   | 00b                    | $ \begin{array}{ll} f_{VCO2\_1} \mbox{ range selection:} & 00 - f_{VCO2\_1} < 125 \mbox{ MHz} \\ 01 - 125 \mbox{ MHz} \le f_{VCO2\_1} < 150 \mbox{ MHz} \\ 10 - 150 \mbox{ MHz} \le f_{VCO2\_1} < 175 \mbox{ MHz} \\ 11 - f_{VCO2\_1} \ge 175 \mbox{ MHz} \\ \end{array} $ |



# **Table 12. PLL3 Configuration Register**

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym      | Default <sup>(3)</sup> | DESCRIPTION                                                                                                                                        |  |  |  |  |  |  |
|-----------------------|--------------------|--------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 30h                   | 7:5                | SSC3_7 [2:0] | 000b                   | SSC3: PLL3 SSC Selection (Modulation Amount) (4)                                                                                                   |  |  |  |  |  |  |
|                       | 4:2                | SSC3_6 [2:0] | 000b                   | Down Center                                                                                                                                        |  |  |  |  |  |  |
|                       | 1:0                | SSC3_5 [2:1] |                        | 000 (off) 000 (off)<br>001 – 0.25% 001 ± 0.25%                                                                                                     |  |  |  |  |  |  |
| 31h                   | 7                  | SSC3_5 [0]   | 000b                   | $010 - 0.5\%$ $010 \pm 0.5\%$                                                                                                                      |  |  |  |  |  |  |
|                       | 6:4                | SSC3_4 [2:0] | 000b                   | 011 - 0.75% 011 ± 0.75%<br>100 - 1.0% 100 ± 1.0%                                                                                                   |  |  |  |  |  |  |
|                       | 3:1                | SSC3_3 [2:0] | 000b                   | 101 – 1.25% 101 ± 1.25%                                                                                                                            |  |  |  |  |  |  |
|                       | 0                  | SSC3_2 [2]   | 2001                   | 110 – 1.5%<br>111 – 2.0%<br>111 ± 2.0%                                                                                                             |  |  |  |  |  |  |
| 32h                   | 7:6                | SSC3_2 [1:0] | 000b                   | 111 2.070                                                                                                                                          |  |  |  |  |  |  |
|                       | 5:3                | SSC3_1 [2:0] | 000b                   |                                                                                                                                                    |  |  |  |  |  |  |
|                       | 2:0                | SSC3_0 [2:0] | 000b                   |                                                                                                                                                    |  |  |  |  |  |  |
| 33h                   | 7                  | FS3_7        | 0b                     | FS3_x: PLL3 Frequency Selection <sup>(4)</sup>                                                                                                     |  |  |  |  |  |  |
|                       | 6                  | FS3_6        | 0b                     | 0 – f <sub>VCO3 0</sub> (predefined by PLL3_0 – Multiplier/Divider value)                                                                          |  |  |  |  |  |  |
|                       | 5                  | FS3_5        | 0b                     | 1 – f <sub>VCO3_1</sub> (predefined by PLL3_1 – Multiplier/Divider value)                                                                          |  |  |  |  |  |  |
|                       | 4                  | FS3_4        | 0b                     |                                                                                                                                                    |  |  |  |  |  |  |
|                       | 3                  | FS3_3        | 0b                     |                                                                                                                                                    |  |  |  |  |  |  |
|                       | 2                  | FS3_2        | 0b                     |                                                                                                                                                    |  |  |  |  |  |  |
|                       | 1                  | FS3_1        | 0b                     |                                                                                                                                                    |  |  |  |  |  |  |
|                       | 0                  | FS3_0        | 0b                     |                                                                                                                                                    |  |  |  |  |  |  |
| 34h                   | 7                  | MUX3         | 1b                     | PLL3 Multiplexer: 0 – PLL3<br>1 – PLL3 Bypass (PLL3 is in power down)                                                                              |  |  |  |  |  |  |
|                       | 6                  | M6           | 1b                     | Output Y6 Multiplexer: 0 – Pdiv4<br>1 – Pdiv6                                                                                                      |  |  |  |  |  |  |
|                       | 5:4                | M7           | 10b                    | Output Y7 Multiplexer: 00 – Pdiv4-Divider 01 – Pdiv6-Divider 10 – Pdiv7-Divider 11 – reserved                                                      |  |  |  |  |  |  |
|                       | 3:2                | Y6Y7_ST1     | 11b                    | Y6, 00 – Y6/Y7 disabled to 3-State (PLL3 is in power down)                                                                                         |  |  |  |  |  |  |
|                       | 1:0                | Y6Y7_ST0     | 01b                    | Y7-State0/1definition: 01 – Y6/Y7 disabled to 3-State (PLL3 on) 10 –Y6/Y7 disabled to low (PLL3 on) 11 – Y6/Y7 enabled (normal operation, PLL3 on) |  |  |  |  |  |  |
| 35h                   | 7                  | Y6Y7_7       | 0b                     | Y6Y7_x Output State Selection <sup>(4)</sup>                                                                                                       |  |  |  |  |  |  |
|                       | 6                  | Y6Y7_6       | 0b                     | 0 – state0 (predefined by Y6Y7_ST0)                                                                                                                |  |  |  |  |  |  |
|                       | 5                  | Y6Y7_5       | 0b                     | 1 – state1 (predefined by Y6Y7_ST1)                                                                                                                |  |  |  |  |  |  |
|                       | 4                  | Y6Y7_4       | 0b                     |                                                                                                                                                    |  |  |  |  |  |  |
|                       | 3                  | Y6Y7_3       | 0b                     |                                                                                                                                                    |  |  |  |  |  |  |
|                       | 2                  | Y6Y7_2       | 0b                     |                                                                                                                                                    |  |  |  |  |  |  |
|                       | 1                  | Y6Y7_1       | 1b                     |                                                                                                                                                    |  |  |  |  |  |  |
|                       | 0                  | Y6Y7_0       | 0b                     |                                                                                                                                                    |  |  |  |  |  |  |
| 36h                   | 7                  | SSC3DC       | 0b                     | PLL3 SSC down/center selection: 0 – down 1 – center                                                                                                |  |  |  |  |  |  |
|                       | 6:0                | Pdiv6        | 01h                    | 7-Bit Y6-Output-Divider Pdiv6: 0 – reset and stand-by 1-to-127 – divider value                                                                     |  |  |  |  |  |  |
| 37h                   | 7                  | _            | 0b                     | Reserved – do not write others than 0                                                                                                              |  |  |  |  |  |  |
|                       | 6:0                | Pdiv7        | 01h                    | 7-Bit Y7-Output-Divider Pdiv7: 0 – reset and stand-by 1-to-127 – divider value                                                                     |  |  |  |  |  |  |

<sup>(1)</sup> Writing data beyond 50h may adversely affect device function.

<sup>(2)</sup> All data is transferred MSB-first.(3) Unless a custom setting is used

The user can pre-define up to eight different control settings. In normal device operation, these settings can be selected by the external control pins, S0, S1, and S2.

# Table 12. PLL3 Configuration Register (continued)

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym        | Default <sup>(3)</sup> | DESCRIPTION                                                                                                                                                                                                                                                           |
|-----------------------|--------------------|----------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 38h                   | 7:0                | PLL3_0N [11:4  | 004h                   | PLL3_0: 30-Bit Multiplier/Divider value for frequency f <sub>VCO3_0</sub>                                                                                                                                                                                             |
| 39h                   | 7:4                | PLL3_0N [3:0]  | 0040                   | (for more information see paragraph PLL Multiplier/Divider Definition)                                                                                                                                                                                                |
|                       | 3:0                | PLL3_0R [8:5]  | 000h                   |                                                                                                                                                                                                                                                                       |
| 3Ah                   | 7:3                | PLL3_0R[4:0]   | 00011                  |                                                                                                                                                                                                                                                                       |
|                       | 2:0                | PLL3_0Q [5:3]  | 10h                    |                                                                                                                                                                                                                                                                       |
| 3Bh                   | 7:5                | PLL3_0Q [2:0]  | 1011                   |                                                                                                                                                                                                                                                                       |
|                       | 4:2                | PLL3_0P [2:0]  | 010b                   |                                                                                                                                                                                                                                                                       |
|                       | 1:0                | VCO3_0_RANGE   | 00b                    |                                                                                                                                                                                                                                                                       |
| 3Ch                   | 7:0                | PLL3_1N [11:4] | 004h                   | PLL3_1: 30-Bit Multiplier/Divider value for frequency f <sub>VCO3_1</sub>                                                                                                                                                                                             |
| 3Dh                   | 7:4                | PLL3_1N [3:0]  | 00411                  | (for more information see paragraph PLL Multiplier/Divider Definition)                                                                                                                                                                                                |
|                       | 3:0                | PLL3_1R [8:5]  | 000h                   |                                                                                                                                                                                                                                                                       |
| 3Eh                   | 7:3                | PLL3_1R[4:0]   | 00011                  |                                                                                                                                                                                                                                                                       |
|                       | 2:0                | PLL3_1Q [5:3]  | 10h                    |                                                                                                                                                                                                                                                                       |
| 3Fh                   | 7:5                | PLL3_1Q [2:0]  | 1011                   |                                                                                                                                                                                                                                                                       |
|                       | 4:2                | PLL3_1P [2:0]  | 010b                   |                                                                                                                                                                                                                                                                       |
|                       | 1:0                | VCO3_1_RANGE   | 00b                    | $\begin{array}{ll} f_{VCO3\_1} \text{ range selection:} & 00 - f_{VCO3\_1} < 125 \text{ MHz} \\ 01 - 125 \text{ MHz} \le f_{VCO3\_1} < 150 \text{ MHz} \\ 10 - 150 \text{ MHz} \le f_{VCO3\_1} < 175 \text{ MHz} \\ 11 - f_{VCO3\_1} \ge 175 \text{ MHz} \end{array}$ |



## **Table 13. PLL4 Configuration Register**

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym      | Default <sup>(3)</sup> | DESCRIPTION                                                                                                                                        |
|-----------------------|--------------------|--------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 40h                   | 7:5                | SSC4_7 [2:0] | 000b                   | SSC4: PLL4 SSC Selection (Modulation Amount) (4)                                                                                                   |
|                       | 4:2                | SSC4_6 [2:0] | 000b                   | Down Center                                                                                                                                        |
|                       | 1:0                | SSC4_5 [2:1] |                        | 000 (off) 000 (off) 001 ± 0.25%                                                                                                                    |
| 41h                   | 7                  | SSC4_5 [0]   | 000b                   | 010 - 0.5% 010 ± 0.5%                                                                                                                              |
|                       | 6:4                | SSC4_4 [2:0] | 000b                   | 011 – 0.75%<br>100 – 1.0%<br>011 ± 0.75%<br>100 ± 1.0%                                                                                             |
|                       | 3:1                | SSC4_3 [2:0] | 000b                   | 101 – 1.25% 101 ± 1.25%                                                                                                                            |
|                       | 0                  | SSC4_2 [2]   | 2221                   | 110 – 1.5%<br>111 – 2.0%<br>111 ± 2.0%                                                                                                             |
| 42h                   | 7:6                | SSC4_2 [1:0] | 000b                   | 111 2.0%                                                                                                                                           |
|                       | 5:3                | SSC4_1 [2:0] | 000b                   |                                                                                                                                                    |
|                       | 2:0                | SSC4_0 [2:0] | 000b                   |                                                                                                                                                    |
| 43h                   | 7                  | FS4_7        | 0b                     | FS4_x: PLL4 Frequency Selection <sup>(4)</sup>                                                                                                     |
|                       | 6                  | FS4_6        | 0b                     | 0 – f <sub>VCO4 0</sub> (predefined by PLL4 0 – Multiplier/Divider value)                                                                          |
|                       | 5                  | FS4_5        | 0b                     | 1 – f <sub>VCO4_1</sub> (predefined by PLL4_1 – Multiplier/Divider value)                                                                          |
|                       | 4                  | FS4_4        | 0b                     |                                                                                                                                                    |
|                       | 3                  | FS4_3        | 0b                     |                                                                                                                                                    |
|                       | 2                  | FS4_2        | 0b                     |                                                                                                                                                    |
|                       | 1                  | FS4_1        | 0b                     |                                                                                                                                                    |
|                       | 0                  | FS4_0        | 0b                     |                                                                                                                                                    |
| 44h                   | 7                  | MUX4         | 1b                     | PLL4 Multiplexer: 0 – PLL4<br>1 – PLL4 Bypass (PLL4 is in power down)                                                                              |
|                       | 6                  | M8           | 1b                     | Output Y8 Multiplexer: 0 – Pdiv6<br>1 – Pdiv8                                                                                                      |
|                       | 5:4                | М9           | 10b                    | Output Y9 Multiplexer: 00 – Pdiv6-Divider 01 – Pdiv8-Divider 10 – Pdiv9-Divider 11 – reserved                                                      |
|                       | 3:2                | Y8Y9_ST1     | 11b                    | Y8, 00 – Y8/Y9 disabled to 3-State (PLL4 is in power down)                                                                                         |
|                       | 1:0                | Y8Y9_ST0     | 01b                    | Y9-State0/1definition: 01 – Y8/Y9 disabled to 3-State (PLL4 on) 10 –Y8/Y9 disabled to low (PLL4 on) 11 – Y8/Y9 enabled (normal operation, PLL4 on) |
| 45h                   | 7                  | Y8Y9_7       | 0b                     | Y8Y9_x Output State Selection <sup>(4)</sup>                                                                                                       |
|                       | 6                  | Y8Y9_6       | 0b                     | 0 – state0 (predefined by Y8Y9_ST0)                                                                                                                |
|                       | 5                  | Y8Y9_5       | 0b                     | 1 – state1 (predefined by Y8Y9_ST1)                                                                                                                |
|                       | 4                  | Y8Y9_4       | 0b                     |                                                                                                                                                    |
|                       | 3                  | Y8Y9_3       | 0b                     |                                                                                                                                                    |
|                       | 2                  | Y8Y9_2       | 0b                     |                                                                                                                                                    |
|                       | 1                  | Y8Y9_1       | 1b                     |                                                                                                                                                    |
|                       | 0                  | Y8Y9_0       | 0b                     |                                                                                                                                                    |
| 46h                   | 7                  | SSC4DC       | 0b                     | PLL4 SSC down/center selection: 0 – down 1 – center                                                                                                |
|                       | 6:0                | Pdiv8        | 01h                    | 7-Bit Y8-Output-Divider Pdiv8: 0 – reset and stand-by 1-to-127 – divider value                                                                     |
| 47h                   | 7                  | _            | 0b                     | Reserved – do not write others than 0                                                                                                              |
|                       | 6:0                | Pdiv9        | 01h                    | 7-Bit Y9-Output-Divider Pdiv9: 0 – reset and stand-by 1-to-127 – divider value                                                                     |

<sup>(1)</sup> Writing data beyond 50h may adversely affect device function.

<sup>(2)</sup> All data is transferred MSB-first.(3) Unless a custom setting is used

The user can pre-define up to eight different control settings. In normal device operation, these settings can be selected by the external control pins, S0, S1, and S2.



SCAS891 - FEBRUARY 2010 www.ti.com

# Table 13. PLL4 Configuration Register (continued)

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym        | Default <sup>(3)</sup> | DESCRIPTION                                                                                                                                                                                                                                                              |
|-----------------------|--------------------|----------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 48h                   | 7:0                | PLL4_0N [11:4  | 004h                   | PLL4_0: 30-Bit Multiplier/Divider value for frequency f <sub>VCO4_0</sub>                                                                                                                                                                                                |
| 49h                   | 7:4                | PLL4_0N [3:0]  | 00411                  | (for more information see paragraph PLL Multiplier/Divider Definition)                                                                                                                                                                                                   |
|                       | 3:0                | PLL4_0R [8:5]  | 000h                   |                                                                                                                                                                                                                                                                          |
| 4Ah                   | 7:3                | PLL4_0R[4:0]   | 00011                  |                                                                                                                                                                                                                                                                          |
|                       | 2:0                | PLL4_0Q [5:3]  | 10h                    |                                                                                                                                                                                                                                                                          |
| 4Bh                   | 7:5                | PLL4_0Q [2:0]  | 100                    |                                                                                                                                                                                                                                                                          |
|                       | 4:2                | PLL4_0P [2:0]  | 010b                   |                                                                                                                                                                                                                                                                          |
|                       | 1:0                | VCO4_0_RANGE   | 00b                    | $\begin{array}{ll} f_{VCO4\_0} \text{ range selection:} & 00 - f_{VCO4\_0} < 125 \text{ MHz} \\ 01 - 125 \text{ MHz} \leq f_{VCO4\_0} < 150 \text{ MHz} \\ 10 - 150 \text{ MHz} \leq f_{VCO4\_0} < 175 \text{ MHz} \\ 11 - f_{VCO4\_0} \geq 175 \text{ MHz} \end{array}$ |
| 4Ch                   | 7:0                | PLL4_1N [11:4] | 0045                   | PLL4_1: 30-Bit Multiplier/Divider value for frequency f <sub>VCO4_1</sub>                                                                                                                                                                                                |
| 4Dh                   | 7:4                | PLL4_1N [3:0]  | 004h                   | (for more information see paragraph PLL Multiplier/Divider Definition)                                                                                                                                                                                                   |
|                       | 3:0                | PLL4_1R [8:5]  | 0001-                  |                                                                                                                                                                                                                                                                          |
| 4Eh                   | 7:3                | PLL4_1R[4:0]   | 000h                   |                                                                                                                                                                                                                                                                          |
|                       | 2:0                | PLL4_1Q [5:3]  | 405                    |                                                                                                                                                                                                                                                                          |
| 4Fh                   | 7:5                | PLL4_1Q [2:0]  | 10h                    |                                                                                                                                                                                                                                                                          |
|                       | 4:2                | PLL4_1P [2:0]  | 010b                   |                                                                                                                                                                                                                                                                          |
|                       | 1:0                | VCO4_1_RANGE   | 00b                    | $\begin{array}{ll} f_{VCO4\_1} \text{ range selection:} & 00 - f_{VCO4\_1} < 125 \text{ MHz} \\ 01 - 125 \text{ MHz} \le f_{VCO4\_1} < 150 \text{ MHz} \\ 10 - 150 \text{ MHz} \le f_{VCO4\_1} < 175 \text{ MHz} \\ 11 - f_{VCO4\_1} \ge 175 \text{ MHz} \end{array}$    |

SCAS891 – FEBRUARY 2010 www.ti.com



#### PLL MULTIPLIER/DIVIDER DEFINITION

At a given input frequency (f<sub>IN</sub>), the output frequency (f<sub>OUT</sub>) of the CDCE949 can be calculated by:

$$f_{\text{OUT}} = \frac{f_{\text{IN}}}{\text{Pdiv}} \times \frac{N}{M}$$

where

M (1 to 511) and N (1 to 4095) are the multiplier/divider values of the PLL; Pdiv (1 to 127) is the output divider.

The target VCO frequency (f<sub>VCO</sub>) of each PLL can be calculated:

$$f_{VCO} = f_{IN} \times \frac{N}{M}$$

The PLL operates as fractional divider and needs following multiplier/divider settings

Ν

$$P = 4 - int(log_2 \frac{N}{M})$$
 {if P < 0 then P = 0}
$$Q = int(\frac{N'}{M})$$

$$R = N' - M \times Q$$

Where:

$$N' = N \times 2^{P};$$
  
 $N \ge M;$   
 $80 \text{ MHz} < f_{VCO} > 230 \text{ MHz}.$ 

**Example 1:** for 
$$f_{IN} = 27$$
 MHz;  $M = 1$ ;  $N = 4$ ; Pdiv = 2;   
 $\rightarrow f_{OUT} = 54$  MHz;  $M = 2$ ;  $M =$ 

$$\rightarrow$$
 f<sub>VCO</sub> = 108 MHz;  $\rightarrow$  f<sub>VCO</sub> = 148.50 MHz;

$$\rightarrow$$
 P = 4 - int(log<sub>2</sub>4) = 4 -2 = 2;  $\rightarrow$  P = 4 - int(log<sub>2</sub>5.5) = 4 - 2 = 2;

$$\rightarrow$$
 N' = 4 x 2<sup>2</sup> = 16;  $\rightarrow$  N' = 11 x 2<sup>2</sup> = 44;

→ Q = int(16) = 16; 
$$\rightarrow$$
 Q = int(22) = 22;

$$\rightarrow$$
 R = 16 - 16 = 0;  $\rightarrow$  R = 44 - 44 = 0;

The values for P, Q, R and N' are automatically calculated when using TI Pro Clock™ Software.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| CDCE949QPWRQ1    | ACTIVE | TSSOP        | PW                 | 24   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | CDCE949Q                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CDCE949-Q1:



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

Catalog: CDCE949

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device        | U     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|---------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ı | CDCE949QPWRQ1 | TSSOP | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| CDCE949QPWRQ1 | TSSOP        | PW              | 24   | 2000 | 356.0       | 356.0      | 35.0        |  |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated