| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## **Key Features**

- 15A output current
- 4.5-5.5V input voltage range
- Output voltages from 0.8V up to 3.3V
- •
- Industry standard POLA™ compatible 34.8 x 15.75 x 9.00 mm (1.37 x 0.62 x 0.354 in.) •
- High efficiency, up to. 95% •
- Auto Track<sup>™</sup> sequencing pin •
- More than 4.0 million hours MTBF •

## **General Characteristics**

- Operating temperature: -40°C to 85°C •
- Input under voltage protection
- Start up into a pre-biased output safe
- Output short-circuit protection
- On/Off inhibit control •
- Margin up/down control •
- Wide output voltage adjust function •
- Highly automated manufacturing ensures quality •
- ISO 9001/14001 certified supplier •



**Safety Approvals** 



**Design for Environment** 



Meets requirements in hightemperature lead-free soldering processes.

## Contents

**Delivery Information** 

Product Qualification Specification

| General Information<br>Safety Specification<br>Absolute Maximum Ratings |              |
|-------------------------------------------------------------------------|--------------|
| Product Program                                                         | Ordering No. |
| 0.8-3.6 V/15 A                                                          | PMG 5518T    |
| 1.0 V/15 A Electrical Specification                                     |              |
| 1.2 V/15 A Electrical Specification                                     |              |
| 1.5 V/15 A Electrical Specification                                     |              |
| 1.8 V/15 A Electrical Specification                                     |              |
| 2.5 V/15 A Electrical Specification                                     |              |
| 3.3 V/15 A Electrical Specification                                     |              |
| EMC Specification                                                       |              |
| Operating Information                                                   |              |
| Thermal Consideration                                                   |              |
| Connections                                                             |              |
|                                                                         |              |
| Mechanical Information                                                  |              |
| Soldering Information                                                   |              |

| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## **General Information**

### **Ordering Information**

See Contents for individual product ordering numbers.

| Option                                       | Suffix |            |
|----------------------------------------------|--------|------------|
| Through hole pin                             | Р      | PMG5518TP  |
| SMD pin, leadfree reflow temperature capable | SR     | PMG5518TSR |
|                                              |        |            |

#### Reliability

The Mean Time Between Failure (MTBF) is calculated at full output power and an operating ambient temperature ( $T_A$ ) of +40°C. Different methods could be used to calculate the predicted MTBF and failure rate which may give different results. Flex currently uses Telcordia SR332.

Predicted MTBF for the series is:

4.03 million hours according to Telcordia SR332, issue
1, Black box technique.

Telcordia SR332 is a commonly used standard method intended for reliability calculations in IT&T equipment. The parts count procedure used in this method was originally modelled on the methods from

MIL-HDBK-217F, Reliability Predictions of Electronic Equipment.

It assumes that no reliability data is available on the actual units and devices for which the predictions are to be made, i.e. all predictions are based on generic reliability parameters.

#### **Compatibility with RoHS requirements**

The products are compatible with the relevant clauses and requirements of the RoHS directive 2011/65/EU and have a maximum concentration value of 0.1% by weight in homogeneous materials for lead, mercury, hexavalent chromium, PBB and PBDE and of 0.01% by weight in homogeneous materials for cadmium.

Exemptions in the RoHS directive utilized in Flex products are found in the Statement of Compliance document.

Flex fulfills and will continuously fulfill all its obligations under regulation (EC) No 1907/2006 concerning the registration, evaluation, authorization and restriction of chemicals (REACH) as they enter into force and is through product materials declarations preparing for the obligations to communicate information on substances in the products.

#### **Quality Statement**

The products are designed and manufactured in an industrial environment where quality systems and methods like ISO 9000,  $6\sigma$  (sigma), and SPC are intensively in use to boost the continuous improvements strategy. Infant mortality or early failures in the products are screened out and they are subjected to an ATE-based final test. Conservative design rules, design reviews and product qualifications, plus the high competence of an engaged work force, contribute to the high quality of our products.

#### Warranty

Warranty period and conditions are defined in Flex General Terms and Conditions of Sale.

#### Limitation of Liability

Flex does not make any other warranties, expressed or implied including any warranty of merchantability or fitness for a particular purpose (including, but not limited to, use in life support applications, where malfunctions of product can cause injury to a person's health or life).

#### © Flex 2017

The information and specifications in this technical specification is believed to be correct at the time of publication. However, no liability is accepted for inaccuracies, printing errors or for any consequences thereof. Flex reserves the right to change the contents of this technical specification at any time without prior notice.

| PMG 5000 series PoL Regulators              |
|---------------------------------------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W |

2/ 28701- BMR 644 Rev.A November 2017

© Flex

## **Safety Specification**

#### **General information**

Flex DC/DC converters and DC/DC regulators are designed in accordance with safety standards IEC/EN/ UL60950, Safety of Information Technology Equipment.

IEC/EN/UL60950 contains requirements to prevent injury or damage due to the following hazards:

- Electrical shock
- Energy hazards
- Fire
- Mechanical and heat hazards
- Radiation hazards
- Chemical hazards

On-board DC-DC converters are defined as component power supplies. As components they cannot fully comply with the provisions of any Safety requirements without "Conditions of Acceptability". It is the responsibility of the installer to ensure that the final product housing these components complies with the requirements of all applicable Safety standards and Directives for the final product.

Component power supplies for general use should comply with the requirements in IEC60950, EN60950 and UL60950 *"Safety of information technology equipment"*.

There are other more product related standards, e.g. IEEE802.3af "Ethernet LAN/MAN Data terminal equipment power", and ETS300132-2 "Power supply interface at the input to telecommunications equipment; part 2: DC", but all of these standards are based on IEC/EN/UL60950 with regards to safety.

Flex DC/DC converters and DC/DC regulators are UL60950 recognized and certified in accordance with EN60950.

The flammability rating for all construction parts of the products meets requirements for V-0 class material according to IEC 60695-11-10.

The products should be installed in the end-use equipment, in accordance with the requirements of the ultimate application. Normally the output of the DC/DC converter is considered as SELV (Safety Extra Low Voltage) and the input source must be isolated by minimum Double or Reinforced Insulation from the primary circuit (AC mains) in accordance with IEC/EN/UL60950.

### Isolated DC/DC converters

It is recommended that a slow blow fuse with a rating twice the maximum input current per selected product be used at the input of each DC/DC converter. If an input filter is used in the circuit the fuse should be placed in front of the input filter.

In the rare event of a component problem in the input filter or in the DC/DC converter that imposes a short circuit on the input source, this fuse will provide the following functions:

- Isolate the faulty DC/DC converter from the input power source so as not to affect the operation of other parts of the system.
- Protect the distribution wiring from excessive current and power loss thus preventing hazardous overheating.

The galvanic isolation is verified in an electric strength test. The test voltage ( $V_{iso}$ ) between input and output is 1500 Vdc or 2250 Vdc for 60 seconds (refer to product specification).

Leakage current is less than 1 µA at nominal input voltage.

#### 24 V DC systems

The input voltage to the DC/DC converter is SELV (Safety Extra Low Voltage) and the output remains SELV under normal and abnormal operating conditions.

#### 48 and 60 V DC systems

If the input voltage to Flex DC/DC converter is 75 Vdc or less, then the output remains SELV (Safety Extra Low Voltage) under normal and abnormal operating conditions.

Single fault testing in the input power supply circuit should be performed with the DC/DC converter connected to demonstrate that the input voltage does not exceed 75 Vdc.

If the input power source circuit is a DC power system, the source may be treated as a TNV2 circuit and testing has demonstrated compliance with SELV limits and isolation requirements equivalent to Basic Insulation in accordance with IEC/EN/UL60950.

#### Non-isolated DC/DC regulators

The input voltage to the DC/DC regulator is SELV (Safety Extra Low Voltage) and the output remains SELV under normal and abnormal operating conditions.

| PMG 5000 series PoL Regulators              | PoL Regulators 2/ 28701- BMR 644 Rev.A |  |
|---------------------------------------------|----------------------------------------|--|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                                 |  |

## **Absolute Maximum Ratings**

| Chara            | Characteristics                                                         |                       |                      | typ  | max  | Unit |
|------------------|-------------------------------------------------------------------------|-----------------------|----------------------|------|------|------|
| $T_{ref}$        | ref Operating Temperature (see Thermal Consideration section)           |                       | -40                  |      | 85   | °C   |
| Ts               | Storage temperature                                                     |                       | -40                  |      | 125  | °C   |
| VI               | Input voltage                                                           |                       | 4.50                 | 5.00 | 5.50 | V    |
| V                | Inhibit On/Off pin voltage                                              | Positive logic option | V <sub>in</sub> -0.5 |      | Open | V    |
| V <sub>inh</sub> | (see Operating Information section)                                     | Negative logic option | N/A                  |      | N/A  | V    |
| $V_{\text{adj}}$ | V <sub>adj</sub> Adjust pin voltage (see Operating Information section) |                       | N/A                  |      | N/A  | V    |

Stress in excess of Absolute Maximum Ratings may cause permanent damage. Absolute Maximum Ratings, sometimes referred to as no destruction limits, are normally tested with one parameter at a time exceeding the limits of Output data or Electrical Characteristics. If exposed to stress above these limits, function and performance may degrade in an unspecified manner.

## Fundamental Circuit Diagram



| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## 1.0 V/15 A Electrical Specification

## PMG 5518T

5

 $T_{ref} = -40$  to +85°C,  $V_I = 4.50$  to 5.50 V,  $R_{adj} = 36.5$  k $\Omega$ , unless otherwise specified under Conditions. Typical values given at:  $T_{ref} = +25$ °C,  $V_I = 5.0$  V, max  $I_O$ , unless otherwise specified under Conditions. Additional  $C_{in} = 470$ uF and  $C_{out} = 330$ uF. See Operating Information section for selection of capacitor types. Connect the sense pin, where available, to the output pin.

| Chara             | acteristics                | Conditions                                  | min  | typ  | max  | Unit |
|-------------------|----------------------------|---------------------------------------------|------|------|------|------|
| VI                | Input voltage range        |                                             | 4.50 |      | 5.50 | V    |
| $V_{\text{loff}}$ | Turn-off input voltage     | Decreasing input voltage                    | 3.40 | 3.70 |      | V    |
| $V_{\text{lon}}$  | Turn-on input voltage      | Increasing input voltage                    |      | 4.30 | 4.45 | V    |
| Cı                | Internal input capacitance |                                             |      | 80   |      | μF   |
| Po                | Output power               |                                             | 0    |      | 15   | W    |
| 1                 | Efficiency                 | 50 % of max I <sub>0</sub>                  |      | 87.9 |      | %    |
| η                 | Enciency                   | max I <sub>o</sub>                          |      | 81.5 |      | 70   |
| P <sub>d</sub>    | Power Dissipation          | max I <sub>o</sub>                          |      | 3.4  | 3.9  | W    |
| Pli               | Input idling power         | I <sub>O</sub> = 0, V <sub>I</sub> = 5.0 V  |      | 200  |      | mW   |
| $P_{RC}$          | Input standby power        | $V_{I} = 5.0 V$ (turned off with INHIBIT)   |      | 50   |      | mW   |
| ls                | Static Input current       | $V_{I} = 5.0 \text{ V}, \text{ max } I_{O}$ |      | 3.7  |      | А    |
| fs                | Switching frequency        | 0-100% of max I <sub>0</sub>                | 275  | 300  | 325  | kHz  |

| V <sub>Oi</sub>         | Output voltage initial setting and accuracy                                 | $T_{ref}$ = +25°C, $V_I$ = 5.0 V, max $I_O$                                              | 0.980 | 1.000 | 1.020 | V     |
|-------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|-------|-------|-------|
|                         | Output voltage tolerance band                                               | 10-100% of max I <sub>0</sub>                                                            | 0.970 |       | 1.030 | V     |
| Vo                      | Idling voltage                                                              | I <sub>0</sub> = 0                                                                       |       | 1.001 |       | V     |
| VO                      | Line regulation                                                             | max I <sub>o</sub>                                                                       |       | ±10   |       | mV    |
|                         | Load regulation                                                             | $V_{\rm I}$ = 5.0 V, 0-100% of max $I_{\rm O}$                                           |       | ±12   |       | mV    |
| V <sub>tr</sub>         | Load transient<br>voltage deviation                                         | V <sub>I</sub> = 5.0 V, Load step 50-100-50 %<br>of max I <sub>o</sub> , di/dt = 1 A/μs, |       | ±100  |       | mV    |
| t <sub>tr</sub>         | Load transient recovery time                                                | see Note 1                                                                               |       | 20    |       | μs    |
| tr                      | Ramp-up time<br>(from 10–90 % of V <sub>oi</sub> )                          | max Io                                                                                   |       | 3.8   |       | ms    |
| ts                      | Start-up time<br>(from V <sub>1</sub> connection to 90% of V <sub>0</sub> ) |                                                                                          |       | 6.5   |       | ms    |
|                         | Vin shutdown fall time.                                                     | Max I₀                                                                                   |       | 40    |       | μs    |
| t <sub>f</sub>          | (From V <sub>I</sub> off to 10% of V <sub>O</sub> )                         | I <sub>o</sub> = 1A                                                                      | 580   |       |       | μs    |
|                         | INHIBIT start-up time                                                       | Max I <sub>o</sub>                                                                       |       | 6.1   |       | ms    |
| t <sub>Inh</sub>        | INHIBIT shutdown fall time                                                  | Max I <sub>o</sub>                                                                       |       | 700   |       | μs    |
|                         | (From INHIBIT off to 10% of $V_{\rm O})$                                    | I <sub>o</sub> = 0.1 A                                                                   |       | 4.0   |       | ms    |
| lo                      | Output current                                                              |                                                                                          | 0     |       | 15    | Α     |
| <b>I</b> <sub>lim</sub> | Current limit threshold                                                     | T <sub>ref</sub> < max T <sub>ref,</sub>                                                 |       | 27.5  |       | Α     |
| $V_{\text{Oac}}$        | Output ripple & noise                                                       | See ripple & noise section, max $I_{\text{O}},V_{\text{Oi}}$                             |       | 30    |       | mVp-p |

Note 2: Output filter according to Ripple & Noise section

**Technical Specification** 

| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## 1.0 V/15 A Typical Characteristics

## Efficiency





## **Power Dissipation**

## **Output Current Derating**



6

| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## 1.0 V/15 A Typical Characteristics



| PMG 5000 series PoL Regulators              | 2/28701-BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-----------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                |               |

## 1.2 V/15 A Electrical Specification

## PMG 5518T

8

 $T_{ref} = -40$  to  $+85^{\circ}$ C,  $V_1 = 4.50$  to 5.50 V,  $R_{adj} = 17.4$  k $\Omega$ , unless otherwise specified under Conditions. Typical values given at:  $T_{ref} = +25^{\circ}$ C,  $V_1 = 5.0$  V, max  $I_0$ , unless otherwise specified under Conditions.

Additional  $C_{in}$ =470uF and  $C_{out}$ =330uF. See Operating Information section for selection of capacitor types. Connect the sense pin, where available, to the output pin.

| Chara             | acteristics                | Conditions                                       | min  | typ  | max  | Unit |
|-------------------|----------------------------|--------------------------------------------------|------|------|------|------|
| VI                | Input voltage range        |                                                  | 4.50 |      | 5.50 | V    |
| $V_{\text{loff}}$ | Turn-off input voltage     | Decreasing input voltage                         | 3.40 | 3.70 |      | V    |
| $V_{\text{lon}}$  | Turn-on input voltage      | Increasing input voltage                         |      | 4.30 | 4.45 | V    |
| Cı                | Internal input capacitance |                                                  |      | 80   |      | μF   |
| Po                | Output power               |                                                  | 0    |      | 18   | W    |
| n                 | Efficiency                 | 50 % of max I <sub>0</sub>                       |      | 89.3 |      | - %  |
| η                 | Enciency                   | max I <sub>o</sub>                               |      | 83.7 |      |      |
| $P_{d}$           | Power Dissipation          | max I <sub>o</sub>                               |      | 3.5  | 4.0  | W    |
| Pli               | Input idling power         | $I_0 = 0, V_1 = 5.0 V$                           |      | 220  |      | mW   |
| $P_{RC}$          | Input standby power        | V <sub>I</sub> = 5.0 V (turned off with INHIBIT) |      | 50   |      | mW   |
| ls                | Static Input current       | V <sub>I</sub> = 5.0 V, max I <sub>0</sub>       |      | 4.3  |      | А    |
| f <sub>s</sub>    | Switching frequency        | 0-100% of max I <sub>0</sub>                     | 275  | 300  | 325  | kHz  |

| V <sub>Oi</sub>  | Output voltage initial setting and accuracy               | $T_{ref}$ = +25°C, $V_I$ = 5.0 V, max $I_O$                                              | 1.176 | 1.200 | 1.224 | V     |
|------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------|-------|-------|-------|-------|
|                  | Output voltage tolerance band                             | 10-100% of max $I_0$                                                                     | 1.164 |       | 1.236 | V     |
| Vo               | Idling voltage                                            | I <sub>0</sub> = 0                                                                       |       | 1.196 |       | V     |
| vo               | Line regulation                                           | max I <sub>o</sub>                                                                       |       | ±10   |       | mV    |
|                  | Load regulation                                           | $V_{\rm I}$ = 5.0 V, 0-100% of max $I_{\rm O}$                                           |       | ±12   |       | mV    |
| V <sub>tr</sub>  | Load transient<br>voltage deviation                       | V <sub>I</sub> = 5.0 V, Load step 50-100-50 %<br>of max I <sub>0</sub> , di/dt = 1 A/μs, |       | ±100  |       | mV    |
| t <sub>tr</sub>  | Load transient recovery time                              | see Note 1                                                                               |       | 20    |       | μs    |
| t <sub>r</sub>   | Ramp-up time<br>(from 10–90 % of V <sub>oi</sub> )        | max lo                                                                                   |       | 3.9   |       | ms    |
| ts               | Start-up time (from $V_i$ connection to 90% of $V_{oi}$ ) |                                                                                          |       | 6.5   |       | ms    |
| +                | Vin shutdown fall time.                                   | Max I₀                                                                                   |       | 40    |       | μs    |
| t <sub>f</sub>   | (From $V_1$ off to 10% of $V_0$ )                         | I <sub>o</sub> = 1A                                                                      |       | 410   |       | μs    |
|                  | INHIBIT start-up time                                     | Max I₀                                                                                   |       | 6.1   |       | ms    |
| t <sub>Inh</sub> | INHIBIT shutdown fall time                                | Max I <sub>o</sub>                                                                       |       | 660   |       | μs    |
|                  | (From INHIBIT off to 10% of $V_{\rm O})$                  | I <sub>o</sub> = 0.1 A                                                                   |       | 5.2   |       | ms    |
| lo               | Output current                                            |                                                                                          | 0     |       | 15    | А     |
| l <sub>lim</sub> | Current limit threshold                                   | T <sub>ref</sub> < max T <sub>ref,</sub>                                                 |       | 27.5  |       | Α     |
| $V_{\text{Oac}}$ | Output ripple & noise                                     | See ripple & noise section,<br>max I <sub>o</sub> , V <sub>oi</sub>                      |       | 30    |       | mVp-p |

Note 1: Output filter according to Ripple & Noise section

**Technical Specification** 

| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## 1.2 V/15 A Typical Characteristics

## Efficiency



#### [W] 4 3 -4.50 V 2 5.00 V **-** - 5.50 V 1 0 9 0 3 6 12 15 18 [A]



### **Output Current Derating**



## **Power Dissipation**

9

| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## 1.2 V/15 A Typical Characteristics



| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## 1.5 V/15 A Electrical Specification

## PMG 5518T

 $T_{ref} = -40$  to +85°C,  $V_I = 4.50$  to 5.50 V,  $R_{adj} = 8.87$  k $\Omega$ , unless otherwise specified under Conditions. Typical values given at:  $T_{ref} = +25$ °C,  $V_I = 5.0$  V, max  $I_O$ , unless otherwise specified under Conditions. Additional  $C_{in} = 470$ uF and  $C_{out} = 330$ uF. See Operating Information section for selection of capacitor types. Connect the sense pin, where available, to the output pin.

| Chara             | acteristics                | Conditions                                       | min  | typ  | max  | Unit |
|-------------------|----------------------------|--------------------------------------------------|------|------|------|------|
| VI                | Input voltage range        |                                                  | 4.50 |      | 5.50 | V    |
| $V_{\text{loff}}$ | Turn-off input voltage     | Decreasing input voltage                         | 3.40 | 3.70 |      | V    |
| $V_{\text{lon}}$  | Turn-on input voltage      | Increasing input voltage                         |      | 4.30 | 4.45 | V    |
| Cı                | Internal input capacitance |                                                  |      | 80   |      | μF   |
| Po                | Output power               |                                                  | 0    |      | 22.5 | W    |
| n                 | Efficiency                 | 50 % of max I <sub>0</sub>                       |      | 90.9 |      | %    |
| 1                 | Efficiency                 | max I <sub>o</sub>                               |      | 86.2 |      | 70   |
| $P_{d}$           | Power Dissipation          | max I <sub>o</sub>                               |      | 3.6  | 4.1  | W    |
| Pli               | Input idling power         | I <sub>O</sub> = 0, V <sub>I</sub> = 5.0 V       |      | 240  |      | mW   |
| $P_{RC}$          | Input standby power        | V <sub>I</sub> = 5.0 V (turned off with INHIBIT) |      | 50   |      | mW   |
| ls                | Static Input current       | $V_{I} = 5.0 \text{ V}, \text{ max } I_{O}$      |      | 5.2  |      | А    |
| fs                | Switching frequency        | 0-100% of max I <sub>0</sub>                     | 275  | 300  | 325  | kHz  |

| V <sub>Oi</sub>         | Output voltage initial setting and accuracy                                 | $T_{ref} = +25^{\circ}C, V_{I} = 5.0 \text{ V}, \text{ max } I_{O}$                      | 1.470 | 1.500 | 1.530 | V     |
|-------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|-------|-------|-------|
|                         | Output voltage tolerance band                                               | 10-100% of max I <sub>0</sub>                                                            | 1.455 |       | 1.545 | V     |
| Vo                      | Idling voltage                                                              | I <sub>O</sub> = 0                                                                       |       | 1.497 |       | V     |
| VO                      | Line regulation                                                             | max I <sub>o</sub>                                                                       |       | ±10   |       | mV    |
|                         | Load regulation                                                             | $V_{\rm I}$ = 5.0 V, 0-100% of max $I_{\rm O}$                                           |       | ±12   |       | mV    |
| V <sub>tr</sub>         | Load transient<br>voltage deviation                                         | V <sub>I</sub> = 5.0 V, Load step 50-100-50 %<br>of max I <sub>o</sub> , di/dt = 1 A/μs, |       | ±100  |       | mV    |
| t <sub>tr</sub>         | Load transient recovery time                                                | see Note 1                                                                               |       | 20    |       | μs    |
| t <sub>r</sub>          | Ramp-up time<br>(from 10–90 % of V <sub>oi</sub> )                          | max Io                                                                                   |       | 3.9   |       | ms    |
| ts                      | Start-up time<br>(from V <sub>1</sub> connection to 90% of V <sub>0</sub> ) |                                                                                          |       | 6.5   |       | ms    |
| t <sub>f</sub>          | Vin shutdown fall time.                                                     | Max I₀                                                                                   |       | 50    |       | μs    |
| Lf                      | (From $V_1$ off to 10% of $V_0$ )                                           | I <sub>o</sub> = 1A                                                                      |       | 550   |       | μs    |
|                         | INHIBIT start-up time                                                       | Max I <sub>o</sub>                                                                       |       | 6.1   |       | ms    |
| t <sub>Inh</sub>        | INHIBIT shutdown fall time                                                  | Max I <sub>o</sub>                                                                       |       | 600   |       | μs    |
|                         | (From INHIBIT off to 10% of $V_{\rm O}$ )                                   | I <sub>o</sub> = 0.1 A                                                                   |       | 6.6   |       | ms    |
| lo                      | Output current                                                              |                                                                                          | 0     |       | 15    | А     |
| <b>I</b> <sub>lim</sub> | Current limit threshold                                                     | T <sub>ref</sub> < max T <sub>ref,</sub>                                                 |       | 27.5  |       | А     |
| $V_{Oac}$               | Output ripple & noise                                                       | See ripple & noise section, max $I_0, V_{0i}$                                            |       | 30    |       | mVp-p |

Note 1: Output filter according to Ripple & Noise section

**Technical Specification** 

| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## 1.5 V/15 A Typical Characteristics

## Efficiency



**Output Current Derating** 



#### **Output Characteristics**

**Power Dissipation** 



## 12

| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## 1.5 V/15 A Typical Characteristics



| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## 1.8 V/15 A Electrical Specification

## PMG 5518T

 $T_{ref} = -40$  to +85°C,  $V_I = 4.50$  to 5.50 V,  $R_{adj} = 5.49$  k $\Omega$ , unless otherwise specified under Conditions. Typical values given at:  $T_{ref} = +25$ °C,  $V_I = 5.0$  V, max  $I_O$ , unless otherwise specified under Conditions. Additional  $C_{in} = 470$ uF and  $C_{out} = 330$ uF. See Operating Information section for selection of capacitor types. Connect the sense pin, where available, to the output pin.

| Chara             | acteristics                | Conditions                              | min  | typ  | max  | Unit |
|-------------------|----------------------------|-----------------------------------------|------|------|------|------|
| VI                | Input voltage range        |                                         | 4.50 |      | 5.50 | V    |
| V <sub>loff</sub> | Turn-off input voltage     | Decreasing input voltage                | 3.40 | 3.70 |      | V    |
| $V_{\text{lon}}$  | Turn-on input voltage      | Increasing input voltage                |      | 4.30 | 4.45 | V    |
| Cı                | Internal input capacitance |                                         |      | 80   |      | μF   |
| Po                | Output power               |                                         | 0    |      | 27   | W    |
| n                 | Efficiency                 | 50 % of max $I_0$                       |      | 90.2 |      | - %  |
| II.               |                            | max I <sub>o</sub>                      |      | 87.9 |      |      |
| $P_{d}$           | Power Dissipation          | max I <sub>0</sub>                      |      | 3.7  | 4.2  | W    |
| Pli               | Input idling power         | $I_0 = 0, V_1 = 5.0 V$                  |      | 270  |      | mW   |
| $P_{RC}$          | Input standby power        | $V_1 = 5.0 V$ (turned off with INHIBIT) |      | 50   |      | mW   |
| ls                | Static Input current       | $V_{\rm I}$ = 5.0 V, max $I_{\rm O}$    |      | 6.1  |      | А    |
| fs                | Switching frequency        | 0-100% of max I <sub>0</sub>            | 275  | 300  | 325  | kHz  |

| V <sub>Oi</sub>  | Output voltage initial setting and accuracy                                 | $T_{ref} = +25^{\circ}C, V_{I} = 5.0 \text{ V}, \text{ max } I_{O}$                      | 1.764 | 1.800 | 1.836 | V     |
|------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|-------|-------|-------|
|                  | Output voltage tolerance band                                               | 10-100% of max I <sub>0</sub>                                                            | 1.746 |       | 1.854 | V     |
| Vo               | Idling voltage                                                              | I <sub>O</sub> = 0                                                                       |       | 1.793 |       | V     |
| VO               | Line regulation                                                             | max I <sub>o</sub>                                                                       |       | ±10   |       | mV    |
|                  | Load regulation                                                             | $V_{\rm I}$ = 5.0 V, 0-100% of max $I_{\rm O}$                                           |       | ±12   |       | mV    |
| V <sub>tr</sub>  | Load transient<br>voltage deviation                                         | V <sub>I</sub> = 5.0 V, Load step 50-100-50 %<br>of max I <sub>o</sub> , di/dt = 1 A/μs, |       | ±110  |       | mV    |
| t <sub>tr</sub>  | Load transient recovery time                                                | see Note 1                                                                               |       | 20    |       | μs    |
| tr               | Ramp-up time<br>(from 10–90 % of V <sub>oi</sub> )                          | max I <sub>0</sub>                                                                       |       | 3.8   |       | ms    |
| ts               | Start-up time<br>(from V <sub>1</sub> connection to 90% of V <sub>0</sub> ) |                                                                                          |       | 6.5   |       | ms    |
| +.               | Vin shutdown fall time.                                                     | Max I₀                                                                                   |       | 50    |       | μs    |
| t <sub>f</sub>   | (From $V_1$ off to 10% of $V_0$ )                                           | I <sub>o</sub> = 1A                                                                      |       | 670   |       | μs    |
|                  | INHIBIT start-up time                                                       | Max I <sub>o</sub>                                                                       |       | 6.1   |       | ms    |
| t <sub>Inh</sub> | INHIBIT shutdown fall time                                                  | Max I <sub>o</sub>                                                                       |       | 570   |       | μs    |
|                  | (From INHIBIT off to 10% of $V_{\rm O}$ )                                   | I <sub>o</sub> = 0.1 A                                                                   |       | 7.9   |       | ms    |
| lo               | Output current                                                              |                                                                                          | 0     |       | 15    | А     |
| l <sub>lim</sub> | Current limit threshold                                                     | T <sub>ref</sub> < max T <sub>ref,</sub>                                                 |       | 27.5  |       | А     |
| $V_{\text{Oac}}$ | Output ripple & noise                                                       | See ripple & noise section, max $I_0, V_{0i}$                                            |       | 30    |       | mVp-p |

Note 1: Output filter according to Ripple & Noise section

**Technical Specification** 

| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## 1.8 V/15 A Typical Characteristics

## Efficiency





#### **Output Current Derating**



### **Output Characteristics**

**Power Dissipation** 

### PMG 5518T

-4.50 V

5.00 V

- 5.50 V

15

| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## 1.8 V/15 A Typical Characteristics



| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## 2.5 V/15 A Electrical Specification

## PMG 5518T

 $\begin{array}{l} T_{ref}=-40 \ to \ +85^{\circ}C, \ V_{I}=4.50 \ to \ 5.50 \ V, \ R_{adj}=2.21 \ k\Omega, \ unless \ otherwise \ specified \ under \ Conditions. \\ Typical \ values \ given \ at: \ T_{ref}=+25^{\circ}C, \ V_{I}=5.0 \ V, \ max \ I_{O} \ , \ unless \ otherwise \ specified \ under \ Conditions. \\ Additional \ C_{in}=470 uF \ and \ C_{out}=330 uF. \ See \ Operating \ Information \ section \ for \ selection \ of \ capacitor \ types. \\ Connect \ the \ sense \ pin, \ where \ available, \ to \ the \ output \ pin. \end{array}$ 

| Chara             | acteristics                | Conditions                                 | min  | typ  | max  | Unit |
|-------------------|----------------------------|--------------------------------------------|------|------|------|------|
| VI                | Input voltage range        |                                            | 4.50 |      | 5.50 | V    |
| $V_{\text{loff}}$ | Turn-off input voltage     | Decreasing input voltage                   | 3.40 | 3.70 |      | V    |
| $V_{\text{lon}}$  | Turn-on input voltage      | Increasing input voltage                   |      | 4.30 | 4.45 | V    |
| Cı                | Internal input capacitance |                                            |      | 80   |      | μF   |
| Po                | Output power               |                                            | 0    |      | 37.5 | W    |
|                   |                            | 50 % of max I <sub>0</sub>                 |      | 93.9 |      | - %  |
| η                 | Efficiency                 | max I <sub>o</sub>                         |      | 90.8 |      |      |
| $P_{d}$           | Power Dissipation          | max I <sub>o</sub>                         |      | 3.8  | 4.3  | W    |
| Pli               | Input idling power         | I <sub>O</sub> = 0, V <sub>I</sub> = 5.0 V |      | 290  |      | mW   |
| $P_{RC}$          | Input standby power        | $V_{I} = 5.0 V$ (turned off with INHIBIT)  |      | 50   |      | mW   |
| ls                | Static Input current       | V <sub>I</sub> = 5.0 V, max I <sub>0</sub> |      | 8.2  |      | А    |
| fs                | Switching frequency        | 0-100% of max I <sub>0</sub>               | 275  | 300  | 325  | kHz  |

| $V_{\text{Oi}}$  | Output voltage initial setting and accuracy                                 | $T_{ref}$ = +25°C, V <sub>I</sub> = 5.0 V, max I <sub>O</sub>                            | 2.450 | 2.500 | 2.550 | V     |
|------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|-------|-------|-------|
|                  | Output voltage tolerance band                                               | 10-100% of max I <sub>0</sub>                                                            | 2.425 |       | 2.575 | V     |
| V                | Idling voltage                                                              | I <sub>0</sub> = 0                                                                       |       | 2.489 |       | V     |
| Vo               | Line regulation                                                             | max I <sub>o</sub>                                                                       |       | ±10   |       | mV    |
|                  | Load regulation                                                             | $V_{\rm I}$ = 5.0 V, 0-100% of max $I_{\rm O}$                                           |       | ±12   |       | mV    |
| V <sub>tr</sub>  | Load transient<br>voltage deviation                                         | V <sub>I</sub> = 5.0 V, Load step 50-100-50 %<br>of max I <sub>o</sub> , di/dt = 1 A/μs, |       | ±120  |       | mV    |
| t <sub>tr</sub>  | Load transient recovery time                                                | see Note 1                                                                               |       | 30    |       | μs    |
| t <sub>r</sub>   | Ramp-up time<br>(from 10–90 % of V <sub>oi</sub> )                          | max Io                                                                                   |       | 3.9   |       | ms    |
| ts               | Start-up time<br>(from V <sub>1</sub> connection to 90% of V <sub>0</sub> ) |                                                                                          |       | 6.5   |       | ms    |
| +                | Vin shutdown fall time.                                                     | Max I₀                                                                                   |       | 60    |       | μs    |
| t <sub>f</sub>   | (From $V_1$ off to 10% of $V_0$ )                                           | I <sub>o</sub> = 1A                                                                      |       | 940   |       | μs    |
|                  | INHIBIT start-up time                                                       | Max I₀                                                                                   |       | 6.1   |       | ms    |
| t <sub>Inh</sub> | INHIBIT shutdown fall time                                                  | Max I <sub>o</sub>                                                                       |       | 500   |       | μs    |
|                  | (From INHIBIT off to 10% of $V_{\rm O})$                                    | I <sub>o</sub> = 0.1 A                                                                   |       | 8.3   |       | ms    |
| lo               | Output current                                                              |                                                                                          | 0     |       | 15    | А     |
| l <sub>lim</sub> | Current limit threshold                                                     | T <sub>ref</sub> < max T <sub>ref,</sub>                                                 |       | 27.5  |       | А     |
| $V_{\text{Oac}}$ | Output ripple & noise                                                       | See ripple & noise section, max $I_{O}, V_{Oi}$                                          |       | 30    |       | mVp-p |

Note 1: Output filter according to Ripple & Noise section

**Technical Specification** 

| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## 2.5 V/15 A Typical Characteristics

## Efficiency



**Output Current Derating** 



#### **Output Characteristics**

**Power Dissipation** 

## PMG 5518T

4.50 V

5.00 V

| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## 2.5 V/15 A Typical Characteristics



| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## 3.3 V/15 A Electrical Specification

 $\begin{array}{l} T_{ref}=-40 \ to \ +85^{\circ}C, \ V_{l}=4.50 \ to \ 5.50 \ V, \ R_{adj}=698 \ \Omega, \ unless \ otherwise \ specified \ under \ Conditions. \\ Typical \ values \ given \ at: \ T_{ref}=+25^{\circ}C, \ V_{l}=5.0 \ V, \ max \ I_{O} \ , \ unless \ otherwise \ specified \ under \ Conditions. \\ Additional \ C_{in}=470 uF \ and \ C_{out}=330 uF. \ See \ Operating \ Information \ section \ for \ selection \ of \ capacitor \ types. \end{array}$ 

Connect the sense pin, where available, to the output pin.

| Chara             | acteristics                | Conditions                                       | min  | typ  | max  | Unit |
|-------------------|----------------------------|--------------------------------------------------|------|------|------|------|
| VI                | Input voltage range        |                                                  | 4.50 |      | 5.50 | V    |
| $V_{\text{loff}}$ | Turn-off input voltage     | Decreasing input voltage                         | 3.40 | 3.70 |      | V    |
| $V_{\text{lon}}$  | Turn-on input voltage      | Increasing input voltage                         |      | 4.30 | 4.45 | V    |
| Cı                | Internal input capacitance |                                                  |      | 80   |      | μF   |
| Po                | Output power               |                                                  | 0    |      | 49.5 | W    |
|                   | [fficiency                 | 50 % of max I <sub>0</sub>                       |      | 95.4 |      | %    |
| 1                 | Efficiency                 | max I <sub>o</sub>                               |      | 92.8 |      |      |
| $P_{d}$           | Power Dissipation          | max I <sub>o</sub>                               |      | 3.8  | 4.3  | W    |
| Pli               | Input idling power         | I <sub>O</sub> = 0, V <sub>I</sub> = 5.0 V       |      | 270  |      | mW   |
| $P_{RC}$          | Input standby power        | V <sub>I</sub> = 5.0 V (turned off with INHIBIT) |      | 50   |      | mW   |
| ls                | Static Input current       | $V_{I} = 5.0 \text{ V}, \text{ max } I_{O}$      |      | 10.7 |      | А    |
| fs                | Switching frequency        | 0-100% of max I <sub>0</sub>                     | 275  | 300  | 325  | kHz  |

| V <sub>Oi</sub>  | Output voltage initial setting and accuracy               | $T_{ref} = +25^{\circ}C, V_{I} = 5.0 \text{ V}, \text{ max } I_{O}$                      | 3.234 | 3.300 | 3.366 | V     |
|------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------|-------|-------|-------|-------|
|                  | Output voltage tolerance band                             | 10-100% of max I <sub>0</sub>                                                            | 3.201 |       | 3.399 | V     |
| Vo               | Idling voltage                                            | I <sub>O</sub> = 0                                                                       |       | 3.292 |       | V     |
| V <sub>O</sub>   | Line regulation                                           | max I <sub>o</sub>                                                                       |       | ±10   |       | mV    |
|                  | Load regulation                                           | $V_{\rm I}$ = 5.0 V, 0-100% of max $I_{\rm O}$                                           |       | ±12   |       | mV    |
| V <sub>tr</sub>  | Load transient<br>voltage deviation                       | V <sub>I</sub> = 5.0 V, Load step 50-100-50 %<br>of max I <sub>o</sub> , di/dt = 1 A/µs, |       | ±120  |       | mV    |
| t <sub>tr</sub>  | Load transient recovery time                              | see Note 1                                                                               |       | 40    |       | μs    |
| tr               | Ramp-up time<br>(from 10–90 % of V <sub>oi</sub> )        | max I <sub>0</sub>                                                                       |       | 3.9   |       | ms    |
| ts               | Start-up time (from $V_1$ connection to 90% of $V_{01}$ ) | 111aX 10                                                                                 |       | 6.5   |       | ms    |
| +.               | Vin shutdown fall time.                                   | Max I₀                                                                                   |       | 90    |       | μs    |
| t <sub>f</sub>   | (From $V_1$ off to 10% of $V_0$ )                         | I <sub>o</sub> = 1A                                                                      |       | 1340  |       | μs    |
|                  | INHIBIT start-up time                                     | Max I <sub>o</sub>                                                                       |       | 6.2   |       | ms    |
| t <sub>Inh</sub> | INHIBIT shutdown fall time                                | Max I <sub>o</sub>                                                                       |       | 450   |       | μs    |
|                  | (From INHIBIT off to 10% of $V_0$ )                       | I <sub>o</sub> = 0.1 A                                                                   |       | 11.1  |       | ms    |
| lo               | Output current                                            |                                                                                          | 0     |       | 15    | А     |
| l <sub>lim</sub> | Current limit threshold                                   | T <sub>ref</sub> < max T <sub>ref,</sub>                                                 |       | 27.5  |       | А     |
| $V_{\text{Oac}}$ | Output ripple & noise                                     | See ripple & noise section, max $I_0$ , $V_{0i}$                                         |       | 30    |       | mVp-p |

Note 1: Output filter according to Ripple & Noise section

**Technical Specification** 

| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## 3.3 V/15 A Typical Characteristics

## Efficiency





#### **Output Current Derating**

## **Power Dissipation**





Output voltage vs. load current at  $T_{ref}$  = +25°C

21

| PMG 5000 series PoL Regulators              | 2/28701- BMR 644 Rev.A November 2017 |  |
|---------------------------------------------|--------------------------------------|--|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                               |  |

## 3.3 V/15 A Typical Characteristics



| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## **EMC** Specification

Conducted EMI measured according to test set-up. The fundamental switching frequency is 300 kHz for PMG 5518T @V<sub>I</sub> = 5.0 V, max  $I_0$ .

### Conducted EMI Input terminal value (typ)



EMI without filter



Test set-up

### Layout recommendation

The radiated EMI performance of the DC/DC regulator will depend on the PCB layout and ground layer design. It is also important to consider the stand-off of the DC/DC regulator.

If a ground layer is used, it should be connected to the output of the DC/DC regulator and the equipment ground or chassis.

A ground layer will increase the stray capacitance in the PCB and improve the high frequency EMC performance.

## Output ripple and noise

Output ripple and noise measured according to figure below. See Design Note 022 for detailed information.



Output ripple and noise test setup

## Operating information

Extended information for POLA products is found in Application Note POLA.

### Input Voltage

The input voltage range 4.50 to 5.50 Vdc makes the product easy to use in intermediate bus applications when powered by a regulated bus converter.

## Turn-off Input Voltage

The DC/DC regulators monitor the input voltage and will turn on and turn off at predetermined levels. The minimum hysteresis between turn on and turn off input voltage is 50mV.

## Remote Control (RC) Inhibit



The products are fitted with a remote control function referenced to the primary negative input connection (- In), positive logic. The INHIBIT function allows the regulator to be turned on/off by an external device like a semiconductor or mechanical switch. The INHIBIT pin has an internal pull up resistor to + In.

The regulator will turn on when the input voltage is applied with the INHIBIT pin open. Turn off is achieved by connecting the INHIBIT pin to the - In. To ensure safe turn off, the voltage difference between INHIBIT pin and the - In pin shall be less than 0.6V. The regulator will restart automatically when this connection is opened.

| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

#### **External Capacitors**

Input capacitors:

The recommended input capacitors are determined by the 470  $\mu$ F minimum capacitance and 700 mArms minimum ripple current rating.

Output capacitors (optional):

The recommended output capacitance of 330  $\mu F$  will allow the module to meet its transient response specification as defined in the electrical specification.

When using one or more non-ceramic capacitors, the calculated equivalent ESR should be no lower than 4 m $\Omega$  (7m $\Omega$  using the manufacturer's maximum ESR for a single capacitor).

#### Input And Output Impedance

The impedance of both the input source and the load will interact with the impedance of the DC/DC regulator. It is important that the input source has low characteristic impedance. The regulators are designed for stable operation without external capacitors connected to the input or output. The performance in some applications can be enhanced by addition of external capacitance as described under External Decoupling Capacitors. If the input voltage source contains significant inductance, the addition of a 100  $\mu$ F capacitor across the input of the regulator will ensure stable operation. The capacitor is not required when powering the DC/DC regulator from an input source with an inductance below 10  $\mu$ H.

### **External Decoupling Capacitors**

When powering loads with significant dynamic current requirements, the voltage regulation at the point of load can be improved by addition of decoupling capacitors at the load. The most effective technique is to locate low ESR ceramic and electrolytic capacitors as close to the load as possible, using several parallel capacitors to lower the effective ESR. The ceramic capacitors will handle high-frequency dynamic load changes while the electrolytic capacitors are used to handle low frequency dynamic load changes. Ceramic capacitors will also reduce any high frequency noise at the load.

It is equally important to use low resistance and low inductance PCB layouts and cabling.

External decoupling capacitors will become part of the control loop of the DC/DC regulator and may affect the stability margins. As a "rule of thumb", 100  $\mu$ F/A of output current can be added without any additional analysis. The ESR of the capacitors is a very important parameter. Power Modules guarantee stable operation with a verified ESR value of >10 mΩ across the output connections.

For further information please contact your local Flex representative.

#### Output Voltage Adjust (Vadj)

The DC/DC regulators have an Output Voltage Adjust pin  $(V_{adj})$ . This pin can be used to adjust the output voltage above or below Output voltage initial setting.

To increase or decrease the voltage the resistor should be connected between the  $V_{adj}$  pin and GND pin. The resistor value of the Output voltage adjust function is according to information given under the Output section for the respective product.



#### **Parallel Operation**

Two regulators may be paralleled for redundancy if the total power is equal or less than  $P_O$  max. It is not recommended to parallel the regulators without using external current sharing circuits.

#### **Remote Sense**

The DC/DC regulators have remote sense that can be used to compensate for voltage drops between the output and the point of load. The sense traces should be located close to the PCB ground layer to reduce noise susceptibility. The remote sense circuitry will compensate for up to 0.3v voltage drop between output pins and the point of load.

If the remote sense is not needed +Sense should be left open.

#### **Over Current Protection (OCP)**

The regulators include current limiting circuitry for protection at continuous overload.

The output voltage will decrease towards zero for output currents in excess of the over-current threshold. The regulator will resume normal operation after removal of the overload. The load distribution should be designed for the maximum output short circuit current specified. The current limit operation is a "hick up" mode current limit.

| PMG 5000 series PoL Regulators              | 2/28701-BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-----------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                |               |

#### Soft-start Power Up

From the moment a valid input voltage is applied, the softstart control introduces a short time-delay (typically 5-10 ms) before allowing the output voltage to rise.

The initial rise in input current when the input voltage first starts to rise is the charge current drawn by the input capacitors. Power-up is complete within 15 ms.

#### Auto-Track™ Function

Auto-Track was designed to simplify the amount of circuitry required to make the output vltage from each module power up and power down in sequence. The sequencing of two or more supply voltages during power up is a common requirement for complex mixed-signal applications, that use dual-voltage VLSI ICs such as DSPs, micro-processors and ASICs.

#### Margin Up/Down controls

These controls allow the input voltage to be momentarily adjusted, either up or down, by a nominal 5 %. This provides a convenient method for dynamically testing the operation of the load circuit over its supply margin or range. It can also be used to verify the function of supply voltage supervisors.

#### Pre-Bias Startup Capability

This often occurs in complex digital systems when current from another power source is backfed through a dual-supply logic component, such as FPGA or ASIC.

The PMG(3.3/5.0V Vin) incorporate synchronous rectifiers, but will not sink current during startup, or whenever the Inhibit pin is held low. However, to ensure satisfactory operation of this function, certain conditions must be maintained.

## Thermal Consideration

#### General

The regulators are designed to operate in different thermal environments and sufficient cooling must be provided to ensure reliable operation.

Cooling is achieved mainly by conduction, from the pins to the host board, and convection, which is dependant on the airflow across the regulator. Increased airflow enhances the cooling of the regulator.

The Output Current Derating graph found in the Output section for each model provides the available output current vs. ambient air temperature and air velocity at  $V_{in} = 5.0$  V.

The DC/DC regulator is tested on a 254 x 254 mm, 35  $\mu$ m (1 oz), 8-layer test board mounted vertically in a wind tunnel with a cross-section of 305 x 305 mm.

Proper cooling of the DC/DC regulator can be verified by measuring the temperature at positions P1, P2 and P3. The temperature at these positions should not exceed the max values provided in the table below.

Note that the max value is the absolute maximum rating (non destruction) and that the electrical Output data is guaranteed up to  $T_{ref}$  +85°C.

See Design Note 019 for further information.

| Position       | Device   | Designation      | max value |
|----------------|----------|------------------|-----------|
| P <sub>1</sub> | Pcb      |                  | 120º C    |
| P <sub>2</sub> | Mosfet   | T <sub>ref</sub> | 135º C    |
| P <sub>3</sub> | Inductor |                  | 130º C    |



| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## **Thermal Consideration continued**

### Definition of reference temperature (T<sub>ref</sub>)

The reference temperature is used to monitor the temperature limits of the product. Temperatures above maximum  $\dot{T}_{ref}$  are not allowed and may cause degradation or permanent damage to the product. Tref is also used to define the temperature range for normal operating conditions. T<sub>ref</sub> is defined by the design and used to guarantee safety margins, proper operation and high reliability of the module.

### **Ambient Temperature Calculation**

TBD

## Connections



| Pin | Designation           | Function                                                                                                           |
|-----|-----------------------|--------------------------------------------------------------------------------------------------------------------|
| 1   | GND                   | Common ground connection for the $V_{\rm in}$ and $V_{\rm out}$ power connections.                                 |
| 2   | V <sub>in</sub>       | The positive input voltage power node to the module.                                                               |
| 3   | Inhibit               | Applying a low-level ground signal to this input disables the module's output.                                     |
| 4   | V <sub>o</sub> Adjust | A 0.1 W 1% resistor must be<br>directly connected between<br>this pin and pin 7(GND) to set<br>the output voltage. |
| 5   | V <sub>o</sub> Sense  | The sense input allows the regulation circuit to compensate for voltage drop between the module and the load.      |
| 6   | V <sub>out</sub>      | The regulated positive power output with respect to the GND node.                                                  |
| 7   | GND                   | Common ground connection for the $V_{in}$ and $V_{out}$ power connections.                                         |
| 8   | Track                 | This is an analog control<br>input that enables the output<br>voltage to follow an external<br>voltage.            |
| 9   | Margin Down           | When this input is asserted to GND, the output voltage is decreased by 5% from the nominal.                        |
| 10  | Margin Up             | When this input is asserted to GND, the output voltage is increased by 5%.                                         |

|                                             | Technical Specificat  | ion 27        |
|---------------------------------------------|-----------------------|---------------|
| PMG 5000 series PoL Regulators              | 2/28701-BMR 644 Rev.A | November 2017 |
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                |               |

## Mechanical Information (Surface mount version)



|                                | Technical Specificat    | tion 28       |
|--------------------------------|-------------------------|---------------|
| PMG 5000 series PoL Regulators | 2/ 28701- BMR 644 Rev.A | November 2017 |

Input 4.5 - 5.5 V, Output up to 15 A / 54 W

© Flex



## Mechanical Information (Through hole mount version)



| PMG 5000 series PoL Regulators              | 2/28701-BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-----------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                |               |

#### **Soldering Information - Surface mounting**

The surface mount version of the product is intended for convection or vapor phase reflow Pb-free processes. To achieve a good and reliable soldering result, make sure to follow the recommendations from the solder paste supplier, to use state-of-the-art reflow equipment and reflow profiling techniques as well as the following guidelines.

A no-clean flux is recommended to avoid entrapment of cleaning fluids in cavities inside of the DC/DC regulator. The cleaning residues may affect long time reliability and isolation voltage.

#### Minimum pin temperature recommendations

Pin number 9 is chosen as reference location for the minimum pin temperature recommendations since this will be the coolest solder joint during the reflow process.



#### SnPb solder processes

For Pb solder processes, a pin temperature ( $T_{PIN}$ ) in excess of the solder melting temperature, ( $T_L$ , +183 °C for Sn63/Pb37) for more than 30 seconds, and a peak temperature of +210 °C is recommended to ensure a reliable solder joint.

#### Lead-free (Pb-free) solder processes

For Pb-free solder processes, a pin temperature ( $T_{PIN}$ ) in excess of the solder melting temperature ( $T_L$ , +217 to +221 °C for Sn/Ag/Cu solder alloys) for more than 30 seconds, and a peak temperature of +235 °C on all solder joints is recommended to ensure a reliable solder joint.

#### Maximum regulator temperature requirements

To avoid damage or performance degradation of the product, the reflow profile should be optimized to avoid excessive heating. The maximum product temperature shall be monitored by attaching a thermocoupler to the top of the main transformer.

A sufficiently extended preheat time is recommended to ensure an even temperature across the host PCB, for both small and large devices. To reduce the risk of excessive heating is also recommended to reduce the time in the reflow zone as much as possible.

#### SnPb solder processes

For conventional SnPb solder processes, the product is qualified for MSL 1 according to IPC/JEDEC standard J-STD-020C.

During reflow, T<sub>P</sub> must not exceed +225 °C at any time.

#### Lead-free (Pb-free) solder processes

For Pb-free solder processes, the product is qualified for MSL 3 according to IPC/JEDEC standard J-STD-020C.

During reflow, T<sub>P</sub> must not exceed +260 °C at any time.



| Profile features                        |                | Sn/Pb eutectic<br>assembly | Pb-free assembly |
|-----------------------------------------|----------------|----------------------------|------------------|
| Average ramp-up rate                    |                | 3 °C/s max                 | 3 °C/s max       |
| Solder melting<br>temperature (typical) | TL             | +183 °C                    | +221 °C          |
| Peak product temperature                | T <sub>P</sub> | +225 °C                    | +260 °C          |
| Average ramp-down rate                  |                | 6 °C/s max                 | 6 °C/s max       |
| Time 25 °C to peak<br>temperature       |                | 6 minutes max              | 8 minutes max    |

| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## **Soldering Information – Through Hole Mounting**

The through hole mount version of the product is intended for through hole mounting in a PCB. When wave soldering is used, the temperature on the pins is specified to maximum 260 °C for maximum 10 seconds.

Maximum preheat rate of 4 °C/s and temperature of max 150 °C is suggested. When hand soldering, care should be taken to avoid direct contact between the hot soldering iron tip and the pins for more than a few seconds in order to prevent overheating.

A no-clean (NC) flux is recommended to avoid entrapment of cleaning fluids in cavities inside of the DC/DC power module. The residues may affect long time reliability and isolation voltage.

| PMG 5000 series PoL Regulators              |  |  |
|---------------------------------------------|--|--|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W |  |  |

#### **Delivery package information for SMD**

The products are delivered in antistatic trays (JEDEC standard) or in antistatic carrier tape (EIA standard).

| Tray specifications |                             |  |
|---------------------|-----------------------------|--|
| Material            | PET                         |  |
| Surface resistance  | 10E3 to 10E5 ohms/square    |  |
| Bake ability        | The trays can not be baked. |  |
| Tray capacity       | 25 products /tray           |  |
| Box capacity        | 125 products/box)           |  |
| Weight              | 210 g/full tray             |  |



| Carrier tape specifications |                            |  |  |  |
|-----------------------------|----------------------------|--|--|--|
| Material                    | Polystyrene                |  |  |  |
| Surface resistance          | < 10E5 ohms/square         |  |  |  |
| Bake ability                | The tape can not be baked. |  |  |  |
| Tape width                  | 56 mm [2.205 inch]         |  |  |  |
| Pocket pitch                | 24 mm [0.945 inch]         |  |  |  |
| Pocket depth                | 9.57 mm [0.377 inch]       |  |  |  |
| Reel diameter               | 380 mm [15 inch]           |  |  |  |
| Reel capacity               | 250 products /reel         |  |  |  |
| Box capacity                | 250 products (1 reels/box) |  |  |  |
| Weight                      | 1.5 kg/full reel           |  |  |  |

**Technical Specification** 

2/ 28701- BMR 644 Rev.A

© Flex





#### **Dry pack information**

The products are delivered in trays or tape & reel. These inner shipment containers are dry packed in standard moisture barrier bags according to IPC/JEDEC standard J-STD-033A (Handling, packing, shipping and use of moisture/reflow sensitivity surface mount devices).

Using products in high temperature Pb-free soldering processes requires dry pack storage and handling. In case the products have been stored in an uncontrolled environment and no longer can be considered dry, the modules must be baked according to the referred IPC/JEDEC standard.

## 31

November 2017

| PMG 5000 series PoL Regulators              | 2/ 28701- BMR 644 Rev.A | November 2017 |
|---------------------------------------------|-------------------------|---------------|
| Input 4.5 - 5.5 V, Output up to 15 A / 54 W | © Flex                  |               |

## **Product Qualification Specification**

| Characteristics                                     |                            |                                                                                                                                                                                                                                                                           |                                                              |  |
|-----------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--|
| Visual inspection                                   | JESD22-B101                |                                                                                                                                                                                                                                                                           |                                                              |  |
| Temperature cycling                                 | JESD22-A104-B              | Dwell time<br>Transfer time<br>Temperature range<br>Number of cycles                                                                                                                                                                                                      | 30 min<br>0-1 min<br>-40 °C to +125 °C<br>300 cycles         |  |
| High temperature storage life                       | JESD22-A103-B              | Temperature<br>Duration                                                                                                                                                                                                                                                   | 125 °C<br>1000 h                                             |  |
| Cold (in operation)                                 | IEC 68-2-1, test Ad        | Temperature T <sub>A</sub><br>Duration                                                                                                                                                                                                                                    | -45 °C<br>72 h                                               |  |
| Lead integrity                                      | JESD22-B105-C              | Test condition A<br>Weight<br>Duration                                                                                                                                                                                                                                    | 1000 g<br>30 s                                               |  |
| Solder ability(only apply to through hole version)  | IEC 68-2-54                | $\begin{array}{l} \mbox{Solder immersion depth} \\ \mbox{Duration of immersion} (F_{\rm C} time) \\ \mbox{T}_{\rm A} (time for onset of wetting) \\ \mbox{Time to } F_{\rm B} \\ \mbox{Wetting Strength } F_{\rm B} \\ \mbox{Stability } F_{\rm C}/F_{\rm B} \end{array}$ | 1 mm<br>15 s<br><4 s<br>8 s<br>>100 mN/m<br>>0.8             |  |
| Steady State Temperature<br>Humidity Bias Life Test | JESD22-A101-B              | Temperature<br>Humidity<br>Duration<br>Input Voltage                                                                                                                                                                                                                      | +85 °C<br>85 % RH<br>1000 hours<br>Maximum                   |  |
| Mechanical shock                                    | JESD22-B104-B              | Peak acceleration<br>Duration<br>Number of shocks                                                                                                                                                                                                                         | 200 g<br>1.5 ms<br>5 in each of two directions of three axes |  |
| Vibration, variable freq                            | JESD22-B103-B              | Frequency range<br>Acceleration amplitude                                                                                                                                                                                                                                 | 10-1000 Hz<br>10 g or displacement amplitude 1.0 mm          |  |
| Random vibration                                    | JESD22-B103-B              | Frequency<br>Acceleration density                                                                                                                                                                                                                                         | 2-500 Hz<br>0.008-0.2 g²/Hz                                  |  |
| Operational life test                               |                            | Temperature<br>Load<br>ON<br>OFF<br>Test duration                                                                                                                                                                                                                         | 85 °C<br>Maximum<br>9 min<br>3 min<br>1000 h                 |  |
| Moisture reflow sensitivity<br>classification test  | J-STD-020C                 | SnPb eutectic MSL 1                                                                                                                                                                                                                                                       | 225 °C                                                       |  |
|                                                     |                            | Pb free MSL 3                                                                                                                                                                                                                                                             | 260 °C                                                       |  |
| Resistance to cleaning agents                       | IEC 68-2-45 Xa<br>Method 2 | Water<br>Glycol ether<br>Isopropyl alcohol                                                                                                                                                                                                                                | +55 ±5 ℃<br>+35 ±5 ℃<br>+35 ±5 ℃                             |  |