## SN74ALVCH16271 12-BIT TO 24-BIT MULTIPLEXED BUS EXCHANGER WITH 3-STATE OUTPUTS

SCES017G-JULY 1995-REVISED SEPTEMBER 2004

#### **FEATURES**

- Member of the Texas Instruments Widebus™
   Family
- Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)

### **DESCRIPTION/ORDERING INFORMATION**

This 12-bit to 24-bit bus exchanger is designed for 1.65-V to 3.6-V  $V_{\rm CC}$  operation.

The SN74ALVCH16271 is intended for applications in which two separate data paths must be multiplexed onto, or demultiplexed from, a single data path. This device is particularly suitable as an interface between conventional DRAMs and high-speed microprocessors.

A data is stored in the internal A-to-B registers on the low-to-high transition of the clock (CLK) input, provided that the clock-enable (CLKENA) inputs are low. Proper control of these inputs allows two sequential 12-bit words to be presented as a 24-bit word on the B port.

Transparent latches in the B-to-A path allow asynchronous operation to maximize memory access throughput. These latches transfer data when the latch-enable ( $\overline{\text{LE}}$ ) inputs are low. The select ( $\overline{\text{SEL}}$ ) line selects 1B or 2B data for the A outputs. Data flow is controlled by the active-low output enables ( $\overline{\text{OEA}}$ ,  $\overline{\text{OEB}}$ ).

# DGG OR DL PACKAGE (TOP VIEW)

| OEA [             | 1  | $\cup$ | 56 | OEB               |
|-------------------|----|--------|----|-------------------|
| LE1B              | 2  |        | 55 | CLKENA2           |
| 2B3 [             | 3  |        |    | ] 2B4             |
| GND [             | 4  |        |    | GND               |
| 2B2 [             | 5  |        | 52 | ] 2B5             |
| 2B1 [             | 6  |        | 51 | ] 2B6             |
| V <sub>CC</sub> [ | 7  |        | 50 | ] v <sub>cc</sub> |
| A1 [              |    |        | 49 | ] 2B7             |
| A2 [              | 9  |        | 48 | ] 2B8             |
| A3 [              | 10 |        |    | ] 2B9             |
| GND [             | 11 |        | 46 | ] GND             |
| A4 [              | 12 |        |    | ] 2B10            |
| A5 [              | 13 |        | 44 | ] 2B11            |
| A6 [              | 14 |        | 43 | ] 2B12            |
| A7 [              | 15 |        | 42 | 1B12              |
| A8 [              | 16 |        |    | 1B11              |
| A9 [              | 17 |        | 40 | ] 1B10            |
| GND [             | 18 |        |    | GND               |
| A10 [             | 19 |        | 38 | ] 1B9             |
| A11 [             | 20 |        |    | ] 1B8             |
| A12 [             | 21 |        | 36 | ] 1B7             |
| V <sub>CC</sub> [ | 22 |        | 35 | ] v <sub>cc</sub> |
| 1B1 [             |    |        |    | ] 1B6             |
| 1B2 [             | 24 |        | 33 | ] 1B5             |
| GND [             | 25 |        | 32 | ] GND             |
| 1B3 [             | 26 |        | 31 | ] 1B4             |
| LE2B              | 27 |        | 30 | CLKENA1           |
| SEL [             | 28 |        | 29 | ] CLK             |
|                   |    |        |    |                   |

To ensure the high-impedance state during power up or power down, the output enables should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACK        | AGE <sup>(1)</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|-------------|--------------------|--------------------------|---------------------|
|                | SSOP - DL   | Tube SN74ALV       |                          | ALVCH16271          |
| -40°C to 85°C  |             | Tape and reel      | SN74ALVCH16271DLR        | ALVCH16271          |
|                | TSSOP - DGG | Tape and reel      | SN74ALVCH16271DGGR       | ALVCH16271          |

 Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus is a trademark of Texas Instruments.



### **FUNCTION TABLES**

## **OUTPUT ENABLE**

| INP | UTS | OUTPUTS |        |  |  |
|-----|-----|---------|--------|--|--|
| OEA | OEB | Α       | 1B, 2B |  |  |
| Н   | Н   | Z       | Z      |  |  |
| Н   | L   | Z       | Active |  |  |
| L   | Н   | Active  | Z      |  |  |
| L   | L   | Active  | Active |  |  |

## A-TO-B STORAGE (OEB = L)

|         | INPU    | OUTPUTS    |   |                                |                                |
|---------|---------|------------|---|--------------------------------|--------------------------------|
| CLKENA1 | CLKENA2 | CLK        | Α | 1B                             | 2B                             |
| Н       | Н       | Х          | Х | 1B <sub>0</sub> <sup>(1)</sup> | 2B <sub>0</sub> <sup>(1)</sup> |
| L       | X       | $\uparrow$ | L | L                              | X                              |
| L       | X       | $\uparrow$ | Н | Н                              | X                              |
| X       | L       | $\uparrow$ | L | X                              | L                              |
| X       | L       | $\uparrow$ | Н | $A_0$                          | Н                              |

(1) Output level before the indicated steady-state input conditions were established

## B-TO-A STORAGE ( $\overline{OEA} = L$ )

|    | INP | UTS |    | OUTPUT                                                         |
|----|-----|-----|----|----------------------------------------------------------------|
| LE | SEL | 1B  | 2B | Α                                                              |
| Н  | Х   | Х   | Х  | A <sub>0</sub> <sup>(1)</sup><br>A <sub>0</sub> <sup>(1)</sup> |
| Н  | X   | Χ   | Χ  | A <sub>0</sub> <sup>(1)</sup>                                  |
| L  | Н   | L   | Χ  | L                                                              |
| L  | Н   | Н   | Χ  | Н                                                              |
| L  | L   | Χ   | L  | L                                                              |
| L  | L   | Χ   | Н  | Н                                                              |

(1) Output level before the indicated steady-state input conditions were established



SCES017G-JULY 1995-REVISED SEPTEMBER 2004

# LOGIC DIAGRAM (POSITIVE LOGIC)



# SN74ALVCH16271 12-BIT TO 24-BIT MULTIPLEXED BUS EXCHANGER WITH 3-STATE OUTPUTS





## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                       |                                 | MIN  | MAX                   | UNIT  |
|------------------|-------------------------------------------------------|---------------------------------|------|-----------------------|-------|
| V <sub>CC</sub>  | Supply voltage range                                  |                                 | -0.5 | 4.6                   | V     |
| V                | Input voltage range                                   | Except I/O ports <sup>(2)</sup> | -0.5 | 4.6                   | V     |
| VI               | Input voltage range                                   | I/O ports <sup>(2)(3)</sup>     | -0.5 | $V_{CC} + 0.5$        | V     |
| Vo               | Output voltage range <sup>(2)(3)</sup>                |                                 | -0.5 | V <sub>CC</sub> + 0.5 | V     |
| I <sub>IK</sub>  | Input clamp current                                   | V <sub>I</sub> < 0              |      | -50                   | mA    |
| I <sub>OK</sub>  | Output clamp current                                  | V <sub>O</sub> < 0              |      | -50                   | mA    |
| Io               | Continuous output current                             |                                 |      | ±50                   | mA    |
|                  | Continuous current through each V <sub>CC</sub> or GI | ND                              |      | ±100                  | mA    |
| 0                | Package thermal impedance (4)                         | DGG package                     |      | 64                    | °C/W  |
| $\theta_{JA}$    | Package thermal impedance vi                          | DL package                      |      | 56                    | -C/VV |
| T <sub>stg</sub> | Storage temperature range                             | Storage temperature range       |      | 150                   | °C    |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## RECOMMENDED OPERATING CONDITIONS(1)

|                 | ·                                                             | ·                                                     | MIN                  | MAX                  | UNIT |  |  |
|-----------------|---------------------------------------------------------------|-------------------------------------------------------|----------------------|----------------------|------|--|--|
| V <sub>CC</sub> | Supply voltage                                                |                                                       | 1.65                 | 3.6                  | V    |  |  |
|                 |                                                               | V <sub>CC</sub> = 1.65 V to 1.95 V                    | $0.65 \times V_{CC}$ |                      |      |  |  |
| $V_{IH}$        | High-level input voltage                                      | V <sub>CC</sub> = 2.3 V to 2.7 V                      | 1.7                  |                      | V    |  |  |
|                 |                                                               | V <sub>CC</sub> = 2.7 V to 3.6 V                      | 2                    |                      |      |  |  |
|                 |                                                               | V <sub>CC</sub> = 1.65 V to 1.95 V                    |                      | $0.35 \times V_{CC}$ |      |  |  |
| $V_{IL}$        | Low-level input voltage                                       | V <sub>CC</sub> = 2.3 V to 2.7 V                      |                      | 0.7                  | V    |  |  |
|                 |                                                               | V <sub>CC</sub> = 2.7 V to 3.6 V                      |                      | 0.8                  |      |  |  |
| V <sub>I</sub>  | Input voltage                                                 |                                                       | 0                    | V <sub>CC</sub>      | V    |  |  |
| Vo              | Output voltage                                                |                                                       | 0                    | V <sub>CC</sub>      | V    |  |  |
|                 |                                                               | V <sub>CC</sub> = 1.65 V                              |                      | -4                   |      |  |  |
|                 | LP ale lawed and an extend an extend                          | V <sub>CC</sub> = 2.3 V                               |                      | -12                  | A    |  |  |
| I <sub>OH</sub> | High-level output current                                     | V <sub>CC</sub> = 2.7 V                               |                      | -12                  | mA   |  |  |
|                 |                                                               | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | -24                  |                      |      |  |  |
|                 |                                                               | V <sub>CC</sub> = 1.65 V                              |                      | 4                    |      |  |  |
|                 | Law laws and automate and | V <sub>CC</sub> = 2.3 V                               |                      | 12                   |      |  |  |
| l <sub>OL</sub> | Low-level output current                                      | V <sub>CC</sub> = 2.7 V                               |                      | 12                   | mA   |  |  |
|                 |                                                               | V <sub>CC</sub> = 3 V                                 |                      | 24                   |      |  |  |
| Δt/Δν           | Input transition rise or fall rate                            |                                                       |                      | 10                   | ns/V |  |  |
| T <sub>A</sub>  | Operating free-air temperature                                | -40                                                   | 85                   | °C                   |      |  |  |

<sup>(1)</sup> All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>3)</sup> This value is limited to 4.6 V maximum.

<sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.



SCES017G-JULY 1995-REVISED SEPTEMBER 2004

## **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                      | TEST CONDITIONS                                                | V <sub>cc</sub> | MIN                   | TYP <sup>(1)</sup> MAX | UNIT |
|--------------------------------|----------------------------------------------------------------|-----------------|-----------------------|------------------------|------|
|                                | I <sub>OH</sub> = -100 μA                                      | 1.65 V to 3.6 V | V <sub>CC</sub> - 0.2 |                        |      |
|                                | I <sub>OH</sub> = -4 mA                                        | 1.65 V          | 1.2                   |                        |      |
|                                | $I_{OH} = -6 \text{ mA}$                                       | 2.3 V           | 2                     |                        |      |
| V <sub>OH</sub>                |                                                                | 2.3 V           | 1.7                   |                        | V    |
|                                | I <sub>OH</sub> = -12 mA                                       | 2.7 V           | 2.2                   |                        |      |
|                                |                                                                | 3 V             | 2.4                   |                        |      |
|                                | I <sub>OH</sub> = -24 mA                                       | 3 V             | 2                     |                        |      |
|                                | $I_{OL} = 100 \mu A$                                           | 1.65 V to 3.6 V |                       | 0.2                    |      |
|                                | I <sub>OL</sub> = 4 mA                                         | 1.65 V          |                       | 0.45                   |      |
| $V_{OL}$                       | I <sub>OL</sub> = 6 mA                                         | 2.3 V           |                       | 0.4                    | V    |
|                                | L - 12 mA                                                      | 2.3 V           |                       | 0.7                    | V    |
|                                | $I_{OL} = 12 \text{ mA}$                                       | 2.7 V           |                       | 0.4                    |      |
|                                | I <sub>OL</sub> = 24 mA                                        | 3 V             |                       | 0.55                   |      |
| I <sub>I</sub>                 | $V_{I} = V_{CC}$ or GND                                        | 3.6 V           |                       | ±5                     | μΑ   |
|                                | V <sub>I</sub> = 0.58 V                                        | 1.65 V          | 25                    |                        |      |
|                                | V <sub>I</sub> = 1.07 V                                        | 1.65 V          | -25                   |                        |      |
|                                | $V_1 = 0.7 \text{ V}$                                          | 2.3 V           | 45                    |                        |      |
| I <sub>I(hold)</sub>           | V <sub>I</sub> = 1.7 V                                         | 2.3 V           | -45                   |                        | μΑ   |
|                                | V <sub>I</sub> = 0.8 V                                         | 3 V             | 75                    |                        |      |
|                                | V <sub>I</sub> = 2 V                                           | 3 V             | -75                   |                        |      |
|                                | $V_1 = 0$ to 3.6 $V^{(2)}$                                     | 3.6 V           |                       | ±500                   |      |
| I <sub>OZ</sub> <sup>(3)</sup> | $V_O = V_{CC}$ or GND                                          | 3.6 V           |                       | ±10                    | μΑ   |
| I <sub>CC</sub>                | $V_I = V_{CC}$ or GND, $I_O = 0$                               | 3.6 V           |                       | 40                     | μΑ   |
| Δl <sub>CC</sub>               | One input at $V_{CC}$ - 0.6 V, Other inputs at $V_{CC}$ or GND | 3 V to 3.6 V    |                       | 750                    | μΑ   |
| C <sub>i</sub> Control inputs  | $V_{I} = V_{CC}$ or GND                                        | 3.3 V           |                       | 3.5                    | pF   |
| Cio A or B ports               | $V_O = V_{CC}$ or GND                                          | 3.3 V           |                       | 9                      | pF   |

## **TIMING REQUIREMENTS**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1 through Figure 3)

|                    |                                 |                   | V <sub>CC</sub> = 2<br>± 0.2 |     | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> = 0.3 |     | UNIT |  |
|--------------------|---------------------------------|-------------------|------------------------------|-----|-------------------|-------|-----------------------|-----|------|--|
|                    |                                 |                   | MIN                          | MAX | MIN               | MAX   | MIN                   | MAX |      |  |
| f <sub>clock</sub> | Clock frequency                 |                   |                              | 130 |                   | 130   |                       | 130 | MHz  |  |
| t <sub>w</sub>     | Pulse duration, CLK high or low | 3.3               |                              | 3.3 |                   | 3.3   |                       | ns  |      |  |
|                    |                                 | A before CLK↑     | 2.6                          |     | 2.1               |       | 1.7                   |     |      |  |
| t <sub>su</sub>    | Setup time                      | B before LE       | 1.7                          |     | 1.5               |       | 1.3                   |     | ns   |  |
|                    |                                 | CLKEN before CLK↑ | 1.6                          |     | 1.3               |       | 1                     |     |      |  |
|                    |                                 | A after CLK↑      | 0.6                          |     | 0.6               |       | 0.7                   |     |      |  |
| t <sub>h</sub>     | Hold time                       | B after LE        | 0.9                          |     | 0.9               |       | 1.1                   |     | ns   |  |
|                    | ·                               | CLKEN after CLK↑  | 1                            |     | 0.9               |       | 0.9                   |     |      |  |

<sup>(1)</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . (2) This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to

For I/O ports, the parameter  $I_{\mbox{\scriptsize OZ}}$  includes the input leakage current.

# SN74ALVCH16271 12-BIT TO 24-BIT MULTIPLEXED BUS EXCHANGER WITH 3-STATE OUTPUTS





## **SWITCHING CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1 through Figure 3)

| PARAMETER        | FROM<br>(INPUT) | TO (OUTPUT) | V <sub>CC</sub> = 1.8 V | $V_{CC}$ = 2.5 V $\pm$ 0.2 V |     | V <sub>CC</sub> = 2.7 V |     | $V_{CC}$ = 3.3 V $\pm$ 0.3 V |     | UNIT |
|------------------|-----------------|-------------|-------------------------|------------------------------|-----|-------------------------|-----|------------------------------|-----|------|
|                  | (INPUT)         | (OUTPUT)    | TYP                     | MIN                          | MAX | MIN                     | MAX | MIN                          | MAX |      |
| f <sub>max</sub> |                 |             |                         | 130                          |     | 130                     |     | 130                          |     | MHz  |
|                  | CLK             | В           | 8                       | 1                            | 6.2 |                         | 5   | 1                            | 4.3 |      |
|                  | В               |             | 7                       | 1                            | 5.3 |                         | 4.7 | 1.4                          | 4   |      |
| t <sub>pd</sub>  | ĪĒ              | Α           | 7                       | 1                            | 6   |                         | 5.9 | 1.4                          | 4.8 | ns   |
|                  | SEL             |             | 7                       | 1.1                          | 6.4 |                         | 6.2 | 1.3                          | 5.2 |      |
| t <sub>en</sub>  | OEB or OEA      | B or A      | 8                       | 1                            | 6   |                         | 6.1 | 1                            | 5.1 | ns   |
| t <sub>dis</sub> | OEB or OEA      | B or A      | 7                       | 1.4                          | 5.4 |                         | 4.6 | 1.7                          | 4.2 | ns   |

## **OPERATING CHARACTERISTICS**

 $T_A = 25^{\circ}C$ 

|          | PARAMETER                                     |                 |                  | TEST        | ONDITIONS       | V <sub>CC</sub> = 2.5 V | $V_{CC} = 3.3 \text{ V}$ | UNIT |
|----------|-----------------------------------------------|-----------------|------------------|-------------|-----------------|-------------------------|--------------------------|------|
|          | TANAMETER                                     |                 |                  |             | TEST CONDITIONS |                         | TYP                      | ONII |
|          | A to B                                        | Outputs enabled |                  |             | 92              | 105                     |                          |      |
| 0        | Davis dissination consistence                 | AIOB            | Outputs disabled | 0 0         | f = 10 MHz      | 61                      | 76                       |      |
| $C_{pd}$ | C <sub>pd</sub> Power dissipation capacitance | B to A          | Outputs enabled  | $C_L = 0$ , |                 | 39                      | 43                       | pF   |
|          |                                               |                 | Outputs disabled |             |                 | 11                      | 13                       |      |

SCES017G-JULY 1995-REVISED SEPTEMBER 2004

# PARAMETER MEASUREMENT INFORMATION $V_{cc} = 1.8 \text{ V}$



NOTES: A. C<sub>1</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z  $_{O}$  = 50  $\Omega$ ,  $t_{f}$   $\leq$  2 ns,  $t_{f}$   $\leq$  2 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. t<sub>Pl 7</sub> and t<sub>PH7</sub> are the same as t<sub>dis</sub>.
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.

Figure 1. Load Circuit and Voltage Waveforms



# PARAMETER MEASUREMENT INFORMATION $V_{cc}$ = 2.5 V $\pm$ 0.2 V



NOTES: A. C<sub>1</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50~\Omega$ ,  $t_f \leq$  2 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. t<sub>PL7</sub> and t<sub>PH7</sub> are the same as t<sub>dis</sub>.
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.

Figure 2. Load Circuit and Voltage Waveforms



# PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.7 V AND 3.3 V $\pm$ 0.3 V



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{O}$  = 50  $\Omega$ ,  $t_{f} \leq$  2.5 ns,  $t_{f} \leq$  2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.

Figure 3. Load Circuit and Voltage Waveforms



www.ti.com 14-Oct-2022

#### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                    |        |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| SN74ALVCH16271DGGR | ACTIVE | TSSOP        | DGG                | 56   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ALVCH16271           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 25-Sep-2019

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74ALVCH16271DGGR | TSSOP           | DGG                | 56 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |

www.ti.com 25-Sep-2019



#### \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74ALVCH16271DGGR | TSSOP        | DGG             | 56   | 2000 | 367.0       | 367.0      | 45.0        |



SMALL OUTLINE PACKAGE



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated