# International

- Advanced Process Technology
- Surface Mount (IRF520NS)
- Low-profile through-hole (IRF520NL)
- 175°C Operating Temperature
- Fast Switching
- Fully Avalanche Rated
- Lead-Free

#### Description

Fifth Generation HEXFETs from International Rectifier utilize advanced processing techniques to achieve extremely low on-resistance per silicon area. This benefit, combined with the fast switching speed and ruggedized device design that HEXFET Power MOSFETs are well known for, provides the designer with an extremely efficient and reliable device for use in a wide variety of applications.

The D<sup>2</sup>Pak is a surface mount power package capable of accommodating die sizes up to HEX-4. It provides the highest power capability and the lowest possible on-resistance in any existing surface mount package. The D<sup>2</sup>Pak is suitable for high current applications because of its low internal connection resistance and can dissipate up to 2.0W in a typical surface mount application. The through-hole version (IRF520NL) is available for low-profile applications.

#### Parameter Units Max. Continuous Drain Current, VGS @ 10VS 9.7 I<sub>D</sub> @ T<sub>C</sub> = 25°C I<sub>D</sub> @ T<sub>C</sub> = 100°C Continuous Drain Current, VGS @ 10VS 6.8 А Pulsed Drain Current 00 38 I<sub>DM</sub> P<sub>D</sub>@T<sub>A</sub> = 25°C Power Dissipation 3.8 W P<sub>D</sub>@T<sub>C</sub> = 25°C Power Dissipation 48 W Linear Derating Factor 0.32 W/°C Gate-to-Source Voltage $V_{GS}$ ± 20 V Single Pulse Avalanche Energy 26 91 mJ EAS Avalanche Current<sup>①</sup> 5.7 А AR Repetitive Avalanche Energy① $E_{AR}$ 4.8 mJ dv/dt Peak Diode Recovery dv/dt 35 5.0 V/ns Operating Junction and -55 to + 175 T<sub>J</sub> Storage Temperature Range T<sub>STG</sub> °C Soldering Temperature, for 10 seconds 300 (1.6mm from case )

#### **Absolute Maximum Ratings**

# IRF520NSPbF IRF520NLPbF







## Thermal Resistance

|                  | Parameter                                         | Тур. | Max. | Units  |
|------------------|---------------------------------------------------|------|------|--------|
| R <sub>0JC</sub> | Junction-to-Case                                  |      | 3.1  | 80.000 |
| R <sub>BJA</sub> | Junction-to-Ambient ( PCB Mounted,steady-state)** |      | 40   | °CW    |

#### www.irf.com

1

PD-95749

International

|                                   | Parameter                            | Min. | Тур. | Max. | Units | Conditions                                                  |
|-----------------------------------|--------------------------------------|------|------|------|-------|-------------------------------------------------------------|
| V <sub>(BR)DSS</sub>              | Drain-to-Source Breakdown Voltage    | 100  |      |      | V     | $V_{GS} = 0V, I_D = 250 \mu A$                              |
| $\Delta V_{(BR)DSS}/\Delta T_{J}$ | Breakdown Voltage Temp. Coefficient  |      | 0.11 |      | V/°C  | Reference to 25°C, $I_D$ = 1mA                              |
| R <sub>DS(on)</sub>               | Static Drain-to-Source On-Resistance |      |      | 0.20 | Ω     | V <sub>GS</sub> = 10V, I <sub>D</sub> = 5.7A ④              |
| V <sub>GS(th)</sub>               | Gate Threshold Voltage               | 2.0  |      | 4.0  | V     | $V_{DS} = V_{GS}, I_D = 250 \mu A$                          |
| <b>g</b> fs                       | Forward Transconductance             | 2.7  |      |      | S     | V <sub>DS</sub> = 25V, I <sub>D</sub> = 5.7A <sup>(5)</sup> |
| l                                 | Drain-to-Source Leakage Current      |      |      | 25   | μA    | V <sub>DS</sub> = 100V, V <sub>GS</sub> = 0V                |
| DSS                               |                                      |      |      | 250  |       | $V_{DS}$ = 80V, $V_{GS}$ = 0V, $T_{J}$ = 150°C              |
|                                   | Gate-to-Source Forward Leakage       |      |      | 100  | nA    | V <sub>GS</sub> = 20V                                       |
| GSS                               | Gate-to-Source Reverse Leakage       |      |      | -100 |       | V <sub>GS</sub> = -20V                                      |
| Qg                                | Total Gate Charge                    |      |      | 25   |       | I <sub>D</sub> = 5.7A                                       |
| Q <sub>gs</sub>                   | Gate-to-Source Charge                |      |      | 4.8  | nC    | V <sub>DS</sub> = 80V                                       |
| Q <sub>gd</sub>                   | Gate-to-Drain ("Miller") Charge      |      |      | 11   |       | V <sub>GS</sub> = 10V, See Fig. 6 and 13 ⊕⑤                 |
| t <sub>d(on)</sub>                | Turn-On Delay Time                   |      | 4.5  |      |       | V <sub>DD</sub> = 50V                                       |
| tr                                | Rise Time                            |      | 23   |      |       | I <sub>D</sub> = 5.7A                                       |
| t <sub>d(off)</sub>               | Turn-Off Delay Time                  |      | 32   |      | ns    | $R_G = 22\Omega$                                            |
| t <sub>f</sub>                    | Fall Time                            |      | 23   |      |       | R <sub>D</sub> = 8.6Ω, See Fig. 10 ④⑤                       |
| L <sub>S</sub>                    | Internal Source Inductance           |      | 7.5  |      | nH    | Between lead,                                               |
|                                   |                                      |      |      |      |       | and center of die contact                                   |
| Ciss                              | Input Capacitance                    |      | 330  |      |       | V <sub>GS</sub> = 0V                                        |
| C <sub>oss</sub>                  | Output Capacitance                   |      | 92   |      | pF    | V <sub>DS</sub> = 25V                                       |
| C <sub>rss</sub>                  | Reverse Transfer Capacitance         |      | 54   |      | 1     | f = 1.0MHz, See Fig. 5⑤                                     |

#### Electrical Characteristics @ T<sub>J</sub> = 25°C (unless otherwise specified)

#### **Source-Drain Ratings and Characteristics**

|                 | Parameter                 | Min.                                                                                        | Тур. | Max. | Units            | Conditions                                             |
|-----------------|---------------------------|---------------------------------------------------------------------------------------------|------|------|------------------|--------------------------------------------------------|
| I <sub>S</sub>  | Continuous Source Current |                                                                                             | 9.7  |      | MOSFET symbol    |                                                        |
|                 | (Body Diode)              |                                                                                             |      |      | showing the      |                                                        |
| I <sub>SM</sub> | Pulsed Source Current     |                                                                                             | 38   | A    | integral reverse |                                                        |
|                 | (Body Diode) 🛈 🕲          |                                                                                             |      | 50   |                  | p-n junction diode.                                    |
| V <sub>SD</sub> | Diode Forward Voltage     |                                                                                             |      | 1.3  | V                | $T_{J}$ = 25°C, $I_{S}$ = 5.7A, $V_{GS}$ = 0V $\oplus$ |
| t <sub>rr</sub> | Reverse Recovery Time     |                                                                                             | 99   | 150  | ns               | T <sub>J</sub> = 25°C, I <sub>F</sub> = 5.7A           |
| Qrr             | Reverse RecoveryCharge    |                                                                                             | 390  | 580  | nC               | di/dt = 100A/µs ⊕ ⑤                                    |
| t <sub>on</sub> | Forward Turn-On Time      | Intrinsic turn-on time is negligible (turn-on is dominated by $L_{\rm S}\text{+}L_{\rm D})$ |      |      |                  |                                                        |

#### Notes:

 ${\rm \textcircled{O}}$  Repetitive rating; pulse width limited by max. junction temperature. ( See fig. 11 )

④ Pulse width  $\leq$  300µs; duty cycle  $\leq$  2%.

© Uses IRF520N data and test conditions

- $\ensuremath{\textcircled{}}$  I\_{SD}  $\leq$  5.7A, di/dt  $\leq$  240A/µs, V\_{DD}  $\leq$  V\_{(BR)DSS}, T\_{\rm J} \leq 175°C

 $\mathbf{S}, \mathbf{V}_{\text{DD}} \leq \mathbf{V}_{(\text{BR})\text{DSS}},$ 

\*\* When mounted on FR-4 board using minimum recommended footprint.

For recommended footprint and soldering techniques refer to application note #AN-994.



Fig 1. Typical Output Characteristics



Fig 2. Typical Output Characteristics



Fig 3. Typical Transfer Characteristics

Fig 4. Normalized On-Resistance Vs. Temperature

International



# International



Fig 9. Maximum Drain Current Vs. Case Temperature

### IRF520NS/LPbF



Fig 10a. Switching Time Test Circuit



Fig 10b. Switching Time Waveforms



Fig 11. Maximum Effective Transient Thermal Impedance, Junction-to-Case

International



Fig 12a. Unclamped Inductive Test Circuit



Fig 12b. Unclamped Inductive Waveforms



Fig 13a. Basic Gate Charge Waveform



Fig 12c. Maximum Avalanche Energy Vs. Drain Current



Fig 13b. Gate Charge Test Circuit



#### Peak Diode Recovery dv/dt Test Circuit

\*  $V_{GS}$  = 5V for Logic Level Devices



# International

### D<sup>2</sup>Pak Package Outline

Dimensions are shown in millimeters (inches)



NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994

DIMENSIONING AND TOLERANCING PER ASME Y14.5M-15
DIMENSIONS ARE SHOWN IN MILLIMETERS [INCHES].

╘┰╼┰ᢖ

- 3. DIMENSION D & E DO NOT INCLUDE WOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.127 [005"] PER SIDE, THESE DIMENSIONS ARE MEASURED AT THE OUTMOST EXTREMES OF THE PLASTIC BODY.
- A DIWENSION 61 AND c1 APPLY TO BASE WETAL ONLY. 5. CONTROLLING DIMENSION: INCH.



International

#### TO-262 Package Outline

Dimensions are shown in millimeters (inches)



### TO-262 Part Marking Information



International

### D<sup>2</sup>Pak Tape & Reel Information

Dimensions are shown in millimeters (inches)



Data and specifications subject to change without notice.

International

IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105 TAC Fax: (310) 252-7903 Visit us at www.irf.com for sales contact information. 08/04 10 Note: For the most current drawings please refer to the IR website at: <u>http://www.irf.com/package/</u>

#### **IMPORTANT NOTICE**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.