





Sample &

# 2A, 18V, 340kHz Synchronous Step-Down Converter

## **General Description**

The RT7237A is a high efficiency, monolithic synchronous step-down DC/DC converter that can deliver up to 2A output current from a 4.5V to 18V input supply. The RT7237A's current mode architecture and external compensation allow the transient response to be optimized over a wide input range and loads. Cycle-by-cycle current limit provides protection against shorted outputs, and soft-start eliminates input current surge during start-up. The RT7237A also provides under voltage protection and thermal shutdown protection. The low current (<3∝A) shutdown mode provides output disconnection, enabling easy power management in battery-powered systems. The RT7237A is available in an SOP-8 (Exposed Pad) package.

### **Features**

- ±1.5% High Accuracy Reference Voltage
- 4.5V to 18V Input Voltage Range
- 2A Output Current
- Integrated N-MOSFET Switches
- Current Mode Control
- Fixed Frequency Operation: 340kHz
- Output Adjustable from 0.8V to 15V
- Stable with Low ESR Ceramic Output Capacitors
- Up to 95% Efficiency
- Adjustable Soft-Start
- Cycle-by-Cycle Current Limit
- Input Under Voltage Lockout
- Output Under Voltage Protection
- Thermal Shutdown Protection
- RoHS Compliant and Halogen Free

## **Applications**

- Wireless AP/Router
- Set-Top-Box
- Industrial and Commercial Low Power Systems
- LCD Monitors and TVs
- Green Electronics/Appliances
- Point of Load Regulation of High-Performance DSPs

## **Simplified Application Circuit**



Copyright ©2018 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



## **Ordering Information** RT7237A

Package Type

SP: SOP-8 (Exposed Pad-Option 2)

Lead Plating System

G: Green (Halogen Free and Pb Free)

H: UVP Hiccup L: UVP Latch-Off N: UVP Disabled

Note:

Richtek products are:

- ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ▶ Suitable for use in SnPb or Pb-free soldering processes.

# **Marking Information**

RT7237Ax **GSPYMDNN**  RT7237AxGSP: Product Number

x: H or L or N

YMDNN: Date Code

# **Pin Configurations**

(TOP VIEW)



SOP-8 (Exposed Pad)

## **Functional Pin Description**

| Pin No.               | Pin Name | Pin Function                                                                                                                                                                                  |
|-----------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                     | воот     | Bootstrap for High Side Gate Driver. Connect a 0.1∞F or greater ceramic capacitor from BOOT to SW pin.                                                                                        |
| 2                     | VIN      | Supply Voltage Input, 4.5V to 18V. Must bypass with a suitable large ceramic capacitor.                                                                                                       |
| 3                     | SW       | Switch Node. Connect this pin to an external L-C filter.                                                                                                                                      |
| 4,<br>9 (Exposed Pad) | GND      | Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation.                                                                                   |
| 5                     | FB       | Feedback Input. It is used to regulate the output of the converter to a set value via an external resistive voltage divider.                                                                  |
| 6                     | COMP     | Compensation Node. COMP is used to compensate the regulation control loop. Connect a series RC network from COMP to GND. In some cases, an additional capacitor from COMP to GND is required. |
| 7                     | EN       | Enable Input. A logic high enables the converter; a logic low forces the IC into shutdown mode reducing the supply current to less than 3∝A.                                                  |
| 8                     | SS       | Soft-Start Control Input. SS controls the soft-start period. Connect a capacitor from SS to GND to set the soft-start period. A 0.1∞F capacitor sets the soft-start period to 13.5ms.         |

www.richtek.com



# **Function Block Diagram**





# Absolute Maximum Ratings (Note 1)

| • Supply Input Voltage, VIN                                                 | -0.3V to 20V                 |
|-----------------------------------------------------------------------------|------------------------------|
| • Switch Voltage, SW                                                        | $-0.3V$ to $(V_{IN} + 0.3V)$ |
| <10ns                                                                       | -5V to 25V                   |
| • V <sub>BOOT</sub> – V <sub>SW</sub>                                       | -0.3V to 6V                  |
| Other Pins Voltage                                                          | -0.3V to 20V                 |
| <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> |                              |
| SOP-8 (Exposed Pad)                                                         | 1.333W                       |
| Package Thermal Resistance (Note 2)                                         |                              |
| SOP-8 (Exposed Pad), $\theta_{JA}$                                          | 75°C/W                       |
| SOP-8 (Exposed Pad), $\theta_{JC}$                                          | 15°C/W                       |
| • Lead Temperature (Soldering, 10 sec.)                                     | 260°C                        |
| Junction Temperature                                                        |                              |
| Storage Temperature Range                                                   | –65°C to 150°C               |
| ESD Susceptibility (Note 3)                                                 |                              |
| HBM (Human Body Model)                                                      | 2kV                          |
| Recommended Operating Conditions (Note 4)                                   |                              |
| Supply Input Voltage, VIN                                                   |                              |
| Junction Temperature Range                                                  | –40°C to 125°C               |

• Ambient Temperature Range ----- --- -40°C to 85°C

### **Electrical Characteristics**

( $V_{IN} = 12V$ ,  $T_A = 25$ °C, unless otherwise specified)

| Parameter                              | Symbol               | Test Conditions                                             | Min   | Тур | Max   | Unit |
|----------------------------------------|----------------------|-------------------------------------------------------------|-------|-----|-------|------|
| Shutdown Supply Current                |                      | V <sub>EN</sub> = 0V                                        |       | 0.5 | 3     | ∞A   |
| Quiescent Supply Current               |                      | $V_{EN} = 3V, V_{FB} = 0.9V$                                |       | 8.0 | 1.2   | mA   |
| Reference Voltage                      | V <sub>REF</sub>     | $4.5V \le V_{IN} \le 18V$                                   | 0.788 | 0.8 | 0.812 | V    |
| Error Amplifier Transconductance       | G <sub>EA</sub>      | ΔI <sub>C</sub> = ±10∞A                                     |       | 940 |       | ∞A/V |
| High Side Switch On-Resistance         | R <sub>DS(ON)1</sub> |                                                             |       | 150 |       | mΩ   |
| Low Side Switch On-Resistance          | R <sub>DS(ON)2</sub> |                                                             |       | 130 |       | mΩ   |
| High Side Switch Leakage Current       |                      | $V_{EN} = 0V$ , $V_{SW} = 0V$                               |       | 0   | 10    | ≪A   |
| High Side Switch Current Limit         |                      | Min. Duty Cycle, V <sub>BOOT</sub> – V <sub>SW</sub> = 4.8V |       | 4   |       | Α    |
| COMP to Current Sense Transconductance | G <sub>CS</sub>      |                                                             |       | 3.7 |       | A/V  |
| Oscillator Frequency                   | fosc <sub>1</sub>    |                                                             | 300   | 340 | 380   | kHz  |
| Short Circuit Oscillation Frequency    | f <sub>OSC2</sub>    | $V_{FB} = 0V$                                               |       | 100 |       | kHz  |
| Maximum Duty Cycle                     | D <sub>MAX</sub>     | V <sub>FB</sub> = 0.7V                                      |       | 93  |       | %    |
| Minimum On-Time                        | t <sub>ON</sub>      |                                                             |       | 100 |       | ns   |



| Parameter                                |            | Symbol            | Test Conditions         | Min | Тур  | Max | Unit |  |
|------------------------------------------|------------|-------------------|-------------------------|-----|------|-----|------|--|
| EN la sut Valta sa                       | Logic-High | V <sub>IH</sub>   |                         | 2   |      | 18  | . V  |  |
| EN Input Voltage                         | Logic-Low  | V <sub>IL</sub>   |                         |     |      | 0.4 | V    |  |
| Input Under Voltage Lockout<br>Threshold |            | V <sub>UVLO</sub> | V <sub>IN</sub> Rising  | 3.8 | 4.2  | 4.5 | V    |  |
| Input Under Voltage Lockout Hysteresis   |            | $\Delta V_{UVLO}$ |                         |     | 320  |     | mV   |  |
| Soft-Start Current                       |            | I <sub>SS</sub>   | V <sub>SS</sub> = 0V    |     | 6    |     | ∞A   |  |
| Soft-Start Period                        |            | tss               | C <sub>SS</sub> = 0.1∝F |     | 13.5 |     | ms   |  |
| Thermal Shutdown                         |            | T <sub>SD</sub>   |                         |     | 150  |     | °C   |  |

- **Note 1.** Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2.  $\theta_{JA}$  is measured at  $T_A = 25^{\circ}C$  on a high effective thermal conductivity four-layer test board per JEDEC 51-7.  $\theta_{JC}$  is measured at the exposed pad of the package.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.



# **Typical Application Circuit**



**Table 1. Suggested Components Selection** 

| V <sub>OUT</sub> (V) | <b>R1 (k</b> Ω) | <b>R2 (k</b> Ω) | $R_{C}$ ( $k\Omega$ ) | C <sub>C</sub> (nF) | L (∞H) | C <sub>OUT</sub> (∞F) |
|----------------------|-----------------|-----------------|-----------------------|---------------------|--------|-----------------------|
| 8                    | 27              | 3               | 27                    | 3.3                 | 22     | 22 x 2                |
| 5                    | 62              | 11.8            | 20                    | 3.3                 | 15     | 22 x 2                |
| 3.3                  | 75              | 24              | 13                    | 3.3                 | 10     | 22 x 2                |
| 2.5                  | 25.5            | 12              | 9.1                   | 3.3                 | 6.8    | 22 x 2                |
| 1.5                  | 10.5            | 12              | 4.7                   | 3.3                 | 3.6    | 22 x 2                |
| 1.2                  | 12              | 24              | 3.6                   | 3.3                 | 3.6    | 22 x 2                |
| 1                    | 3               | 12              | 3                     | 3.3                 | 3.6    | 22 x 2                |



# **Typical Operating Characteristics**













Copyright ©2018 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

DS7237A-04 February 2018























## **Application Information**

### **Output Voltage Setting**

The resistive divider allows the FB pin to sense the output voltage as shown in Figure 1.



Figure 1. Output Voltage Setting

The output voltage is set by an external resistive voltage divider according to the following equation:

$$V_{OUT} = V_{REF} \left( 1 + \frac{R1}{R2} \right)$$

Where  $V_{REF}$  is the reference voltage (0.8V typ.).

### **External Bootstrap Diode**

Connect a 0.1∝F low ESR ceramic capacitor between the BOOT pin and SW pin. This capacitor provides the gate driver voltage for the high side MOSFET.

It is recommended to add an external bootstrap diode between an external 5V and BOOT pin for efficiency improvement when input voltage is lower than 5.5V or duty ratio is higher than 65% .The bootstrap diode can be a low cost one such as IN4148 or BAT54. The external 5V can be a 5V fixed input from system or a 5V output of the RT7237A. Note that the external boot voltage must be lower than 5.5V



Figure 2. External Bootstrap Diode

#### Soft-Start

The RT7237A provides soft-start function. The soft-start function is used to prevent large inrush current while converter is being powered-up. The soft-start timing can be programmed by the external capacitor between SS and GND. An internal current source  $I_{SS}$  (6×A) charges an external capacitor to build a soft-start ramp voltage. The  $V_{FB}$  voltage will track the internal ramp voltage during soft-start interval. The typical soft start time is calculated as follows :

Soft-Start time 
$$t_{SS} = \frac{0.8 \cdot C_{SS}}{I_{SS}}$$
, if  $C_{SS}$  capacitor is  $0.1 \, \alpha F$ , then soft-start time =  $\frac{0.8 \cdot 0.1 \, \alpha}{6 \, \alpha} = 13.5 ms$ 

### **Chip Enable Operation**

The EN pin is the chip enable input. Pulling the EN pin low (<0.4V) will shut down the device. During shutdown mode, the RT7237A quiescent current drops to lower than  $3\sim$ A. Driving the EN pin high (>2V, <18V) will turn on the device again. For external timing control, the EN pin can also be externally pulled high by adding a R<sub>EN</sub> resistor and C<sub>EN</sub> capacitor from the VIN pin (see Figure 3).



Figure 3. Enable Timing Control

An external MOSFET can be added to implement digital control on the EN pin when no system voltage above 2.5V is available, as shown in Figure 4. In this case, a  $100k\Omega$  pull-up resistor,  $R_{EN}$ , is connected between  $V_{IN}$  and the EN pin. MOSFET Q1 will be under logic control to pull down the EN pin.



Figure 4. Digital Enable Control Circuit



### **Under Voltage Protection**

### **Hiccup Mode**

For the RT7237AH, it provides Hiccup Mode Under Voltage Protection (UVP). When the  $V_{FB}$  voltage drops below 0.4V, the UVP function will be triggered to shut down switching operation. If the UVP condition remains for a period, the RT7237AH will retry automatically. When the UVP condition is removed, the converter will resume operation. The UVP is disabled during soft-start period.



Figure 5. Hiccup Mode Under Voltage Protection

#### **Latch-Off Mode**

For the RT7237AL, it provides Latch-Off Mode Under Voltage Protection (UVP). When the FB voltage drops below half of the feedback reference voltage, V<sub>FB</sub>, UVP will be triggered and the RT7237AL will shutdown in Latch-Off Mode. In shutdown condition, the RT7237AL can be reset by EN pin or power input VIN.



Figure 6. Latch-Off Mode Under Voltage Protection

#### Clamp Mode

For the RT7237AN, it provides inductor current clamp mode. In shutdown condition, the RT7237AN can be reset by removing short condition.



Figure 7. Clamp Mode

#### **Over Temperature Protection**

The RT7237A features an Over Temperature Protection (OTP) circuitry to prevent from overheating due to excessive power dissipation. The OTP will shut down switching operation when junction temperature exceeds 150°C. Once the junction temperature cools down by approximately 20°C, the converter will resume operation. To maintain continuous operation, the maximum junction temperature should be lower than 125°C.

#### **Inductor Selection**

The inductor value and operating frequency determine the ripple current according to a specific input and output voltage. The ripple current  $\Delta I_L$  increases with higher  $V_{\text{IN}}$  and decreases with higher inductance.

$$\Delta I_{L} = \left[ \frac{V_{OUT}}{f \cdot L} \right] \cdot \left[ 1 - \frac{V_{OUT}}{V_{IN}} \right]$$

Having a lower ripple current reduces not only the ESR losses in the output capacitors but also the output voltage ripple. High frequency with small ripple current can achieve the highest efficiency operation. However, it requires a large inductor to achieve this goal.

For the ripple current selection, the value of  $\Delta I_L$ = 0.24( $I_{MAX}$ ) will be a reasonable starting point. The largest ripple current occurs at the highest  $V_{IN}$ . To guarantee that the

Copyright ©2018 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



ripple current stays below the specified maximum, the inductor value should be chosen according to the following equation:

$$L = \left[ \frac{V_{OUT}}{f \cdot \Delta \ I_{L(MAX)}} \right] \cdot \left[ 1 - \frac{V_{OUT}}{V_{IN(MAX)}} \right]$$

The inductor's current rating (caused a 40°C temperature rising from 25°C ambient) should be greater than the maximum load current and its saturation current should be greater than the short circuit peak current limit. Please see Table 2 for the inductor selection reference.

Table 2. Suggested Inductors for Typical Application Circuit

| Component<br>Supplier | Series   | Dimensions<br>(mm) |
|-----------------------|----------|--------------------|
| TDK                   | VLF10045 | 10 x 9.7 x 4.5     |
| TDK                   | SLF12565 | 12.5 x 12.5 x 6.5  |
| TAIYO<br>YUDEN        | NR8040   | 8 x 8 x 4          |

#### C<sub>IN</sub> and C<sub>OUT</sub> Selection

The input capacitance,  $C_{\text{IN}}$ , is needed to filter the trapezoidal current at the source of the high side MOSFET. To prevent large ripple current, a low ESR input capacitor sized for the maximum RMS current should be used. The approximate RMS current equation is given:

$$I_{RMS} = I_{OUT(MAX)} \frac{V_{OUT}}{V_{IN}} \sqrt{\frac{V_{IN}}{V_{OUT}} - 1}$$

This formula has a maximum at  $V_{\text{IN}} = 2V_{\text{OUT}}$ , where  $I_{\text{RMS}} = I_{\text{OUT}}$  / 2. This simple worst case condition is commonly used for design because even significant deviations do not offer much relief.

Choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design.

For the input capacitor, two 10∞F low ESR ceramic capacitors are suggested. For the suggested capacitor, please refer to Table 3 for more details.

The selection of  $C_{\text{OUT}}$  is determined by the required ESR to minimize voltage ripple.

Moreover, the amount of bulk capacitance is also a key for  $C_{\text{OUT}}$  selection to ensure that the control loop is stable. Loop stability can be checked by viewing the load transient response as described in a later section.

The output ripple,  $\Delta V_{OUT}$ , is determined by :

$$\Delta V_{OUT} \le \Delta I_L \left[ ESR + \frac{1}{8fC_{OUT}} \right]$$

The output ripple will be the highest at the maximum input voltage since  $\Delta I_L$  increases with input voltage. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirement. Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. However, care must be taken when these capacitors are used at input and output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input,  $V_{IN}$ . At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at  $V_{IN}$  large enough to damage the part.

#### **Thermal Considerations**

For continuous operation, do not exceed the maximum operation junction temperature 125°C. The maximum power dissipation depends on the thermal resistance of IC package, PCB layout, the rate of surroundings airflow and temperature difference between junction to ambient. The maximum power dissipation can be calculated by following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$

Where  $T_{J(MAX)}$  is the maximum operation junction temperature,  $T_A$  is the ambient temperature and the  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating conditions specification, the maximum junction temperature is 125°C. The junction to ambient thermal resistance  $\theta_{JA}$  is layout dependent. For SOP-8 (Exposed Pad) package, the thermal resistance  $\theta_{JA}$  is 75°C/W on the standard JEDEC 51-7 four-layers thermal test board. The maximum power dissipation at  $T_A=25^\circ\text{C}$  can be calculated by following formula :

$$P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (75^{\circ}C/W) = 1.333W$$
  
(min.copper area PCB layout)

$$P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (49^{\circ}C/W) = 2.04W$$
  
(70mm<sup>2</sup>copper area PCB layout)

The thermal resistance  $\theta_{JA}$  of SOP-8 (Exposed Pad) is determined by the package architecture design and the PCB layout design. However, the package architecture design had been designed. If possible, it's useful to increase thermal performance by the PCB layout copper design. The thermal resistance  $\theta_{JA}$  can be decreased by adding copper area under the exposed pad of SOP-8 (Exposed Pad) package.

As shown in Figure 8, the amount of copper area to which the SOP-8 (Exposed Pad) is mounted affects thermal performance. When mounted to the standard SOP-8 (Exposed Pad) pad (Figure 8.a),  $\theta_{JA}$  is 75°C/W. Adding copper area of pad under the SOP-8 (Exposed Pad) (Figure 8.b) reduces the  $\theta_{JA}$  to 64°C/W. Even further, increasing the copper area of pad to 70mm² (Figure 8.e) reduces the  $\theta_{JA}$  to 49°C/W.

The maximum power dissipation depends on operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance  $\theta_{JA}$ . The Figure 9 of derating curves allows the designer to see the effect of rising ambient temperature on the maximum power dissipation allowed.



Figure 9. Derating Curve of Maximum Power Dissipation



Figure 8. Thermal Resistance vs. Copper Area Layout

Design



### **Layout Consideration**

Follow the PCB layout guidelines for optimal performance of the RT7237A.

- Keep the traces of the main current paths as short and wide as possible.
- > Put the input capacitor as close as possible to the device pins (VIN and GND).
- > SW node is with high frequency voltage swing and should be kept at small area. Keep analog components away from the SW node to prevent stray capacitive noise pick-up.
- Connect feedback network behind the output capacitors. Keep the loop area small. Place the feedback components near the RT7237A.
- An example of PCB layout guide is shown in Figure 10 for reference.



Figure 10. PCB Layout Guide

Table 3. Suggested Capacitors for CIN and COUT

| Location         | Component Supplier | Part No.       | Capacitance (∞F) | Case Size |
|------------------|--------------------|----------------|------------------|-----------|
| C <sub>IN</sub>  | MURATA             | GRM31CR61E106K | 10               | 1206      |
| C <sub>IN</sub>  | TDK                | C3225X5R1E106K | 10               | 1206      |
| C <sub>IN</sub>  | TAIYO YUDEN        | TMK316BJ106ML  | 10               | 1206      |
| C <sub>OUT</sub> | MURATA             | GRM31CR60J476M | 47               | 1206      |
| C <sub>OUT</sub> | TDK                | C3225X5R0J476M | 47               | 1210      |
| Cout             | MURATA             | GRM32ER71C226M | 22               | 1210      |
| C <sub>OUT</sub> | TDK                | C3225X5R1C22M  | 22               | 1210      |



## **Outline Dimension**



| Symbol   |   | Dimensions I | n Millimeters | Dimensions In Inches |       |  |
|----------|---|--------------|---------------|----------------------|-------|--|
|          |   | Min          | Max           | Min                  | Max   |  |
| А        |   | 4.801        | 5.004         | 0.189                | 0.197 |  |
| В        |   | 3.810        | 4.000         | 0.150                | 0.157 |  |
| С        |   | 1.346        | 1.753         | 0.053                | 0.069 |  |
| D        |   | 0.330        | 0.510         | 0.013                | 0.020 |  |
| F        | F |              | 1 1.346 0.047 |                      | 0.053 |  |
| Н        | Н |              | 0.254         | 0.007                | 0.010 |  |
| I        |   | 0.000        | 0.152         | 0.000                | 0.006 |  |
| J        | J |              | 6.200         | 0.228                | 0.244 |  |
| М        |   | 0.406        | 1.270         | 0.016                | 0.050 |  |
| Ontion 1 | Х | 2.000        | 2.300         | 0.079                | 0.091 |  |
| Option 1 | Υ | 2.000        | 2.300         | 0.079                | 0.091 |  |
| Option 2 | Х | 2.100        | 2.500         | 0.083                | 0.098 |  |
| Option 2 | Υ | 3.000        | 3.500         | 0.118                | 0.138 |  |

8-Lead SOP (Exposed Pad) Plastic Package

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

DS7237A-04 February 2018