

www.ti.com SLES252 – NOVEMBER 2009

# DIGITAL TV TUNER IC

Check for Samples: SN761644

#### **FEATURES**

- Integrated Mixer/Oscillator/PLL and IF GCA
- Mirror Pin Package of SN761640
- VHF-L, VHF-H, UHF 3-Band Local Oscillator
- RF AGC Detector Circuit
- I<sup>2</sup>C Bus Protocol Bidirectional Data Transmission
- High-Voltage Tuning Voltage Output
- Four NPN-Type Band Switch Drivers
- One Auxiliary Port/5-Level ADC
- Crystal Oscillator Output
- Programmable Reference Divider Ratio (24/28/32/64/80/128)
- IF GCA Enable/Disable Control
- Selectable digital IFOUT and Analog IFOUT
- Standby Mode
- 5-V Power Supply
- 44-Pin Thin Shrink Small-Outline Package (TSSOP)

#### **APPLICATIONS**

- Digital TVs
- Digital CATVs
- Set-Top Boxes

#### (TOP VIEW) BS4 [ 44 T VLO OSCB 1 ( ) UHF RF IN1 □ 2 43 T VLO OSC C UHF RF IN2 **□** 3 42 T VHI OSC B 41 T VHI OSC C VHI RF IN **∏** 4 VLO RF IN □ 5 40 UHF OSC B1 RF GND ☐ 6 39 UHF OSC C1 MIX OUT2 [ 38 T UHF OSC C2 37 UHF OSC B2 MIX OUT1 **∏** 8 IF IN □ 36 OSC GND RF AGC OUT [ 10 35 CP RF AGC BUF □ 34 **1** VTU 11 33 TIF GND BS3 [ 12 BS2 [ 13 32 AIF OUT BS1 [ 31 DIF OUT1 14 30 | DIF OUT2 SDA [ 15 SCL [ 16 29 T IF GCA CTRL 28 7 VCC AS [ 17 BUS GND [ 27 | IF GCA IN1 18 P5/ADC **1** 19 26 T IF GCA IN2 XTAL OUT 25 IF GCA GND 20 24 I IF GCA OUT2 XTAL2 [] 21 23 T IF GCA OUT1 XTAL1 ∏ 22

**DBT PACKAGE** 

### **DESCRIPTION**

The SN761644 is a low-phase-noise synthesized tuner IC designed for digital TV tuning systems. The circuit consists of a PLL synthesizer, three-band local oscillator and mixer, RF AGC detector circuit, and IF gain-controlled amplifier. The SN761644 is available in a small-outline package.



#### **FUNCTIONAL BLOCK DIAGRAM**





www.ti.com

### **TERMINAL FUNCTIONS**

#### Table 1.

| TERMINAL        |    | DECODINE                               | 00115444710 |
|-----------------|----|----------------------------------------|-------------|
| NAME NO.        |    | DESCRIPTION                            | SCHEMATIC   |
| AIF OUT         | 32 | IF amplifier output (analog)           | Figure 8    |
| AS              | 17 | Address selection input                | Figure 1    |
| BS1             | 14 | Band switch 1 output                   | Figure 2    |
| BS2             | 13 | Band switch 2 output                   | Figure 2    |
| BS3             | 12 | Band switch 3 output                   | Figure 2    |
| BS4             | 1  | Band switch 4 output                   | Figure 2    |
| BUS GND         | 18 | BUS ground                             |             |
| СР              | 35 | Charge-pump output                     | Figure 3    |
| DIF OUT1        | 31 | IF amplifier output 1                  | Figure 9    |
| DIF OUT2        | 30 | IF amplifier output 2                  | Figure 9    |
| IF GCA CTRL     | 29 | IF GCA CTRL voltage inout              | Figure 4    |
| IF GCA GND      | 25 | IF GCA ground                          |             |
| IF GCA IN1      | 27 | IF GCA input 1                         | Figure 5    |
| IF GCA IN2      | 26 | IF GCA input 2                         | Figure 5    |
| IF GCA OUT1     | 23 | IF GCA output 1                        | Figure 6    |
| IF GCA OUT2     | 24 | IF GCA output 2                        | Figure 6    |
| IF GND          | 33 | IF ground                              |             |
| IF IN           | 9  | IF amplifier input                     | Figure 7    |
| MIXOUT1         | 8  | Mixer output 1                         | Figure 10   |
| MIXOUT2         | 7  | Mixer output 2                         | Figure 10   |
| OSC GND         | 36 | Oscillator ground                      |             |
| P5/ADC          | 19 | Port-5 output/ADC input                | Figure 11   |
| RF AGC BUF      | 11 | RF AGC buffer output                   | Figure 12   |
| RF AGC OUT      | 10 | RF AGC output                          | Figure 13   |
| RF GND          | 6  | RF ground                              | 1.90.010    |
| SCL             | 16 | Serial clock input                     | Figure 14   |
| SDA             | 15 | Serial data input/output               | Figure 15   |
| UHF OSC B1      | 40 | UHF oscillator base 1                  | Figure 16   |
| UHF OSC B2      | 37 | UHF oscillator base 2                  | Figure 16   |
| UHF OSC C1      | 39 | UHF oscillator collector 1             | Figure 16   |
| UHF OSC C2      | 38 | UHF oscillator collector 2             | Figure 16   |
| UHF RF IN1      | 2  | UHF RF input 1                         | Figure 17   |
| UHF RF IN2      | 3  | UHF RF input 2                         | Figure 17   |
| V <sub>CC</sub> | 28 | Supply voltage                         | Tigato 17   |
| VHI OSC B       | 42 | VHF-H oscillator base                  | Figure 18   |
| VHI OSC C       | 41 | VHF-H oscillator collector             | Figure 18   |
| VHI RF IN       | 4  | VHF-H RF input                         | Figure 19   |
| VLO OSC B       | 44 | VHF-L oscillator base                  | Figure 20   |
| VLO OSC C       | 43 | VHF-L oscillator collector             | Figure 20   |
| VLO RF IN       | 5  | VHF-L RF input                         | Figure 21   |
| VTU             | 34 | Tuning voltage amplifier output        | Figure 3    |
| XTAL1           | 22 |                                        | Figure 22   |
|                 |    | 4-MHz crystal oscillator               |             |
| XTAL2           | 21 | 4-MHz crystal oscillator               | Figure 22   |
| XTALOUT         | 20 | 4-MHz crystal oscillator buffer output | Figure 23   |





Figure 1. AS



Figure 3. CP and VTU



Figure 5. IF GCA IN1 and IF GCA IN2



Figure 7. IF IN



Figure 9. DIF OUT1 and DIF OUT2



Figure 2. BS1, BS2, BS3, and BS4



Figure 4. IF GCA CTRL



Figure 6. IF GCA OUT1 and IF GCA OUT2



Figure 8. AIF OUT



Figure 10. MIXOUT1 and MIXOUT2



www.ti.com



Figure 11. P5/ADC



Figure 13. RF AGC OUT



Figure 15. SDA



Figure 17. UHF RF IN1 and UHF RF IN2



Figure 19. VHI RF IN



Figure 12. RF AGC BUF



Figure 14. SCL



Figure 16. UHF OSC B1, UHF OSC B2, UHF OSC C1, and UHF OSC C2



Figure 18. VHI OSC B and VHI OSC C



Figure 20. VLO OSC B and VLO OSC C





Figure 21. VLO RF IN



Figure 22. XTAL1 and XTAL2



Figure 23. XTALOUT

SLES252-NOVEMBER 2009 www.ti.com

### ABSOLUTE MAXIMUM RATINGS(1)

over recommended operating free-air temperature range (unless otherwise noted)

|                      |                                      |                                       | MIN  | MAX  | UNIT |
|----------------------|--------------------------------------|---------------------------------------|------|------|------|
| V <sub>CC</sub>      | Supply voltage range (2)             | V <sub>CC</sub>                       | -0.4 | 6.5  | V    |
| $V_{GND}$            | Input voltage range 1 (2)            | RF GND, OSC GND                       | -0.4 | 0.4  | V    |
| V <sub>VTU</sub>     | Input voltage range 2 (2)            | VTU                                   | -0.4 | 35   | V    |
| V <sub>IN</sub>      | Input voltage range 3 (2)            | Other pins                            | -0.4 | 6.5  | V    |
| $P_D$                | Continuous total dissipation (3)     | T <sub>A</sub> ≤ 25°C                 |      | 1438 | mW   |
| T <sub>A</sub>       | Operating free-air temperature range |                                       | -20  | 85   | °C   |
| T <sub>stg</sub>     | Storage temperature range            |                                       | -65  | 150  | °C   |
| $T_{J}$              | Maximum junction temperature         |                                       |      | 150  | °C   |
| t <sub>SC(max)</sub> | Maximum short-circuit time           | Each pin to V <sub>CC</sub> or to GND |      | 10   | s    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Voltage values are with respect to the IF GND of the circuit.

(3) Derating factor is 11.5 mW/°C for T<sub>A</sub> ≥ 25°C.

#### RECOMMENDED OPERATING CONDITIONS

|                |                                |                               | MIN | NOM | MAX        | UNIT |
|----------------|--------------------------------|-------------------------------|-----|-----|------------|------|
| $V_{CC}$       | Supply voltage                 | V <sub>CC</sub>               | 4.5 | 5   | 5.5        | V    |
| $V_{VTU}$      | Tuning supply voltage          | VTU                           |     | 30  | 33         | V    |
| $I_{BS}$       | Output current of band switch  | BS1 – BS4, one band switch on |     |     | 10         | mA   |
| $I_{P5}$       | Output current of port 5       | P5/ADC                        |     |     | <b>-</b> 5 | mA   |
| T <sub>A</sub> | Operating free-air temperature |                               | -20 |     | 85         | °C   |



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric chagnes could cause the device not to meet its published specifications.

IF IN1, MIXOUT1, and MIXOUT2 (pins 7-9) withstand 1.5 kV, and all other pins withstand 2 kV, according to the Human-Body Model (1.5 k $\Omega$ , 100 pF).

Product Folder Link(s): SN761644



#### **ELECTRICAL CHARACTERISTICS**

#### **Total Device and Serial Interface**

 $V_{CC}$  = 4.5 V to 5.5 V,  $T_{A}$  = -20°C to 85°C (unless otherwise noted)

|                          | PARAMETER                                                                                    | TEST CONDITIONS                                           | MIN | TYP | MAX      | UNIT |
|--------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----|-----|----------|------|
| I <sub>CC</sub> 1        | Supply current 1                                                                             | BS[1:4] = 0100, IFGCA disabled                            |     | 90  | 120      | mA   |
| I <sub>CC</sub> 2        | Supply current 2                                                                             | BS[1:4] = 0100, IFGCA enabled                             |     | 115 | 145      | mA   |
| I <sub>CC</sub> 3        | Supply current 3                                                                             | BS[1:4] = 0100, IFGCA enabled,<br>I <sub>BS</sub> = 10 mA |     | 125 | 155      | mA   |
| I <sub>CC-STBY</sub>     | Standby supply current                                                                       | BS[1:4] = 1100                                            |     | 9   |          | mA   |
| V <sub>IH</sub>          | High-level input voltage (SCL, SDA)                                                          |                                                           | 2.3 |     |          | V    |
| $V_{IL}$                 | Low-level input voltage (SCL, SDA)                                                           |                                                           |     |     | 1.05     | V    |
| I <sub>IH</sub>          | High-level input current (SCL, SDA)                                                          |                                                           |     |     | 10       | μΑ   |
| I <sub>IL</sub>          | Low-level input current (SCL, SDA)                                                           |                                                           | -10 |     |          | μΑ   |
| V <sub>POR</sub>         | Power-on-reset supply voltage (threshold of supply voltage between reset and operation mode) |                                                           | 2.1 | 2.8 | 3.5      | V    |
| I <sup>2</sup> C Interfa | ace                                                                                          |                                                           |     |     | ,        |      |
| V <sub>ASH</sub>         | Address-select high-input voltage (AS)                                                       | V <sub>CC</sub> = 5 V                                     | 4.5 |     | 5        | V    |
| V <sub>ASM1</sub>        | Address-select mid-input 1 voltage (AS)                                                      | V <sub>CC</sub> = 5 V                                     | 2   |     | 3        | V    |
| V <sub>ASM2</sub>        | Address-select mid-input 2 voltage (AS)                                                      | V <sub>CC</sub> = 5 V                                     | 1   |     | 1.5      | V    |
| V <sub>ASL</sub>         | Address-select low-input voltage (AS)                                                        | V <sub>CC</sub> = 5 V                                     |     |     | 0.5      | V    |
| I <sub>ASH</sub>         | Address-select high-input current (AS)                                                       |                                                           |     |     | 50       | μΑ   |
| I <sub>ASL</sub>         | Address-select low-input current (AS)                                                        |                                                           | -10 |     |          | μΑ   |
| V <sub>ADC</sub>         | ADC input voltage                                                                            | See Table 11                                              | 0   |     | $V_{CC}$ | V    |
| I <sub>ADH</sub>         | ADC high-level input current                                                                 | $V_{ADC} = V_{CC}$                                        |     |     | 10       | μΑ   |
| I <sub>ADL</sub>         | ADC low-level input current                                                                  | V <sub>ADC</sub> = 0 V                                    | -10 |     |          | μΑ   |
| $V_{OL}$                 | Low-level output voltage (SDA)                                                               | $V_{CC} = 5 \text{ V}, I_{OL} = 3 \text{ mA}$             |     |     | 0.4      | V    |
| I <sub>SDAH</sub>        | High-level output leakage current (SDA)                                                      | V <sub>SDA</sub> = 5.5 V                                  |     |     | 10       | μΑ   |
| f <sub>SCL</sub>         | Clock frequency (SCL)                                                                        |                                                           |     | 100 | 400      | kHz  |
| t <sub>HD-DAT</sub>      | Data hold time                                                                               | See Figure 24                                             | 0   |     | 0.9      | μs   |
| t <sub>BUF</sub>         | Bus free time                                                                                |                                                           | 1.3 |     |          | μs   |
| t <sub>HD-STA</sub>      | Start hold time                                                                              |                                                           | 0.6 |     |          | μs   |
| $t_{LOW}$                | SCL-low hold time                                                                            |                                                           | 1.3 |     |          | μs   |
| t <sub>HIGH</sub>        | SCL-high hold time                                                                           |                                                           | 0.6 |     |          | μs   |
| t <sub>SU-STA</sub>      | Start setup time                                                                             |                                                           | 0.6 |     |          | μs   |
| t <sub>SU-DAT</sub>      | Data setup time                                                                              |                                                           | 0.1 |     |          | μs   |
| t <sub>r</sub>           | Rise time (SCL, SDA )                                                                        |                                                           |     |     | 0.3      | μs   |
| t <sub>f</sub>           | Fall time (SCL, SDA)                                                                         |                                                           |     |     | 0.3      | μs   |
| t <sub>SU-STO</sub>      | Stop setup time                                                                              |                                                           | 0.6 |     |          | μs   |

Submit Documentation Feedback

www.ti.com SLES252 – NOVEMBER 2009

#### **PLL and Band Switch**

 $V_{CC}$  = 4.5 V to 5.5 V,  $T_A$  = -20°C to 85°C (unless otherwise noted)

|                    | PARAMETER                                    | TEST CONDITIONS                                                               | MIN | TYP  | MAX        | UNIT |  |
|--------------------|----------------------------------------------|-------------------------------------------------------------------------------|-----|------|------------|------|--|
| N                  | Divider ratio                                | 15-bit frequency word                                                         | 512 |      | 32767      |      |  |
| f <sub>XTAL</sub>  | Crystal oscillator frequency                 | $R_{XTAL} = 25 \Omega \text{ to } 300 \Omega$                                 |     | 4    |            | MHz  |  |
| Z <sub>XTAL</sub>  | Crystal oscillator input impedance           |                                                                               | 1.6 | 2.4  |            | kΩ   |  |
| V <sub>XLO</sub>   | XTALOUT output voltage                       | Load = 10 pF/5.1 k $\Omega$ , V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |     | 0.48 |            | Vp-p |  |
| $V_{VTUL}$         | Tuning amplifier low-level output voltage    | $R_L = 20 \text{ k}\Omega, \text{ VTU} = 30 \text{ V}$                        | 0.2 | 0.3  | 0.46       | V    |  |
| $I_{VTUOFF}$       | Tuning amplifier leakage current             | Tuning amplifier = off, VTU = 30 V                                            |     |      | 10         | μΑ   |  |
| I <sub>CP11</sub>  |                                              | CP[2:0] = 011                                                                 |     | 600  |            |      |  |
| I <sub>CP10</sub>  |                                              | CP[2:0] = 010                                                                 |     | 350  |            |      |  |
| I <sub>CP01</sub>  | Charge-pump current                          | CP[2:0] = 001                                                                 |     | 140  |            | μΑ   |  |
| I <sub>CP00</sub>  |                                              | CP[2:0] = 000                                                                 |     | 70   |            |      |  |
| I <sub>CP100</sub> |                                              | CP[2:0] = 100, Mode = 1                                                       |     | 900  |            |      |  |
| $V_{CP}$           | Charge-pump output voltage                   | PLL locked                                                                    |     | 1.95 |            | V    |  |
| I <sub>CPOFF</sub> | Charge-pump leakage current                  | V <sub>CP</sub> = 2 V, T <sub>A</sub> = 25°C                                  | -15 |      | 15         | nA   |  |
| I <sub>BS</sub>    | Band switch driver output current (BS1-BS4)  |                                                                               |     |      | 10         | mA   |  |
| $V_{BS1}$          | Band switch driver output voltage (BS1–BS4)  | I <sub>BS</sub> = 10 mA                                                       | 3   |      |            | V    |  |
| $V_{BS2}$          | Band Switch driver output voltage (BS1-BS4)  | $I_{BS} = 10 \text{ mA}, V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$      | 3.5 | 3.7  |            | V    |  |
| I <sub>BSOFF</sub> | Band switch driver leakage current (BS1–BS4) | V <sub>BS</sub> = 0 V                                                         |     |      | 8          | μΑ   |  |
| I <sub>P5</sub>    | Band switch port sink current (P5/ADC)       |                                                                               |     |      | <b>-</b> 5 | mA   |  |
| $V_{P5ON}$         | Band switch port output voltage (P5/ADC)     | $I_{P5} = -2 \text{ mA}, V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$      |     |      | 0.6        | V    |  |

#### RF AGC(1)

 $V_{CC}$  = 5 V,  $T_A$  = 25°C, measured in Figure 25 reference measurement circuit at 50- $\Omega$  system, IF = 44 MHz, IF filter characteristics:  $f_{peak}$  = 44 MHz (unless otherwise noted)

|                       | PARAMETER                                | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------------|------------------------------------------|-----------------|-----|-----|-----|------|
| I <sub>OAGC0</sub>    | DE ACCOURT autout accuracy comment       | ATC = 0         |     | 300 |     | nA   |
| I <sub>OAGC1</sub>    | RF AGCOUT output source current          | ATC = 1         |     | 9   |     | μA   |
| I <sub>OAGCSINK</sub> | RF AGCOUT peak output sink current       | ATC = 0         |     | 100 |     | μA   |
| V <sub>OAGCH</sub>    | RFAGCOUT output high voltage (max level) | ATC = 1         | 3.5 | 4   | 4.5 | V    |
| V <sub>OAGCL</sub>    | RFAGCOUT output low voltage (min level)  | ATC = 1         |     | 0.3 |     | V    |
| I <sub>AGCBUF</sub>   | RFAGCBUF output current                  | ATC = 0         |     | 1.5 |     | mA   |
| V <sub>OAGCBFH</sub>  | RFAGCBUF output high voltage (max level) | ATC = 1         | 3.5 | 4   | 4.5 | V    |
| V <sub>OAGCBFL</sub>  | RFAGCBUF output low voltage (min level)  | ATC = 1         |     | 0.3 |     | V    |
| V <sub>AGCSP00</sub>  |                                          | ATP[2:0] = 000  |     | 114 |     |      |
| V <sub>AGCSP01</sub>  |                                          | ATP[2:0] = 001  |     | 112 |     |      |
| V <sub>AGCSP02</sub>  |                                          | ATP[2:0] = 010  |     | 110 |     |      |
| V <sub>AGCSP03</sub>  | Start-point IF output level              | ATP[2:0] = 011  |     | 108 |     | dΒμV |
| V <sub>AGCSP04</sub>  |                                          | ATP[2:0] = 100  |     | 106 |     |      |
| V <sub>AGCSP05</sub>  |                                          | ATP[2:0] = 101  |     | 104 |     |      |
| V <sub>AGCSP06</sub>  |                                          | ATP[2:0] = 110  |     | 102 |     |      |

<sup>(1)</sup> When AISL=1, RF AGC function is not available at VHF-L band (output level is undefined).



### Mixer, Oscillator, IF Amplifier (DIF OUT)

 $V_{CC}$  = 5 V,  $T_A$  = 25°C, measured in Figure 25 reference measurement circuit at 50- $\Omega$  system, IF = 44 MHz, IF filter characteristics:  $f_{peak} = 44 \text{ MHz}$  (unless otherwise noted)

|                        | PARAMETER                                                   | TEST CONDITIONS                          | TYP | UNIT    |
|------------------------|-------------------------------------------------------------|------------------------------------------|-----|---------|
| G <sub>C1D</sub>       | 0 /                                                         | f <sub>in</sub> = 57 MHz <sup>(1)</sup>  | 35  | in.     |
| G <sub>C3D</sub>       | Conversion gain (mixer-IF amplifier), VHF-LOW               | f <sub>in</sub> = 171 MHz <sup>(1)</sup> | 35  | dB      |
| G <sub>C4D</sub>       | 0                                                           | f <sub>in</sub> = 177 MHz <sup>(1)</sup> | 35  | -ID     |
| G <sub>C6D</sub>       | Conversion gain (mixer-IF amplifier), VHF-HIGH              | f <sub>in</sub> = 467 MHz <sup>(1)</sup> | 35  | dB      |
| G <sub>C7D</sub>       | 0                                                           | f <sub>in</sub> = 473 MHz <sup>(1)</sup> | 35  | .ID     |
| G <sub>C9D</sub>       | Conversion gain (mixer-IF amplifier), UHF                   | f <sub>in</sub> = 864 MHz <sup>(1)</sup> | 35  | dB      |
| NF <sub>1D</sub>       | Noise figure VIII LOW                                       | f <sub>in</sub> = 57 MHz                 | 9   | dB      |
| NF <sub>3D</sub>       | Noise figure, VHF-LOW                                       | f <sub>in</sub> = 171 MHz                | 9   | uБ      |
| NF <sub>4D</sub>       | Noise figure, VHF-HIGH                                      | f <sub>in</sub> = 177 MHz                | 9   | dB      |
| NF <sub>6D</sub>       | Noise ligule, vnr-nigh                                      | f <sub>in</sub> = 467 MHz                | 10  | uБ      |
| NF <sub>7D</sub>       | Noise figure LIHE                                           | f <sub>in</sub> = 473 MHz                | 10  | dB      |
| NF <sub>9D</sub>       | Noise figure, UHF                                           | f <sub>in</sub> = 864 MHz                | 12  | uБ      |
| CM <sub>1D</sub>       | Input voltage causing 1% cross-modulation distortion,       | f <sub>in</sub> = 57 MHz <sup>(2)</sup>  | 79  | dBµV    |
| CM <sub>3D</sub>       | VHF-LOW                                                     | f <sub>in</sub> = 171 MHz <sup>(2)</sup> | 79  | иБμν    |
| CM <sub>4D</sub>       | Input voltage causing 1% cross-modulation distortion,       | $f_{in} = 177 \text{ MHz}^{(2)}$         | 79  | dBµV    |
| CM <sub>6D</sub>       | VHF-HIGH                                                    | $f_{in} = 467 \text{ MHz}^{(2)}$         | 79  | иБμν    |
| CM <sub>7D</sub>       | Input voltage causing 1% cross-modulation distortion, UHF   | $f_{in} = 473 \text{ MHz}^{(2)}$         | 77  | dΒμV    |
| CM <sub>9D</sub>       | input voltage causing 1% cross-modulation distortion, or in | $f_{in} = 864 \text{ MHz}^{(2)}$         | 77  | αБμν    |
| $V_{IFO1D}$            | IF output voltage, VHF-LOW                                  | f <sub>in</sub> = 57 MHz                 | 117 | dBµV    |
| $V_{\text{IFO3D}}$     | ii output voitage, vrii -LOvv                               | f <sub>in</sub> = 171 MHz                | 117 | αБμν    |
| $V_{IFO4D}$            | IF output voltage, VHF-HIGH                                 | f <sub>in</sub> = 177 MHz                | 117 | dΒμV    |
| $V_{IFO6D}$            | ii output voitage, vrii -riigiri                            | f <sub>in</sub> = 467 MHz                | 117 | αБμν    |
| $V_{IFO7D}$            | IF output voltage, UHF                                      | f <sub>in</sub> = 473 MHz                | 117 | dBµV    |
| $V_{IFO9D}$            | ii output voitage, or ii                                    | f <sub>in</sub> = 864 MHz                | 117 | αБμν    |
| $\Phi_{\text{PLVL1D}}$ | Phase noise, VHF-LOW                                        | $f_{in} = 57 \text{ MHz}^{(3)}$          | -90 | dBc/Hz  |
| $\Phi_{\text{PLVL3D}}$ | THASE HOISE, VIII -LOVV                                     | $f_{in} = 171 \text{ MHz}^{(4)}$         | -85 | UDC/11Z |
| $\Phi_{\text{PLVL4D}}$ | Phase noise, VHF-HIGH                                       | $f_{in} = 177 \text{ MHz}^{(3)}$         | -85 | dBc/Hz  |
| $\Phi_{\text{PLVL6D}}$ | T Hase Holse, VIII - HIGH                                   | $f_{in} = 467 \text{ MHz}^{(4)}$         | -77 | UDC/11Z |
| $\Phi_{\text{PLVL7D}}$ | Phase noise, UHF                                            | $f_{in} = 473 \text{ MHz}^{(3)}$         | -80 | dBc/Hz  |
| $\Phi_{\text{PLVL9D}}$ | Thase holse, of it                                          | $f_{in} = 864 \text{ MHz}^{(4)}$         | -77 | UDG/11Z |

<sup>(1)</sup> IF = 44 MHz, RF input level = 70 dB $\mu$ V, differential output (2)  $f_{undes} = f_{des} \pm 6$  MHz, Pin = 70 dB $\mu$ V, AM 1 kHz, 30%, DES/CM = S/I = 46 dB (3) Offset = 1 kHz, CP current = 350  $\mu$ A, reference divider = 64

Offset = 1 kHz, CP current = 900 µA, reference divider = 64

www.ti.com SLES252 - NOVEMBER 2009

### Mixer, Oscillator, IF Amplifier (AIF OUT)

 $V_{CC}$  = 5 V,  $T_A$  = 25°C, measured in Figure 25 reference measurement circuit at 50- $\Omega$  system, IF = 45.75 MHz, IF filter characteristics: f<sub>peak</sub> = 44 MHz (unless otherwise noted)

|                        | PARAMETER                                                  | TEST CONDITIONS                             | TYP | UNIT   |
|------------------------|------------------------------------------------------------|---------------------------------------------|-----|--------|
| G <sub>C1A</sub>       | 0                                                          | f <sub>in</sub> = 55.25 MHz <sup>(1)</sup>  | 29  | -ID    |
| G <sub>C3A</sub>       | Conversion gain (mixer-IF amplifier), VHF-LOW              | f <sub>in</sub> = 169.25 MHz <sup>(1)</sup> | 29  | dB     |
| G <sub>C4A</sub>       | Convenies asia (minor IF amplifies) \(\IIF \)              | f <sub>in</sub> = 175.25 MHz <sup>(1)</sup> | 29  | ٩D     |
| G <sub>C6A</sub>       | Conversion gain (mixer-IF amplifier), VHF-HIGH             | f <sub>in</sub> = 465.25 MHz <sup>(1)</sup> | 29  | dB     |
| G <sub>C7A</sub>       | Convenies asia (minor III amplifies) IIIIII                | f <sub>in</sub> = 471.25 MHz <sup>(1)</sup> | 29  | ٩D     |
| G <sub>C9A</sub>       | Conversion gain (mixer-IF amplifier), UHF                  | f <sub>in</sub> = 862.25 MHz <sup>(1)</sup> | 29  | dB     |
| NF <sub>1A</sub>       | Noise figure VIII LOW                                      | f <sub>in</sub> = 55.25 MHz                 | 9   | ٩D     |
| NF <sub>3A</sub>       | Noise figure, VHF-LOW                                      | f <sub>in</sub> = 169.25 MHz                | 9   | dB     |
| NF <sub>4A</sub>       | Noise figure VIII IIICII                                   | f <sub>in</sub> = 175.25 MHz                | 9   | dB     |
| NF <sub>6A</sub>       | Noise figure, VHF-HIGH                                     | f <sub>in</sub> = 465.25 MHz                | 10  | uБ     |
| NF <sub>7A</sub>       | Noise figure 1111                                          | f <sub>in</sub> = 471.25 MHz                | 10  | ٩D     |
| NF <sub>9A</sub>       | Noise figure, UHF                                          | f <sub>in</sub> = 862.25 MHz                | 12  | dB     |
| CM <sub>1A</sub>       | Input voltage causing 1% cross-modulation distortion,      | f <sub>in</sub> = 55.25 MHz <sup>(2)</sup>  | 79  | 4D+1/  |
| CM <sub>3A</sub>       | VHF-LOW                                                    | f <sub>in</sub> = 169.25 MHz <sup>(2)</sup> | 79  | dΒμV   |
| CM <sub>4A</sub>       | Input voltage causing 1% cross-modulation distortion,      | f <sub>in</sub> = 175.25 MHz <sup>(2)</sup> | 79  | dBµV   |
| CM <sub>6A</sub>       | VHF-HIGH                                                   | $f_{in} = 465.25 \text{ MHz}^{(2)}$         | 79  |        |
| CM <sub>7A</sub>       | Input voltage equaing 10/ erace modulation distortion LIHE | f <sub>in</sub> = 471.25 MHz <sup>(2)</sup> | 79  | dΒμV   |
| CM <sub>9A</sub>       | Input voltage causing 1% cross-modulation distortion, UHF  | $f_{in} = 862.25 \text{ MHz}^{(2)}$         | 77  | αБμν   |
| $V_{IFO1A}$            | IF output voltage, VHF-LOW                                 | f <sub>in</sub> = 55.25 MHz                 | 117 | dBµV   |
| $V_{IFO3A}$            | ir output voltage, viii -LOVV                              | f <sub>in</sub> = 169.25 MHz                | 117 | αБμν   |
| $V_{IFO4A}$            | IF output voltage, VHF-HIGH                                | f <sub>in</sub> = 175.25 MHz                | 117 | dBuV   |
| $V_{IFO6A}$            | ir output voltage, viii -i liGii                           | f <sub>in</sub> = 465.25 MHz                | 117 | αБμν   |
| $V_{IFO7A}$            | F output voltage, UHF                                      | f <sub>in</sub> = 471.25 MHz                | 117 | dΒμV   |
| $V_{IFO9A}$            | ir output voltage, or ir                                   | f <sub>in</sub> = 862.25 MHz                | 117 | αБμν   |
| $\Phi_{\text{PLVL1A}}$ | Phase noise, VHF-LOW                                       | $f_{in} = 55.25 \text{ MHz}^{(3)}$          | -95 | dBc/Hz |
| $\Phi_{\text{PLVL3A}}$ | Filase Hoise, VTF-LOVV                                     | $f_{in} = 169.25 \text{ MHz}^{(3)}$         | -95 | ubu/nz |
| Φ <sub>PLVL4A</sub>    | Phase noise, VHF-HIGH                                      | f <sub>in</sub> = 175.25 MHz <sup>(3)</sup> | -90 | dBc/Hz |
| Φ <sub>PLVL6A</sub>    | Filase Huise, VIIF-IIOI                                    | f <sub>in</sub> = 465.25 MHz <sup>(3)</sup> | -90 | ubt/nz |
| Φ <sub>PLVL7A</sub>    | Phase noise, UHF                                           | f <sub>in</sub> = 471.25 MHz <sup>(3)</sup> | -85 | dBc/Hz |
| Φ <sub>PLVL9A</sub>    | Fliase Hoise, UHF                                          | f <sub>in</sub> = 862.25 MHz <sup>(3)</sup> | -90 | ubt/nz |
|                        |                                                            |                                             |     |        |

<sup>(1)</sup> IF = 44 MHz, RF input level = 70 dB $\mu$ V (2)  $f_{undes} = f_{des} \pm 6$  MHz, Pin = 70 dB $\mu$ V, AM 1 kHz, 30%, DES/CM = S/I = 46 dB (3) Offset = 10 kHz, CP current = 70  $\mu$ A, reference divider = 128



### **IF Gain Controlled Amplifier**

 $V_{CC}$  = 5 V,  $T_A$  = 25°C, measured in Figure 25 reference measurement circuit at 50- $\Omega$  system, IF = 44 MHz (unless otherwise noted)

|                       | PARAMETER                                    | TEST CONDITIONS                                                                                                                    | MIN | TYP | MAX             | UNIT |
|-----------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----------------|------|
| I <sub>IFGCA</sub>    | Input current (IF GCA CTRL)                  | V <sub>IFGCA</sub> = 3 V                                                                                                           |     | 30  | 60              | μΑ   |
| V <sub>IFGCAMAX</sub> | Maximum gain control voltage                 | Gain maximum                                                                                                                       | 3   |     | V <sub>CC</sub> | V    |
| V <sub>IFGCAMIN</sub> | Minimum gain control voltage                 | Gain minimum                                                                                                                       | 0   |     | 0.2             | V    |
| G <sub>IFGCAMAX</sub> | Maximum gain                                 | V <sub>IFGCA</sub> = 3 V                                                                                                           |     | 65  |                 | dB   |
| G <sub>IFGCAMIN</sub> | Minimum gain                                 | V <sub>IFGCA</sub> = 0 V                                                                                                           |     | -1  |                 | dB   |
| GCR <sub>IFGCA</sub>  | Gain control range                           | V <sub>IFGCA</sub> = 0 V to 3 V                                                                                                    |     | 66  |                 | dB   |
| V <sub>IFGCAOUT</sub> | Output voltage                               | Single-ended output,<br>V <sub>IFGCA</sub> = 3 V                                                                                   |     | 2.1 |                 | Vp-p |
| NF <sub>IFGCA</sub>   | Noise figure                                 | V <sub>IFGCA</sub> = 3 V                                                                                                           |     | 11  |                 | dB   |
| IM3 <sub>IFGCA</sub>  | Third order intermodulation distortion       | f <sub>IFGCAIN1</sub> = 43 MHz,<br>f <sub>IFGCAIIN2</sub> = 44 MHz,<br>V <sub>IFGCAOUT</sub> = -2 dBm,<br>V <sub>IFGCA</sub> = 3 V |     | -50 |                 | dBc  |
| IIP <sub>3IFGCA</sub> | Input intercept point                        | V <sub>IFGCA</sub> = 0 V                                                                                                           |     | 11  |                 | dBm  |
| R <sub>IFGCAIN</sub>  | Input resistance (IF GCA IN1, IF GCA IN2)    |                                                                                                                                    |     | 1   |                 | kΩ   |
| R <sub>IFGCAOUT</sub> | Output resistance (IF GCA OUT1, IF GCA OUT2) |                                                                                                                                    |     | 25  |                 | Ω    |

www.ti.com SLES252 - NOVEMBER 2009

#### **FUNCTIONAL DESCRIPTION**

### I<sup>2</sup>C Bus Mode

# $I^2C$ Write Mode (R/ $\overline{W} = 0$ )

#### **Table 2. Write Data Format**

|                       | MSB |     |      |      |           |         |        | LSB                  |                  |
|-----------------------|-----|-----|------|------|-----------|---------|--------|----------------------|------------------|
| Address byte (ADB)    | 1   | 1   | 0    | 0    | 0         | MA1     | MA0    | $R/\overline{W} = 0$ | A <sup>(1)</sup> |
| Divider byte 1 (DB1)  | 0   | N14 | N13  | N12  | N11       | N10     | N9     | N8                   | A <sup>(1)</sup> |
| Divider byte 2 (DB2)  | N7  | N6  | N5   | N4   | N3        | N2      | N1     | N0                   | A <sup>(1)</sup> |
| Control byte 1 (CB1)  | 1   | 0   | ATP2 | ATP1 | ATP0      | RS2     | RS1    | RS0                  | A <sup>(1)</sup> |
| Band switch byte (BB) | CP1 | CP0 | AISL | P5   | BS4       | BS3     | BS2    | BS1                  | A <sup>(1)</sup> |
| Control byte 2 (CB2)  | 1   | 1   | ATC  | MODE | T3/DISGCA | T2/IFDA | T1/CP2 | T0/XLO               | A <sup>(1)</sup> |

#### (1) A: acknowledge

#### **Table 3. Write Data Symbol Description**

| SYMBOL                       | DESCRIPTION                                                                                                                                                                                                                              | DEFAULT                    |  |  |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|--|
| MA[1:0]                      | Address-set bits (see Table 4)                                                                                                                                                                                                           |                            |  |  |
| N[14:0]                      | Programmable counter set bits                                                                                                                                                                                                            | N14 = N13 = N12 = = N0 = 0 |  |  |
|                              | $N = N14 \times 2^{14} + N13 \times 2^{13} + + N1 \times 2 + N0$                                                                                                                                                                         |                            |  |  |
| ATP[2:0]                     | RF AGC start-point control bits (see Table 5)                                                                                                                                                                                            | ATP[2:0] = 000             |  |  |
| RS[2:0]                      | Reference divider ratio-selection bits (see Table 6)                                                                                                                                                                                     | RS[2:0] = 000              |  |  |
| CP[1:0]                      | Charge-pump current-set bit (see Table 7)                                                                                                                                                                                                | CP[1:0] = 00               |  |  |
| AISL <sup>(1)</sup>          | RF AGC detector input selection bit                                                                                                                                                                                                      | AISL = 0                   |  |  |
|                              | AISL = 0: IF amplifier<br>AISL = 1: Mixer output                                                                                                                                                                                         |                            |  |  |
| P5                           | Port output/ADC input control bit                                                                                                                                                                                                        | P5 = 0                     |  |  |
|                              | P5 = 0: ADC INPUT<br>P5 = 1: Tr = ON                                                                                                                                                                                                     |                            |  |  |
| BS[4:1]                      | Band switch control bits                                                                                                                                                                                                                 | BSn = 0                    |  |  |
|                              | BSn = 0: Tr = OFF<br>BSn = 1: Tr = ON                                                                                                                                                                                                    |                            |  |  |
|                              | Band selection by BS[1:2]                                                                                                                                                                                                                |                            |  |  |
|                              | BS1 BS2                                                                                                                                                                                                                                  |                            |  |  |
|                              | 1 0 VHF-LO 0 1 VHF-HI 0 0 UHF 1 Standby mode/stop MOP function (XTALOUT is available in standby mode)                                                                                                                                    |                            |  |  |
| ATC                          | RF AGC current-set bit                                                                                                                                                                                                                   | ATC = 0                    |  |  |
|                              | ATC = 0: Current = 300 nA<br>ATC = 1: Current = 9 μA                                                                                                                                                                                     |                            |  |  |
| Mode<br>T3/DISGCA<br>T2/IFDA | Mode IFGCA enabled, DIFOUT1, 2 selected<br>= 0: T3/DISGCA, T2/IFDA, T1/CP2, T0/XLO are Test bits and XTALOUT control bit (see Table 8)                                                                                                   | MODE = 0<br>T[3:0] = 0000  |  |  |
| T1/CP2<br>T0/XLO             | Mode T3/DISGCA = 0 : IF GCA enabled = 1 T3/DISGCA = 1 : IF GCA disabled T2/IFDA = 0 : DIFOUT1, 2 selected T2/IFDA = 1 : AIFOUT selected T1/CP2 : Icp control bit, See Table 7 T0/XLO = 0 : XTALOUT enabled T0/XLO = 1 : XTALOUT disabled |                            |  |  |

<sup>(1)</sup> When AISL = 1, RF AGC function is not available at VHF-L band (Output level is undefined.)

#### **Table 4. Address Selection**

| MA1 | MA0 | VOLTAGE APPLIED ON AS INPUT                                |
|-----|-----|------------------------------------------------------------|
| 0   | 0   | 0 V to 0.1 V <sub>CC</sub> (Low)                           |
| 0   | 1   | OPEN, or 0.2 V <sub>CC</sub> to 0.3 V <sub>CC</sub> (Mid2) |
| 1   | 0   | 0.4 V <sub>CC</sub> to 0.6 V <sub>CC</sub> (Mid1)          |
| 1   | 1   | 0.9 V <sub>CC</sub> to V <sub>CC</sub> (High)              |

### Table 5. RF AGC Start Point(1)

| ATP2 | ATP1 | ATP0 | IFOUT LEVEL (dBμV) |
|------|------|------|--------------------|
| 0    | 0    | 0    | 114                |
| 0    | 0    | 1    | 112                |
| 0    | 1    | 0    | 110                |
| 0    | 1    | 1    | 108                |
| 1    | 0    | 0    | 106                |
| 1    | 0    | 1    | 104                |
| 1    | 1    | 0    | 102                |
| 1    | 1    | 1    | Disabled           |

(1) When AISL=1, RF AGC function is not available at VHF-L band (output level is undefined).

**Table 6. Reference Divider Ratio** 

| RS2 | RS1 | RS0 | REFERENCE DIVIDER RATIO |
|-----|-----|-----|-------------------------|
| 0   | 0   | 0   | 24                      |
| 0   | 0   | 1   | 28                      |
| 0   | 1   | 0   | 32                      |
| 0   | 1   | 1   | 64                      |
| 1   | 0   | 0   | 128                     |
| 1   | X   | 1   | 80                      |

### **Table 7. Charge-Pump Current**

| MODE | CP2 | CP1 | CP0 | CHARGE PUMP CURRENT (μA) |
|------|-----|-----|-----|--------------------------|
| X    | 0   | 0   | 0   | 70                       |
| X    | 0   | 0   | 1   | 140                      |
| X    | 0   | 1   | 0   | 350                      |
| X    | 0   | 1   | 1   | 600                      |
| 1    | 1   | 0   | 0   | 900                      |



www.ti.com SLES252 – NOVEMBER 2009

### Table 8. Test Bits/XTALOUT Control (1)

| MODE | T3/DISGCA | T2/IFDA | T1/CP2 | T0/XLO | DEVICE OPERATION | XTALOUT<br>4-MHz OUTPUT |
|------|-----------|---------|--------|--------|------------------|-------------------------|
| 0    | 0         | 0       | 0      | 0      | Normal operation | Enabled                 |
| 0    | 0         | 0       | 0      | 1      | Normal operation | Disabled                |
| 1    | Х         | Х       | Х      | 0      | Normal operation | Enabled                 |
| 1    | Х         | Х       | Х      | 1      | Normal operation | Disabled                |
| 0    | Х         | 1       | Х      | Х      | Test mode        | Not available           |
| 0    | 1         | Х       | Х      | Х      | Test mode        | Not available           |

<sup>(1)</sup> RFAGC and XTALOUT are not available in test mode.

### $I^2C$ Read Mode (R/ $\overline{W} = 1$ )

#### **Table 9. Read Data Format**

|                    | MSB |    |   |   |   |     |     | LSB                  |                  |
|--------------------|-----|----|---|---|---|-----|-----|----------------------|------------------|
| Address byte (ADB) | 1   | 1  | 0 | 0 | 0 | MA1 | MA0 | $R/\overline{W} = 1$ | A <sup>(1)</sup> |
| Status byte (SB)   | POR | FL | 1 | 1 | Х | A2  | A1  | A0                   | _                |

(1) A: acknowledge

#### **Table 10. Read Data Symbol Description**

| SYMBOL            | DESCRIPTION                                   | DEFAULT |
|-------------------|-----------------------------------------------|---------|
| MA[1:0]           | Address-set bits (see Table 4)                |         |
| POR               | Power-on reset flag                           | POR = 1 |
|                   | POR set: power on                             |         |
|                   | POR reset: end-of-data transmission procedure |         |
| FL <sup>(1)</sup> | In-lock flag                                  |         |
|                   | PLL locked (FL=1), Unlocked (FL=0)            |         |
| A[2:0]            | Digital data of ADC (see Table 11)            |         |
|                   | Bit P5 must be set to 0.                      |         |

<sup>(1)</sup> Lock detector works by using phase error pulse at the phase detector. Lock flag (FL) is set or reset according to this pulse width disciminator. Hence unstableness of PLL may cause the lock detect circuit to malfunction. In order to stable PLL, it is required to evaluate application circuit in various condition of loop-gain (loo-p filter, CP current), and to verify with whole conditions of actual application.

Table 11. Address Selection<sup>(1)</sup>

| A2 | <b>A</b> 1 | A0 | VOLTAGE APPLIED ON ADC INPUT                |
|----|------------|----|---------------------------------------------|
| 1  | 0          | 0  | 0.6 V <sub>CC</sub> to V <sub>CC</sub>      |
| 0  | 1          | 1  | 0.45 V <sub>CC</sub> to 0.6 V <sub>CC</sub> |
| 0  | 1          | 0  | 0.3 V <sub>CC</sub> to 0.45 V <sub>CC</sub> |
| 0  | 0          | 1  | 0.15 V <sub>CC</sub> to 0.3 V <sub>CC</sub> |
| 0  | 0          | 0  | 0 to 0.15 V <sub>CC</sub>                   |

(1) Accuracy is 0.03 x V<sub>CC</sub>.



#### Example I<sup>2</sup>C Data Write Sequences

#### Telegram examples:

Start-ADB-DB1-DB2-CB1-BB-CB2-Stop

Start-ADB-DB1-DB2-Stop

Start-ADB-CB1-BB-CB2-Stop

Start-ADB-CB1-BB-Stop

Start-ADB-CB2-Stop

#### Abbreviations:

ADB: Address byte
BB: Band switch byte
CB1: Control byte 1
CB2: Control byte 2
DB1: Divider byte 1
DB2: Divider byte 2
Start: Start condition
Stop: Stop condition



Figure 24. I<sup>2</sup>C Timing Chart

S Submit Documentation Feedback



www.ti.com

# APPLICATION INFORMATION



- A. To prevent abnormal oscillation, connect C16, which does not affect a PLL.
- B. This application information is advisory and performance-check is required at actual application circuits. TI assumes no responsibility for the consequences of use of this circuit, such as an infringement of intellectual property rights or other rights, including patents, of third parties.

Figure 25. Reference Measurement Circuit



# Table 12. Component Values for Measurement Circuit<sup>(1)</sup>

| PARTS NAME        | VALUE       | PARTS NAME        | VALUE                    |
|-------------------|-------------|-------------------|--------------------------|
| C1 (VLO OSC B)    | 1 pF        | L1 (VLO OSC)      | 3.0 mm, 7T, wire 0.32 mm |
| C2 (VLO OSC C)    | 2 pF        | L2 (VHI OSC)      | 2.0 mm, 3T, wire 0.4 mm  |
| C3 (VHI OSC B)    | 7 pF        | L3 (UHF OSC)      | 1.8 mm, 3T, wire 0.4 mm  |
| C4 (VHI OSC C)    | 5 pF        | L4 (UHF OSC)      | 1.8 mm, 3T, wire 0.4 mm  |
| C5 (UHF OSCB1)    | 1.5 pF      | L5 (MIX OUT)      | 680 nH (LK1608R68K-T)    |
| C6 (UHF OSCC1)    | 1 pF        | L6 (MIX OUT)      | 680 nH (LK1608R68K-T)    |
| C7 (UHF OSCC2)    | 1 pF        | L10 (MIX OUT)     | Short                    |
| C8 (UHF OSCB2)    | 1.5 pF      | L11 (MIX OUT)     | Short                    |
|                   | OPEN        | R1(VLO OSC B)     |                          |
| C9 (VLO OSC)      |             |                   | 0                        |
| C10(VLO OSC)      | 43 pF       | R2 (VHI OSC B)    | 4.7 Ω                    |
| C11 (VHI OSC)     | 51 pF       | R3 (UHF OSC B1)   | 4.7 Ω                    |
| C12 (VHI OSC)     | 0.5 pF      | R4 (UHF OSC B2)   | 0                        |
| C13 (UHF OSC)     | 10 pF       | R5 (VLO OSC)      | 3.3 kΩ                   |
| C14 (UHF OSC)     | 100 pF      | R6 (VHI OSC)      | 3.3 kΩ                   |
| C15 (VTU)         | 2.2 nF/50 V | R7 (VHI OSC)      | 3.3 kΩ                   |
| C16 (CP)          | 150 pF/50 V | R8 (UHF OSC)      | 1 kΩ                     |
| C17 (VTU)         | 2.2 nF/50 V | R9 (UHF OSC)      | 2.2 k                    |
| C18(CP)           | 0.01 u/50 V | R10 (VTU)         | 3 kΩ                     |
| C19(CP)           | 22 pF/50 V  | R11 (VTU)         | 20 kΩ                    |
| C20 (AIF OUT)     | 2.2 nF      | R12 (CP)          | 47 kΩ                    |
| C21 (DIF OUT1)    | 2.2 nF      | R15 (DIF OUT1)    | 200 Ω                    |
| C23 (DIF OUT2)    | 2.2 nF      | R17 (DIF OUT2)    | 200 Ω                    |
| C26 (IF GCA IN1)  | 2.2 nF      | R19 (DIF OUT2)    | 50 Ω                     |
| C28 (IF GCA IN2)  | 2.2 nF      | R21 (DIF OUT1)    | 0                        |
| C30 (VCC)         | 0.1 uF      | R23 (P5/ADC)      | Open                     |
| C32 (IF GCA OUT1) | 2.2 nF      | R24 (IF GCA IN1)  | (50 Ω)                   |
| C34 (IF GCA OUT2) | 2.2 nF      | R25 (IF GCA IN2)  | 0                        |
| C37 (UHF RF IN1)  | 2.2 nF      | R28 (IF GCA OUT1) | 200 Ω                    |
| C39 (UHF RFIN2)   | 2.2 nF      | R30 (IF GCA OUT1) | 50 Ω                     |
| C40 (VHI RF IN)   | 2.2 nF      | R31 (IF GCA OUT2) | 200 Ω                    |
| C42 (VLO RF IN)   | 2.2 nF      | R34 (IF GCA OUT2) | 0                        |
| C47 (MIX OUT)     | 6 pF        | R36 (UHF RF IN1)  | (50 Ω)                   |
| C49 (MIX OUT)     | 2.2 nF      | R37 (VHI RF IN)   | (50 Ω)                   |
| C51 (RF AGC OUT)  | 0.15 uF     | R38 (VLO RF IN)   | (50 Ω)                   |
| C52 (RF AGC BUF)  | Open        | R42 (MIX OUT)     | 0                        |
| C56 (IFGCA CTRL)  | 0.1 µF      | R46 (IFGCA CTRL)  | 0                        |
| C57 (XTAL OUT)    | 0.01 uF     | R47 (XTAL OUT)    | 5.1 kΩ                   |
| C58 (XTAL OUT)    | 10 pF       | R48 (SDA)         | 330 Ω                    |
| C59(XTAL)         | 27 pF       | R49 (SCL)         | 330 Ω                    |
| C60 (XTAL)        | 27 pF       | R50 (AS)          | Open                     |
| C61 (VCC)         | 2.2 nF      | VC1 (VLO OSC)     | MA2S374                  |
| C62 (SDA)         | Open        | VC2 (VHI OSC)     | MA2S374                  |
| C63 (SCL)         | Open        | VC3 (UHF OSC)     | MA2S372                  |
| C64 (AS)          | Open        | VC4 (VHI OSC)     | MA2S372                  |
| C65 (AS)          | · ·         | X1                |                          |
| 000 (AO)          | 22 pF       | ^1                | 4-MHz crystal            |

<sup>(1)</sup> IF frequency = 44 MHz Local frequency range : VHF-LOW=101~215 MHz, VHF-HIGH: 221~511 MHz, UHF: 517~908 MHz



### **APPLICATION INFORMATION (CONTINUED)**

#### **Test Circuits**



Figure 26. VHF-Conversion Gain-Measurement Circuit (at DIFOUT)



Figure 27. VHF-Conversion Gain Measurement Circuit (at AIFOUT)



Figure 28. UHF-Conversion Gain-Measurement Circuit (at DIFOUT)



Figure 29. UHF-Conversion Gain Measurement Circuit (at AIFOUT)

SLES252 – NOVEMBER 2009 www.ti.com





Figure 30. IF GCA Gain Measurement Circuit



Figure 31. Noise-Figure Measurement Circuit



Figure 32. 1% Cross-Modulation Distortion Measurement Circuit



www.ti.com

# TYPICAL CHARACTERISTICS

### Band Switch Driver Output Voltage (BS1-BS4)

#### **BS OUTPUT CURRENT** vs OUTPUT VOLTAGE 5.0 4.5 Band Switch Output Voltage - V V<sub>CC</sub> = 5.5 V 4.0 V<sub>CC</sub> = 5.0 V 3.5 V<sub>CC</sub> = 4.5 V 3.0 2.5 2.0 1.5 1.0 0.5 0.0 2 0 8 4 6 10 12 14 16 18 20 Band Switch Current - mA

Figure 33. Band Switch Driver Output Voltage



Figure 34. IF GCA Gain vs Control Voltage-1

# **TYPICAL CHARACTERISTICS (continued)**



Figure 35. IF GCA Gain vs Control Voltage-2

#### **S-Parameter**



Figure 36. VLO RFIN, VHI RFIN

www.ti.com

# **TYPICAL CHARACTERISTICS (continued)**



Figure 37. UHF RFIN



Figure 38. DIFOUT

# **TYPICAL CHARACTERISTICS (continued)**



Figure 39. AIFOUT



Figure 40. IF GCA IN

SLES252 - NOVEMBER 2009 www.ti.com

# **TYPICAL CHARACTERISTICS (continued)**



Figure 41. IF GCAOUT



### PACKAGE OPTION ADDENDUM

10-Oct-2013

#### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|----------|--------------|---------|------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)      |              | Drawing |      | Qty     | (2)      |                  | (3)           |              | (4/5)          |         |
| SN761644DBTR     | OBSOLETE | TSSOP        | DBT     | 44   |         | TBD      | Call TI          | Call TI       | -20 to 85    | SN761644       |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.



SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated