# 1.2 V Dual Channel CMOS **Buffer / Translator**

#### Description

The NB3U23C is a 2-input, 2-output buffer/voltage translator for UFS (Universal Flash Storage) in portable consumer applications such as mobile phones, tablets, cameras, etc. This dual channel CMOS buffer accepts 1.8 V CMOS input and translates it to 1.2 V CMOS output. The device is powered using single supply of  $1.2 \text{ V} \pm 5\%$ .

The NB3U23C is packaged in 2 ultra-small 6-pin packages: the 6 pin SC70 and a 6 pin thin UDFN package.

### Features

- Operating Frequency: 52 MHz (Max)
- Propagation Delay: 5 ns (Max)
- Low Standby Current:  $< 10 \,\mu\text{A}$  at 1.2 V V<sub>DD</sub>
- Low Phase Noise Floor: -150 dBc/Hz (Typ)
- Rise/Fall Times (tr/tf): 2 ns (Max)
- ESD Protection Exceeds JEDEC Standards
  - 2000 V Human–Body Model (JS–001–2012)
  - 200 V Machine Model (JESD22–A115C)
  - 1000 V Charged–Device Model (JESDC101E)
- Operating Supply Voltage Range (V<sub>DD</sub>): 1.2 V ±5%
- Operating Temperature Range (Industrial): -40°C to 85°C
- These are Pb–Free Devices



## **ON Semiconductor®**

http://onsemi.com





= Pb-Free Package

(Note: Microdot may be in either location)

\*Date Code orientation and/or position may vary depending upon manufacturing location.



Μ

= Device Code

= Date Code



Figure 1. Simplified Logic Diagram

## ORDERING INFORMATION

See detailed ordering and shipping information on page 4 of this data sheet.

# NB3U23C





### Table 1. PIN DESCRIPTION

| Number | Name | Description                    |  |
|--------|------|--------------------------------|--|
| 1      | IN1  | Input Clock Signal – Channel 1 |  |
| 2      | GND  | Power Supply Ground (0 V)      |  |
| 3      | IN2  | Input Clock Signal – Channel 2 |  |
| 4      | OUT2 | Output – Channel 2             |  |
| 5      | VDD  | Power Supply Voltage           |  |
| 6      | OUT1 | Output – Channel 1             |  |

#### Table 2. ATTRIBUTES

| Charao                                                    | Value                                                    |                                   |  |  |  |
|-----------------------------------------------------------|----------------------------------------------------------|-----------------------------------|--|--|--|
| ESD Protection                                            | Human Body Model<br>Machine Model<br>Charge Device Model | 2 kV min<br>200 V min<br>1 kV min |  |  |  |
| Moisture Sensitivity (Note 1)                             |                                                          | Level 1                           |  |  |  |
| Flammability Rating                                       | Oxygen Index: 28 to 34                                   | UL 94 V-0 @ 0.125 in              |  |  |  |
| Transistor Count                                          |                                                          | 120                               |  |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test II |                                                          |                                   |  |  |  |

1. For additional information, see Application Note AND8003/D.

#### Table 3. MAXIMUM RATINGS (Note 2)

| Symbol               | Parameter                                | Condition 1                                                | Condition 2      | Rating                     | Unit |  |
|----------------------|------------------------------------------|------------------------------------------------------------|------------------|----------------------------|------|--|
| V <sub>DD</sub>      | Supply Voltage                           |                                                            |                  | 3.6                        | V    |  |
| V <sub>in</sub>      | Input Voltage                            |                                                            |                  | $-0.5 \leq V_{l} \leq 2.5$ | V    |  |
| I <sub>D</sub>       | Output Current                           |                                                            |                  | 25                         | mA   |  |
| T <sub>A</sub>       | Operating Temperature Range, Industrial  |                                                            |                  | -40 to +85                 | °C   |  |
| T <sub>stg</sub>     | Storage Temperature Range                |                                                            |                  | -65 to +150                | °C   |  |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm (Note 3)<br>0 lfpm<br>500 lfpm (Note 3) | SC70–6<br>UDFN–6 | 210<br>126<br>245<br>172   | °C/W |  |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | (Note 3)                                                   | SC70–6<br>UDFN–6 | 100<br>150                 | °C/W |  |
| T <sub>sol</sub>     | Wave Solder                              |                                                            |                  | 260                        | °C   |  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

2. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and not valid simultaneously. If stress limits are exceeded device functional operation is not implied, damage may occur and reliability may be affected.

JEDEC standard multilayer board – 2S2P (2 signal, 2 power).

Table 4. ELECTRICAL CHARACTERISTICS (VDD =  $1.2 \pm 5\%$  V, GND = 0 V, T<sub>A</sub> =  $-40^{\circ}$ C to  $+85^{\circ}$ C)

| Symbol           | Characteristic                                              | Conditions                                                                                          | Min        | Тур             | Max        | Unit |
|------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------|-----------------|------------|------|
| DIDD             | Power Supply Current<br>(Single Channel Switching @ 52 MHz) | C <sub>L</sub> = 20 pF<br>C <sub>L</sub> = 5 pF<br>C <sub>L</sub> = 1 pF                            |            | 2.5<br>1.5<br>1 |            | mA   |
|                  | Power Supply Current<br>(Both Channels Switching @ 52 MHz)  | C <sub>L</sub> = 20 pF<br>C <sub>L</sub> = 5 pF<br>C <sub>L</sub> = 1 pF                            |            | 5<br>3<br>2     |            | mA   |
| I <sub>off</sub> | Standby Current                                             | Vi = V <sub>IH</sub> Max or GND;<br>V <sub>DD</sub> = 1.2 V, No Output Load                         |            |                 | 10         | μΑ   |
| V <sub>IH</sub>  | Input High Voltage                                          |                                                                                                     | 0.65 * VDD |                 | 1.98       | V    |
| V <sub>IL</sub>  | Input Low Voltage                                           |                                                                                                     | 0          |                 | 0.35 * VDD | V    |
| V <sub>OH</sub>  | Output High Voltage                                         | $C_L = 20 \text{ pF}$<br>$R_L = 100 \text{ k}\Omega$                                                | 0.75 * VDD |                 | VDD        | V    |
| V <sub>OL</sub>  | Output Low Voltage                                          | $C_L = 20 \text{ pF}$<br>$R_L = 100 \text{ k}\Omega$                                                | 0          |                 | 0.25 * VDD | V    |
| C <sub>in</sub>  | Input Capacitance                                           |                                                                                                     |            |                 | 5          | pF   |
| F <sub>clk</sub> | Operating Frequency Range                                   |                                                                                                     | 0          |                 | 52         | MHz  |
| t <sub>PD</sub>  | Propagation Delay                                           | INx to OUTx<br>$C_L = 20 \text{ pF}, R_L = 100 \text{ k}\Omega$                                     |            |                 | 5          | ns   |
|                  | Phase Noise Floor Density<br>(Notes 4 and 5)                | $\begin{array}{c} C_{L} = 20 \ \text{pF} \\ R_{L} = 100 \ \text{k}\Omega \end{array} \qquad -150$   |            | dBc/Hz          |            |      |
|                  | Additive RMS Phase Jitter<br>(Notes 5 and 6)                | $C_L = 20 \text{ pF}$<br>$R_L = 100 \text{ k}\Omega$<br>Offset Frequency Range:<br>50 kHz to 10 MHz |            | 0.15            | 0.25       | ps   |
| DC               | Output Duty Cycle (Note 7)                                  | Input Duty Cycle = 50%,<br>Min Input Slew Rate = 1 V/ns                                             | 45         |                 | 55         | %    |
| tr/tf            | Output Rise/Fall Times                                      | 0.2 * V <sub>DD</sub> to 0.8 * VDD<br>C <sub>L</sub> = 20 pF<br>R <sub>L</sub> = 100 kΩ             |            |                 | 2          | ns   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. White noise floor.

5. This parameter refers to the random jitter only.

- 6. The output RMS phase jitter can be calculated using the following equation:
- $(Output RMS Phase Jitter)^2 = (Input RMS Phase Jitter)^2 + (Additive RMS Phase Jitter)^2$

7. Measured with input voltage swing from 0 V to 1.8 V.



Figure 3. Typical Test Setup for Evaluation



Figure 4. Typical Phase Noise Plot at 50 MHz Carrier Frequency

#### **ORDERING INFORMATION**

| Device       | Package              | Shipping <sup>†</sup> |
|--------------|----------------------|-----------------------|
| NB3U23CSQTCG | SC-70-6<br>(Pb-Free) | 3000 / Tape & Reel    |
| NB3U23CMNTAG | UDFN6<br>(Pb-Free)   | 3000 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 98AON81510F         | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | UDFN6 1.2X1.4, 0.4P |                                                                                                                                                                                     | PAGE 1 OF 1 |  |  |  |  |
| ON Semiconductor and ()) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the<br>rights of others. |                     |                                                                                                                                                                                     |             |  |  |  |  |

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales