

# 128Kx36 Pipelined SRAM with NoBL<sup>™</sup> Architecture

#### Features

- Zero Bus Latency, no dead cycles between write and read cycles
- Fast clock speed: 143, 133 and 100 MHzInternally synchronized registered outputs eliminate the need to control OE
- Single 3.3V –5% and +5% power supply V<sub>CC</sub>
- Separate V<sub>CCQ</sub> for 3.3V or 2.5V I/O
- Single R/W (Read/Write) control pin
- Positive clock-edge triggered, address, data, and control signal registers for fully pipelined applications
- Interleaved or linear 4-word burst capability
- Individual byte write (BWa–BWd) control (may be tied LOW)
- CKE pin to enable clock and suspend operations
- Three chip enables for simple depth expansion
- Snooze Mode for low-power standby
- Automatic power-down
- Packaged in a JEDEC standard 100-pin TQFP package

#### **Functional Description**

The CY7C1350A/GVT71128ZC36 SRAM are designed to eliminate dead cycles when transitioning from Read to Write or vice versa. This SRAM is optimized for 100 percent bus utilization and achieve Zero Bus Latency (ZBL)/No Bus Latency<sup>™</sup> (NoBL<sup>™</sup>). It integrates 131,072x36 SRAM cells with advanced synchronous peripheral circuitry and a 2-bit counter for internal burst operation. The Cypress Synchronous Burst SRAM family employs high-speed, low-power CMOS designs using advanced triple-layer polysilicon, double-layer metal technology. Each memory cell consists of four transistors and two high-valued resistors.

All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, depth-expansion

Chip Enables ( $\overline{CE}$ ,  $\overline{CE}_2$  and  $CE_2$ ), Cycle Start Input (ADV/ $\overline{LD}$ ), Clock Enable (CKE), Byte Write Enables (BWa, BWb, BWc, and BWd), and Read-Write Control (R/W).

Address and control signals are applied to the SRAM during one clock cycle, and two cycles later, its associated data occurs, either read or write.

A clock enable  $(\overline{\text{CKE}})$  pin allows operation of the CY7C1350A/GVT71128ZC36 to be suspended as long as necessary. All synchronous inputs are ignored when  $(\overline{\text{CKE}})$  is HIGH and the internal device registers will hold their previous values.

There are three chip enable pins ( $\overline{CE}$ ,  $\overline{CE}_2$ ,  $\overline{CE}_2$ ) that allow the user to deselect the device when desired. If any one of these three are not active when ADV/LD is LOW, no new memory operation can be initiated and any burst cycle in progress is stopped. However, any pending data transfers (read or write) will be completed. The data bus will be in high-impedance state two cycles after chip is deselected or a write cycle is initiated.

The CY7C1350A/GVT71128ZC36 has an on-chip 2-bit burst counter. In the burst mode, the CY7C1350A/GVT71128ZC36 provides four cycles of data for a single address presented to the SRAM. The order of the burst sequence is defined by the MODE input pin. The MODE pin selects between linear and interleaved burst sequence. The ADV/LD signal is used to load a new external address (ADV/LD = LOW) or increment the internal burst counter (ADV/LD = HIGH)

Output Enable ( $\overline{\text{OE}}$ ), Snooze Enable (ZZ) and <u>burst</u> sequence select (MODE) are the asynchronous signals. OE can be used to disable the outputs at any given time. ZZ may be tied to LOW if it is not used.

The CY7C1350A/GVT71128ZC36 utilizes a high-performance high-volume 3.3V CMOS process, and is packaged in a JEDEC Standard 14-mm x 20-mm 100-pin plastic quad flatpack (TQFP) for high board density.

#### **Selection Guide**

|                                   |       | 7C1350A-143<br>71128ZC36-4 | 7C1350A-133<br>71128ZC36-5 | 7C1350A-133<br>71128ZC36-6 | 7C1350A-100<br>71128ZC36-7 |
|-----------------------------------|-------|----------------------------|----------------------------|----------------------------|----------------------------|
| Maximum Access Time (ns)          |       | 4.0                        | 4.2                        | 4.2                        | 5.0                        |
| Maximum Operating Current (mA)    | Com'l | 400                        | 380                        | 380                        | 300                        |
| Maximum CMOS Standby Current (mA) | Com'l | 10                         | 10                         | 10                         | 10                         |

No Bus Latency and NoBL are trademarks of Cypress Semiconductor Corporation.

3901 North First Street •

San Jose

CA 95134
 408-943-2600
 Revised September 12, 2001





Note:

1. The Functional Block Diagram illustrates simplified device operation. See Truth Table, pin descriptions and timing diagrams for detailed information.



### **Pin Configurations**



#### **Pin Descriptions**

| TQFP Pins                                                                              | Name                                       | Туре                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------------------------------------------------------------------|--------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 37,<br>36,<br>32, 33, 34, 35,<br>44, 45, 46, 47,<br>48, 49, 50, 81,<br>82, 83, 99, 100 | SA0,<br>SA1,<br>SA                         | Input-<br>Synchronous | Synchronous Address Inputs: The address register is triggered by a combination of the rising edge of CLK, ADV/LD LOW, CKE LOW and true chip enables. SA0 and SA1 are the two least significant bits of the address field and set the internal burst counter if burst cycle is initiated.                                                                                                                                                                                                                                                                                                                  |
| 93,<br>94,<br>95,<br>96                                                                | <u>BWa</u> ,<br><u>BWb,</u><br>BWc,<br>BWd | Input-<br>Synchronous | Synchronous Byte Write Enables: Each 9-bit byte has its own active LOW byte write enable. On load write cycles (when R/W and ADV/LD are sampled LOW), the appropriate byte write signal (BWx) must be valid. The byte write signal must also be valid on each cycle of a burst write. Byte write signals are ignored when R/W is sampled <u>HIGH</u> . The appropriate byte(s) of data are written into the device two cycles later. BWa controls DQa pins; BWb controls DQb pins; BWc controls DQc pins; BWd controls DQd pins. BWx can all be tied LOW if always doing write to the entire 36-bit word. |



# Pin Descriptions (continued)

| TQFP Pins                                                                                           | Name                            | Туре                   | Description                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------------------------------------------------------------------------------------------------|---------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 87                                                                                                  | CKE                             | Input-<br>Synchronous  | Synchronous Clock Enable Input: When $\overline{CKE}$ is sampled HIGH, all other synchronous inputs, including clock are ignored and outputs remain unchanged. The effect of CKE sampled HIGH on the device outputs is as if the LOW-to-HIGH clock transition did not occur. For normal operation, $\overline{CKE}$ must be sampled LOW at rising edge of clock.                                |
| 88                                                                                                  | R/W                             | Input-<br>Synchronous  | Read Write: $R/W$ signal is a synchronous input that identifies wh <u>eth</u> er the current loaded cycle and the subsequent burst cycles initiated by ADV/LD is a Read or Write operation. The data bus activity for the current cycle takes place two clock cycles later.                                                                                                                     |
| 89                                                                                                  | CLK                             | Input-<br>Synchronous  | Clock: This is the clock input to CY7C1350A/GVT71128ZC36. Except for $\overline{OE}$ , ZZ and MODE, all timing references for the device are made with respect to the rising edge of CLK.                                                                                                                                                                                                       |
| 98, 92                                                                                              | CE,<br>CE <sub>2</sub>          | Input-<br>Synchronous  | Synchronous Active LOW Chip Enable: $\overline{CE}$ and $\overline{CE}_2$ are used with $CE_2$ to enable the CY7C1350A/GVT71128ZC36. $\overline{CE}$ or $\overline{CE}_2$ sampled HIGH or $CE_2$ sampled LOW, along with ADV/LD LOW at the rising edge of clock, initiates a deselect cycle. The data bus will be High-Z two clock cycles after chip deselect is initiated.                     |
| 97                                                                                                  | CE <sub>2</sub>                 | Input-<br>Synchronous  | Synchronous Active HIGH Chip Enable: $CE_2$ is used with $\overline{CE}$ and $\overline{CE}_2$ to enable the chip. $CE_2$ has inverted polarity but otherwise is identical to $\overline{CE}$ and $\overline{CE}_2$ .                                                                                                                                                                           |
| 86                                                                                                  | ŌĒ                              | Input                  | Asynchronous Output Enable: $\overline{OE}$ must be LOW to read data. When $\overline{OE}$ is HIGH, the I/O pins are in high-impedance state. $\overline{OE}$ does not need to be actively controlled for read and write cycles. In normal operation, $\overline{OE}$ can be tied LOW.                                                                                                          |
| 85                                                                                                  | ADV/Ē<br>D                      | Input-<br>Synchronous  | Advance/Load: ADV/LD is a synchronous input that is used to load the internal registers with new address and control signals when it is sampled LOW at the rising edge of clock with the chip is selected. When ADV/LD is sampled HIGH, then the internal burst counter is advanced for any burst that was in progress. The external addresses and R/W are ignored when ADV/LD is sampled HIGH. |
| 31                                                                                                  | MODE                            | Input-<br>Static       | Burst Mode: When MODE is HIGH or NC, the interleaved burst sequence is selected. When MODE is LOW, the linear burst sequence is selected. MODE is a static DC input.                                                                                                                                                                                                                            |
| 64                                                                                                  | ZZ                              | Input-<br>Asynchronous | Snooze Enable: This active HIGH input puts the device in low power consumption standby mode. For normal operation, this input has to be either LOW or NC.                                                                                                                                                                                                                                       |
| 52, 53, 56-59,<br>62, 63, 68, 69,<br>72-75, 78, 79<br>2, 3, 6–9, 12, 13<br>18, 19, 22–25,<br>28, 29 | DQa<br>DQb<br>DQc<br>DQd        | Input/<br>Output       | Data Inputs/Outputs: Both the data input path and data output path are registered<br>and triggered by the rising edge of CLK. Byte "a" is DQa pins; Byte "b" is DQb<br>pins; Byte "c" is DQc pins; Byte "d" is DQd pins.                                                                                                                                                                        |
| 51, 80, 1, 30                                                                                       | DQPa,<br>DQPb,<br>DQPc,<br>DQPd | Input/<br>Output       | Parity Inputs/Outputs: Both the data input path and data output path are registered<br>and triggered by the rising edge of CLK. DQPa is parity bit for Byte "a"; DQPb is<br>parity bit for Byte "b"; DQPc is parity bit for Byte "c"; DQPd is parity bit for Byte "d".                                                                                                                          |
| 14, 15, 16, 41,<br>65, 66, 91                                                                       | V <sub>CC</sub>                 | Supply                 | Power Supply: +3.3V –5% and +5%.                                                                                                                                                                                                                                                                                                                                                                |
| 5, 10, 17, 21, 26,<br>40, 55, 60, 67,<br>71, 76, 90                                                 | V <sub>SS</sub>                 | Ground                 | Ground: GND.                                                                                                                                                                                                                                                                                                                                                                                    |
| 4, 11, 20, 27, 54,<br>61, 70, 77                                                                    | V <sub>CCQ</sub>                | I/O Supply             | Output Buffer Supply: +3.3V –0.165V and +0.165V for 3.3V I/O. +2.5V –0.125V and +0.4V for 2.5V I/O.                                                                                                                                                                                                                                                                                             |
| 38, 39, 42, 43,<br>83, 84                                                                           | NC                              | -                      | No Connect: These signals are not internally connected. It can be left floating or be connected to $\rm V_{\rm CC}$ or to GND.                                                                                                                                                                                                                                                                  |



#### **Interleaved Burst Address Table** (MODE = $V_{CC}$ or NC)

| First<br>Address<br>(external) | Second<br>Address<br>(internal) | Third<br>Address<br>(internal) | Fourth<br>Address<br>(internal) <sup>[2]</sup> |
|--------------------------------|---------------------------------|--------------------------------|------------------------------------------------|
| AA <sub>00</sub>               | AA <sub>01</sub>                | AA <sub>10</sub>               | AA <sub>11</sub>                               |
| AA <sub>01</sub>               | AA <sub>00</sub>                | AA <sub>11</sub>               | AA <sub>10</sub>                               |
| AA <sub>10</sub>               | AA <sub>11</sub>                | AA <sub>00</sub>               | AA <sub>01</sub>                               |
| AA <sub>11</sub>               | AA <sub>10</sub>                | AA <sub>01</sub>               | AA <sub>00</sub>                               |

#### **Linear Burst Address Table** $(MODE = V_{SS})$

| First<br>Address<br>(external) | Second<br>Address<br>(internal) | Third<br>Address<br>(internal) | Fourth<br>Address<br>(internal) <sup>[2]</sup> |
|--------------------------------|---------------------------------|--------------------------------|------------------------------------------------|
| AA <sub>00</sub>               | AA <sub>01</sub>                | AA <sub>10</sub>               | AA <sub>11</sub>                               |
| AA <sub>01</sub>               | AA <sub>10</sub>                | AA <sub>11</sub>               | AA <sub>00</sub>                               |
| AA <sub>10</sub>               | AA <sub>11</sub>                | AA <sub>00</sub>               | AA <sub>01</sub>                               |
| AA <sub>11</sub>               | AA <sub>00</sub>                | AA <sub>01</sub>               | AA <sub>10</sub>                               |

### Partial Truth Table for Read/Write<sup>[3]</sup>

| Function                                | R/W | BWa | BWb | BWc | BWd |
|-----------------------------------------|-----|-----|-----|-----|-----|
| Read                                    | Н   | Х   | Х   | Х   | Х   |
| No Write                                | L   | Н   | Н   | Н   | Н   |
| Write Byte a (DQa, DQPa) <sup>[4]</sup> | L   | L   | Н   | Н   | Н   |
| Write Byte b (DQb, DQPb) <sup>[4]</sup> | L   | Н   | L   | Н   | Н   |
| Write Byte c (DQc, DQPc) <sup>[4]</sup> | L   | Н   | Н   | L   | Н   |
| Write Byte d (DQd, DQPd) <sup>[4]</sup> | L   | Н   | Н   | Н   | L   |
| Write all bytes                         | L   | L   | L   | L   | L   |

# Functional Timing Diagram<sup>[5, 6]</sup>

| CYCLE                               | n+19             | n+20             | n+21             | n+22             | n+23             | n+24             | n+25             | n+26             | n+27             |
|-------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| CLOCK                               |                  |                  |                  |                  |                  |                  |                  |                  |                  |
| ADDRESS<br>(SA0, SA1, SA)           | A <sub>19</sub>  | A <sub>20</sub>  | A <sub>21</sub>  | A <sub>22</sub>  | A <sub>23</sub>  | A <sub>24</sub>  | A <sub>25</sub>  | A <sub>26</sub>  | A <sub>27</sub>  |
| CONTROL<br>(R/W#, BWx#,<br>ADV/LD#) | C <sub>19</sub>  | C <sub>20</sub>  | C <sub>21</sub>  | C <sub>22</sub>  | C <sub>23</sub>  | C <sub>24</sub>  | C <sub>25</sub>  | C <sub>26</sub>  | C <sub>27</sub>  |
| DATA<br>DQ[a:d]<br>DQP[a:d]         | DQ <sub>17</sub> | DQ <sub>18</sub> | DQ <sub>19</sub> | DQ <sub>20</sub> | DQ <sub>21</sub> | DQ <sub>22</sub> | DQ <sub>23</sub> | DQ <sub>24</sub> | DQ <sub>25</sub> |

#### Notes:

Upon completion of the Burst sequence, the counter wraps around to its initial state and continues counting.
 L means logic LOW. H means logic HIGH. X means "Don't Care."
 Multiple bytes may be selected during the same cycle.
 This assumes that CKE, CE, CE<sub>2</sub> and CE<sub>2</sub> are all True.

All addresses, control and data-in are only required to meet set-up and hold time with respect to the rising edge of clock. Data out is valid after a clock-to-data delay from the rising edge of clock. 6.



#### Truth Table<sup>[7, 8, 9, 10, 11, 12, 13, 14, 15]</sup>

| OPERATION                                        | Previous<br>Cycle | Address<br>Used | R/W | ADV/LD | CE | CKE | BWx | OE | DQ<br>(2 cycles later) |
|--------------------------------------------------|-------------------|-----------------|-----|--------|----|-----|-----|----|------------------------|
| Deselect Cycle                                   | Х                 | Х               | Х   | L      | Н  | L   | Х   | Х  | High-Z                 |
| Continue Deselect/NOP <sup>[16]</sup>            | Deselect          | Х               | Х   | Н      | Х  | L   | Х   | Х  | High-Z                 |
| Read Cycle (Begin Burst)                         | Х                 | External        | Н   | L      | L  | L   | Х   | Х  | Q                      |
| Read Cycle (Continue Burst) <sup>[16]</sup>      | Read              | Next            | Х   | Н      | Х  | L   | Х   | Х  | Q                      |
| Dummy Read (Begin Burst) <sup>[17]</sup>         | Х                 | External        | Н   | L      | L  | L   | Х   | Н  | High-Z                 |
| Dummy Read (Continue Burst) <sup>[16, 17]</sup>  | Read              | Next            | Х   | Н      | Х  | L   | Х   | Н  | High-Z                 |
| Write Cycle (Begin Burst)                        | Х                 | External        | L   | L      | L  | L   | L   | Х  | D                      |
| Write Cycle (Continue Burst) <sup>[16]</sup>     | Write             | Next            | Х   | Н      | Х  | L   | L   | Х  | D                      |
| Abort Write (Begin Burst) <sup>[17]</sup>        | Х                 | External        | L   | L      | L  | L   | Н   | Х  | High-Z                 |
| Abort Write (Continue Burst) <sup>[16, 17]</sup> | Write             | Next            | Х   | Н      | Х  | L   | Н   | Х  | High-Z                 |
| Ignore Clock Edge/NOP <sup>[18]</sup>            | Х                 | Х               | Х   | Н      | Х  | Н   | Х   | Х  | -                      |

#### Notes:

L means logic LOW. H means logic HIGH. X means "Don't Care." High-Z means High Impedance. BWx = L means [BWa\*BWb\*BWc\*BWd] equals LOW. BWx = H means [BWa\*BWb\*BWc\*BWd] equals HIGH.
 CE equals H means CE and CE<sub>2</sub> are LOW along with CE<sub>2</sub> being HIGH. CE equals L means CE or CE<sub>2</sub> is HIGH or CE<sub>2</sub> is LOW. CE equals X means CE, CE<sub>2</sub>.

and CE2 are "Don't Care."

BWa enables WRITE to byte "a" (DQa pins). BWb enables WRITE to byte "b" (DQb pins). BWc enables WRITE to byte "c" (DQc pins). BWd enables WRITE to 9.

10.

Bwa enables WRTE to byte "a" (DQa pins). Bwb enables WRTE to byte "b" (DQb pins). Bwc enables WRTE to byte "c" (DQc pins). Bwd enables WRTE to byte "d" (DQd pins). The device is not in Snooze Mode, i.e. the ZZ pin is LOW. During Snooze Mode, the ZZ pin is HIGH and all the address pins and control pins are "Don't Care." The SNOOZE MODE can only be entered two cycles after the Write cycle, otherwise the Write cycle may not be completed. All inputs, except OE, ZZ, and MODE pins, must meet set-up time and hold time specification against the clock (CLK) LOW-to-HIGH transition edge. OE may be tied to LOW for all the operation. This device automatically turns off the output driver during WRITE cycle. Device outputs are ensured to be in High-Z during device power-up. This device contains a 2-bit burst counter. The address counter is incremented for all Continue Burst cycles. Address wraps to the initial address every fourth burst cycle. 11.

12. 13.

14. 15. burst cycle.

Continue Burst cycles, whether Read or Write, use the same control signals. The type of cycle performed, Read or Write, depends upon the RW control signal at the Begin Burst cycle. A Continue Deselect cycle can only be entered if a Deselect cycle is executed first. Dummy Read and Abort Write cycles can be entered to set up subsequent Read or Write cycles or to increment the burst counter. When an Ignore Clock Edge cycle enters, the output data (Q) will remain the same if the previous cycle is Read cycle or remain High-Z if the previous cycle is Write or Deselect cycle. 16. 17.

18.



# CY7C1350A/GVT71128ZC36

### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Voltage on $V_{CC}$ Supply Relative to $V_{SS}$ | –0.5V to +4.6V                 |
|-------------------------------------------------|--------------------------------|
| V <sub>IN</sub>                                 | –0.5V to V <sub>CC</sub> +0.5V |
| Storage Temperature (plastic)                   | 55°C to +125°C                 |
| Junction Temperature                            | +125°C                         |

| Power Dissipation            | 2.0W  |
|------------------------------|-------|
| Short Circuit Output Current | 50 mA |

#### **Operating Range**

| Range | Ambient<br>Temperature <sup>[19]</sup> | V <sub>CC</sub> /V <sub>CCQ</sub> |
|-------|----------------------------------------|-----------------------------------|
| Com'l | 0°C to +70°C                           | $3.3V \pm 5\%$                    |

Electrical Characteristics Over the Operating Range <sup>[20]</sup>

| Parameter        | Description                                       | Test Conditions                                   | Min.  | Max.                 | Unit |
|------------------|---------------------------------------------------|---------------------------------------------------|-------|----------------------|------|
| V <sub>IHD</sub> | Input High (Logic 1) Voltage <sup>[21, 22]</sup>  | Data Inputs (DQxx)                                | 2.0   | V <sub>CC</sub> +0.3 | V    |
| V <sub>IH</sub>  |                                                   | All Other Inputs                                  | 2.0   | 4.6                  | V    |
| V <sub>II</sub>  | Input Low (Logic 0) Voltage <sup>[21, 22]</sup>   |                                                   | -0.5  | 0.8                  | V    |
| IL               | Input Leakage Current                             | $0V \le V_{IN} \le V_{CC}$                        | -     | 5                    | μΑ   |
| IL               | MODE and ZZ Input Leakage Current <sup>[21]</sup> | $0V \le V_{IN} \le V_{CC}$                        | -     | 30                   | μΑ   |
| IL <sub>O</sub>  | Output Leakage Current                            | Output(s) disabled, $0V \leq V_{OUT} \leq V_{CC}$ | -     | 5                    | μΑ   |
| V <sub>OH</sub>  | Output High Voltage <sup>[21]</sup>               | $I_{OH} = -5.0$ mA for 3.3V I/O                   | 2.4   |                      | V    |
|                  |                                                   | $I_{OH} = -1.0$ mA for 2.5V I/O                   | 2.0   |                      | V    |
| V <sub>OL</sub>  | Output Low Voltage <sup>[21]</sup>                | I <sub>OL</sub> = 8.0 mA                          |       | 0.4                  | V    |
| V <sub>CC</sub>  | Supply Voltage <sup>[21]</sup>                    |                                                   | 3.135 | 3.465                | V    |
| V <sub>CCQ</sub> | I/O Supply Voltage <sup>[21]</sup>                | 3.3V I/O                                          | 3.135 | 3.465                | V    |
|                  |                                                   | 2.5V I/O                                          | 2.4   | 2.9                  | V    |

| Parameter        | Description                                                    | Conditions                                                                                                                                                                                   | Тур. | 143<br>MHz/<br>-4 | 133<br>MHz/<br>-5 | 117<br>MHz/<br>-6 | 100<br>MHz/<br>-7 | Unit |
|------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|-------------------|-------------------|-------------------|------|
| I <sub>CC</sub>  | Power Supply Current:<br>Operating <sup>[24, 25, 26, 27]</sup> | Device selected; all inputs $\leq V_{IL}$ or $\geq V_{IH}$ ; cycle time $\geq t_{KC} \underline{min}$ .; $V_{CC} = Max$ .;<br>outputs open, ADV/LD = X, f = $f_{MAX}^2$                      |      | 400               | 380               | 350               | 300               | mA   |
| I <sub>SB2</sub> | CMOS Standby <sup>[25, 26, 27]</sup>                           | Device deselected; $V_{CC} = Max.$ ;<br>all inputs $\leq V_{SS} + 0.2$ or $\geq V_{CC} - 0.2$ ;<br>all inputs static; CLK frequency = 0                                                      | 5    | 10                | 10                | 10                | 10                | mA   |
| I <sub>SB3</sub> | TTL Standby <sup>[25, 26, 27]</sup>                            | Device deselected; all inputs $\leq V_{IL}$<br>or $\geq V_{IH}$ ; all inputs static;<br>$V_{CC} = Max.$ ; CLK frequency = 0                                                                  |      | 40                | 40                | 40                | 40                | mA   |
| I <sub>SB4</sub> | Clock Running <sup>[25, 26, 27]</sup>                          | $\begin{array}{l} \text{Device deselected;} \\ \text{all inputs} \leq V_{IL} \text{ or } \geq V_{IH}; \ V_{CC} = \text{MAX;} \\ \text{CLK cycle time} \geq t_{KC} \ \text{Min.} \end{array}$ | 50   | 95                | 85                | 80                | 70                | mA   |

Notes:

19.  $T_A$  is the case temperature.

T<sub>A</sub> is the case temperature.
 Values in table are associated with the operating frequencies listed.
 All voltages referenced to V<sub>SS</sub> (GND).
 Overshoot: V<sub>H</sub> ≤ +6.0V for t ≤ t<sub>KC</sub> /2 Undershoot:V<sub>IL</sub> ≤ -2.0V for t ≤ t<sub>KC</sub> /2.
 MODE pin has an internal pull-up and ZZ pin has an internal pull-down. These two pins exhibit an input leakage current of ±50 μA.
 t<sub>CC</sub> is given with no output current. I<sub>CC</sub> increases with greater output loading and faster cycle times.
 "Device Deselected" means the device is in Power-Down mode as defined in the truth table. "Device Selected" means the device is active.
 Typical values are measured at 3.3V, 25°C, and 20 ns cycle time.
 At f = f<sub>MAX</sub>, inputs are cycling at the maximum frequency of read cycles of 1/t<sub>CYC</sub>; f = 0 means no input lines are changing.



### Capacitance<sup>[28]</sup>

| Parameter | Description                   | Test Conditions                         | Тур. | Max. | Unit |
|-----------|-------------------------------|-----------------------------------------|------|------|------|
| CI        | Input Capacitance             | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 4    | 4    | pF   |
| Co        | Input/Output Capacitance (DQ) | V <sub>CC</sub> = 3.3V                  | 7    | 6.5  | pF   |

### **Thermal Resistance**

| Description                                 | Test Conditions                                            | Symbol          | TQFP Typ. | Units |
|---------------------------------------------|------------------------------------------------------------|-----------------|-----------|-------|
| Thermal Resistance<br>(Junction to Ambient) | Still Air, soldered on a 4.25 x 1.125 inch,<br>4-layer PCB | $\Theta_{JA}$   | 25        | °C/W  |
| Thermal Resistance<br>(Junction to Case)    |                                                            | Θ <sub>JC</sub> | 9         | °C/W  |

### **AC Test Loads and Waveforms**



Note:

28. This parameter is sampled.



# Switching Characteristics Over the Operating Range<sup>[29]</sup>

|                   |                                                   | -4/<br>143 MHz |      | -5/<br>133 MHz |      | -6/<br>117 MHz |      | -7/<br>100 MHz |      |      |
|-------------------|---------------------------------------------------|----------------|------|----------------|------|----------------|------|----------------|------|------|
| Parameter         | Description                                       | Min.           | Max. | Min.           | Max. | Min.           | Max. | Min.           | Max. | Unit |
| Clock             | •                                                 |                |      |                |      | •              | •    |                |      | •    |
| t <sub>KC</sub>   | Clock Cycle Time                                  | 7.0            |      | 7.5            |      | 8.5            |      | 10             |      | ns   |
| t <sub>KH</sub>   | Clock HIGH Time                                   | 2.0            |      | 2.2            |      | 3.4            |      | 3.5            |      | ns   |
| t <sub>KL</sub>   | Clock LOW Time                                    | 2.0            |      | 2.2            |      | 3.4            |      | 3.5            |      | ns   |
| Output Time       | )<br>);;                                          | •              |      |                |      |                | •    |                |      |      |
| t <sub>KQ</sub>   | Clock to Output Valid                             |                | 4.0  |                | 4.2  |                | 4.5  |                | 5.0  | ns   |
| t <sub>KQX</sub>  | Clock to Output Invalid                           | 1.5            |      | 1.5            |      | 1.5            |      | 1.5            |      | ns   |
| t <sub>KQLZ</sub> | Clock to Output in Low-Z <sup>[28, 30, 31]</sup>  | 1.5            |      | 1.5            |      | 1.5            |      | 1.5            |      | ns   |
| t <sub>KQHZ</sub> | Clock to Output in High-Z <sup>[28, 30, 31]</sup> | 1.5            | 3.5  | 1.5            | 3.5  | 1.5            | 3.5  | 1.5            | 3.5  | ns   |
| t <sub>OEQ</sub>  | OE to Output Valid                                |                | 4.0  |                | 4.2  |                | 4.5  |                | 5.0  | ns   |
| t <sub>OELZ</sub> | OE to Output in Low-Z <sup>[28, 30, 31]</sup>     | 0              |      | 0              |      | 0              |      | 0              |      | ns   |
| t <sub>OEHZ</sub> | OE to Output in High-Z <sup>[28, 30, 31]</sup>    |                | 4    |                | 5    |                | 6    |                | 6    | ns   |
| Set-up Time       | es                                                | 1              | 1    |                |      |                |      |                |      |      |
| t <sub>S</sub>    | Address and Controls <sup>[32]</sup>              | 2.0            |      | 2.0            |      | 2.0            |      | 2.2            |      | ns   |
| t <sub>SD</sub>   | Data In <sup>[32]</sup>                           | 1.7            |      | 1.7            |      | 1.7            |      | 2.0            |      | ns   |
| Hold Times        |                                                   | 1              |      | 1              |      |                |      | 1              |      | 1    |
| t <sub>H</sub>    | Address and Controls <sup>[32]</sup>              | 0.5            |      | 0.5            |      | 0.5            |      | 0.5            |      | ns   |
| t <sub>HD</sub>   | Data In <sup>[32]</sup>                           | 0.5            |      | 0.5            |      | 0.5            |      | 0.5            |      | ns   |

Notes:

29. Test conditions as specified with the output loading as shown in part (a) of AC Test Loads unless otherwise noted. Values in table are associated with the

approximation of the output loading as shown the fait (a) of AC test Loads unless otherwise noted. Values in table are associated with operating frequencies listed.
Output loading is specified with C<sub>L</sub>=5 pF as in part (a) of AC test Loads.
At any given temperature and voltage condition, t<sub>KQHZ</sub> is less than t<sub>KQLZ</sub> and t<sub>OEHZ</sub> is less than t<sub>OELZ</sub>.
This is a synchronous device. All synchronous inputs must meet specified set-up and hold time, except for "don't care" as defined in the truth table.



#### Switching Waveforms

Read Timing<sup>[33, 34, 35, 36]</sup>



#### Notes:

- 33. Q(A1) represents the first output from the external address A1. Q(A2) represents the first output from the external address A2; Q(A2+1) represents the next output data in the burst sequence of the base address A2, etc. where address bits SA0 and SA1 are advancing for the four word burst in the sequence defined by the state of the MODE input.  $\overline{CE}_2$  timing transitions are identical to the  $\overline{CE}$  signal. For example, when  $\overline{CE}$  is LOW on this waveform,  $\overline{CE}_2$  is LOW.  $CE_2$  timing transitions are identical but
- 34. inverted to the  $\overline{CE}$  signal. For example, when  $\overline{CE}$  is LOW on this waveform,  $CE_2$  is HIGH.
- 35.
- Burst ends when new address and control are loaded into the SRAM by sampling ADV/LD LOW. R/W is "Don't Care" when the SRAM is bursting (ADV/LD sampled HIGH). The nature of the burst access (Read or Write) is fixed by the state of the R/W signal when new address and control are loaded into the SRAM. 36.



Write Timing<sup>[34, 35, 36, 37, 38]</sup>



#### Notes:

- 37. D(A<sub>1</sub>) represents the first input to the external address A1. D(A<sub>2</sub>) represents the first input to the external address A<sub>2</sub>; D(A<sub>2</sub>+1) represents the next input data in the burst sequence of the base address A<sub>2</sub>, etc. where address bits SA0 and SA1 are advancing for the four word burst in the sequence defined by the state of the MODE input.
- Individual Byte Write signals (BWx) must be valid on all write and burst-write cycles. A write cycle is initiated when R/W signal is sampled LOW when ADV/LD is sampled LOW. The byte write information comes in one cycle before the actual data is presented to the SRAM.



Read/Write Timing<sup>[34, 38, 39]</sup>



#### Note:

39.  $Q(A_1)$  represents the first output from the external address  $A_1$ .  $D(A_2)$  represents the input data to the SRAM corresponding to address  $A_2$ .



**CKE** Timing<sup>[34, 38, 39, 40]</sup>



#### Note:

40. CKE when sampled HIGH on the rising edge of clock will block that L-H transition of the clock from propagating into the SRAM. The part will behave as if the L-H clock transition did not occur. All internal register in the SRAM will retain their previous state.



**CE** Timing<sup>[34, 38, 41, 42]</sup>



#### Notes:

- 41. Q(A1) represents the first output from the external address A1. D(A3) represents the input data to the SRAM corresponding to address A3, etc.
- When either one of the Chip Enables (CE, CE<sub>2</sub>, or CE<sub>2</sub>) is sampled inactive at the rising clock edge, a chip deselect cycle is initiated. The data-bus High-Z one cycle after the initiation of the deselect cycle. This allows for any pending data transfers (reads or writes) to be completed.



### **Ordering Information**

| Speed<br>(MHz) | Ordering Code                       | Package<br>Name | Package Type                                  | Operating<br>Range |
|----------------|-------------------------------------|-----------------|-----------------------------------------------|--------------------|
| 143            | CY7C1350A-143AC/<br>GVT71128ZC36T-4 | A101            | 100-Lead 14 x 20 x 1.4 mm Thin Quad Flat Pack | Commercial         |
| 133            | CY7C1350A-133AC/<br>GVT71128ZC36T-5 | A101            | 100-Lead 14 x 20 x 1.4 mm Thin Quad Flat Pack |                    |
| 133            | CY7C1350A-133AC/<br>GVT71128ZC36T-6 | A101            | 100-Lead 14 x 20 x 1.4 mm Thin Quad Flat Pack |                    |
| 100            | CY7C1350A-100AC/<br>GVT71128ZC36T-7 | A101            | 100-Lead 14 x 20 x 1.4 mm Thin Quad Flat Pack |                    |

#### Package Diagram

100-Pin Thin Plastic Quad Flatpack (14 x 20 x 1.4 mm) A101

DIMENSIONS ARE IN MILLIMETERS.



51-85050-A

© Cypress Semiconductor Corporation, 2001. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems where a malfunction or failure may reasonably be and in doing so indemnifies Cypress Semiconductor against all charges.



| Document Title: CY7C1350A/GVT71128ZC36 128Kx36 Pipelined SRAM with NoBL™ Architecture<br>Document Number: 38-05124 |                                                     |          |     |                                                         |  |  |  |
|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------|-----|---------------------------------------------------------|--|--|--|
| REV.                                                                                                               | ECN NO. ISSUE ORIG. OF CHANGE DESCRIPTION OF CHANGE |          |     |                                                         |  |  |  |
| **                                                                                                                 | 108315                                              | 09/25/01 | BRI | New Cypress data sheet—converted from Galvantech format |  |  |  |