

# 9Mb QDR™ SRAM 2-WORD BURST

#### MT54V512H18A

#### **Features**

- 9Mb Density (512K x 18)
- Separate independent read and write data ports with concurrent transactions
- 100 percent bus utilization DDR READ and WRITE operation
- High-frequency operation with future migration to higher clock frequencies
- · Fast clock to valid data times
- Full data coherency, providing most current data
- Two-tick burst counter for low DDR transaction size
- Double data rate operation on read and write ports
- Two input clocks (K and K#) for precise DDR timing at clock rising edges only
- Two output clocks (C and C#) for precise flight time and clock skew matching—clock and data delivered together to receiving device
- Single address bus
- Simple control logic for easy depth expansion
- Internally self-timed, registered writes
- +2.5V core and HSTL I/O
- Clock-stop capability
- 13mm x 15mm, 1mm pitch, 11 x 15 grid FBGA package
- User-programmable impedence output
- JTAG boundary scan

| OPTIONS                                          | MARKING <sup>1</sup> |
|--------------------------------------------------|----------------------|
| Clock Cycle Timing                               |                      |
| 6ns (167 MHz)                                    | -6                   |
| 7.5ns (133 MHz)                                  | -7.5                 |
| 10ns (100 MHz)                                   | -10                  |
| • Configurations 512K x 18                       | MT54V512H18A         |
| • Package<br>165-ball, 13mm x 15mm FBGA<br>NOTE: | F                    |

<sup>1.</sup> A Part Marking Guide for the FBGA devices can be found on Micron's Web site—http://www.micron.com/numberguide.



**Table 1: Valid Part Numbers** 

| PART NUMBER      | DESCRIPTION           |
|------------------|-----------------------|
| MT54V512H18AF-xx | 512K x 18, QDRb2 FBGA |

## **General Description**

The Micron<sup>®</sup> QDR<sup>TM</sup> (Quad Data Rate<sup>TM</sup>) synchronous, pipelined burst SRAM employs high-speed, lowpower CMOS designs using an advanced 6T CMOS process. The QDR architecture consists of two separate DDR (double data rate) ports to access the memory array. The read port has dedicated data outputs to support READ operations. The write port has dedicated data inputs to support WRITE operations. This architecture eliminates the need for high-speed bus turnaround. Access to each port is accomplished using a common address bus. Addresses for reads and writes are latched on rising edges of the K and K# input clocks, respectively. Each address location is associated with two 18-bit words that burst sequentially into or out of the device. Because data can be transferred into and out of the device on every rising edge of both clocks (K, K#, C and C#), memory bandwidth is maximized and system design is simplified by eliminating bus turnarounds.



Depth expansion is accomplished with port selects for each port (read R#, write W#) which are received at K rising edge. Port selects permit independent port operation. All synchronous inputs pass through registers controlled by the K or K# input clock rising edges. Active LOW byte writes (BW0#, BW1#) permit byte write selection. Write data and byte writes are registered on the rising edges of both K and K#. The addressing within each burst of two is fixed and sequential, beginning with the lowest address and ending with the highest one. All synchronous data outputs pass through output registers controlled by the rising edges of the output clocks (C and C# if provided, otherwise K and K#).

Four balls are used to implement JTAG test capabilities: test mode select (TMS), test data-in (TDI), test clock (TCK), and test data-out (TDO). JTAG circuitry is used to serially shift data to and from the SRAM. JTAG inputs use JEDEC-standard 2.5V I/O levels to shift data during this testing mode of operation.

The SRAM operates from a +2.5V power supply, and all inputs and outputs are HSTL-compatible. The device is ideally suited for applications that benefit from a high-speed, fully-utilized DDR data bus.

Please refer to Micron's Web site (www.micron.com/sramds) for the latest data sheet.

## **READ/WRITE Operations**

All bus transactions operate on an uninterruptable burst of two data, requiring one full clock cycle of bus utilization. The resulting benefit is that short data

transactions can remain in operation on both buses providing that the address rate can be maintained by the system (2x the clock frequency).

READ cycles are pipelined. The request is initiated by asserting R# LOW at K rising edge. Data is delivered after the next rising edge of K using C and C# as the output timing references, or using K and K#, if C and C# are tied HIGH. If C and C# are tied HIGH, they may not be toggled during device operation. Output tristating is automatically controlled such that the bus is released if no data is being delivered. This permits banked SRAM systems with no complex OE timing generation. Back-to-back READ cycles are initiated every K rising edge.

WRITE cycles are initiated by W# LOW at K rising edge. The address for the WRITE cycle is provided at the following K# rising edge. Data is expected at the rising edge of K and K#, beginning at the same K which initiated the cycle. Write registers are incorporated to facilitate pipelined, self-timed WRITE cycles and to provide fully coherent data for all combinations of READs and WRITEs. A READ can immediately follow a WRITE even if they are to the same address. Although the WRITE data has not been written to the memory array, the SRAM will deliver the data from the write register instead of using the older data from the memory array. The latest data is always utilized for all bus transactions. WRITE cycles can be initiated on every K rising edge.

Figure 2: Functional Block Diagram: 512K x 18



#### NOTE

- 1. The functional block diagram illustrates simplified device operation. See truth tables, ball descriptions, and timing diagramsfor detailed information.
- 2. n = 18



### **BYTE WRITE Operations**

BYTE WRITE operations are supported. The active LOW byte write controls, BW0# and BW1#, are registered coincident with their corresponding data. This feature can eliminate the need for some READ/MOD-IFY/WRITE cycles, collapsing it to a single BYTE WRITE operation in some instances.

# Programmable Impedance Output Buffer

The QDR SRAM is equipped with programmable impedance output buffers. This allows a user to match the driver impedance to the system. To adjust the impedance, an external precision resistor (RQ) is connected between the ZQ ball and Vss. The value of the resistor must be five times the desired impedance. For example, a  $350\Omega$  resistor is required for an output impedance of  $70\Omega$ . To ensure that output impedance is one fifth the value of RQ (within 10 percent), the range of RQ is  $175\Omega$  to  $350\Omega$ . Alternately, the ZQ ball can be connected directly to VDDQ, which will place the device in a minimum impedance mode.

Output impedance updates may be required because, over time, variations may occur in supply voltage and temperature. The device samples the value of RQ. Impedance updates are transparent to the system; they do not affect device operation, and all data sheet timing and current specifications are met during an update.

The device will power up with an output impedance set at  $50\Omega$ . To guarantee optimum output driver impedance after power-up, the SRAM needs 1,024

cycles to update the impedance. The user can operate the part with fewer than 1,024 clock cycles, but optimal output impedance is not guaranteed.

#### **Clock Considerations**

The device does not utilize internal phase-locked loops and can therefore be placed into a stopped-clock state to minimize power without lengthy restart times. It is strongly recommended that the clocks operate for a number of cycles prior to initiating commands to the SRAM. This delay permits transmission line charging effects to be overcome and allows the clock timing to be nearer to its steady-state value.

### **Single Clock Mode**

The SRAM can be used with the single K, K# clock pair by tying C and C# HIGH. In this mode, the SRAM will use K and K# in place of C and C#. This mode provides the most rapid data output but does not compensate for system clock skew and flight times.

### **Depth Expansion**

Port select inputs are provided for the read and write ports. This allows for easy depth expansion. Both port selects are sampled on the rising edge of K only. Each port can be independently selected and deselected and do not affect the operation of the opposite port. All pending transactions are completed prior to a port deselecting.

Figure 3: Application Example





# Table 2: Ball Assignment (Top View) 165-Ball FBGA

|   | 1   | 2                   | 3                  | 4    | 5    | 6   | 7    | 8    | 9                  | 10                  | 11  |
|---|-----|---------------------|--------------------|------|------|-----|------|------|--------------------|---------------------|-----|
| A | DNU | Vss/SA <sup>1</sup> | NC/SA <sup>2</sup> | W#   | BW1# | K#  | NC   | R#   | NC/SA <sup>3</sup> | Vss/SA <sup>4</sup> | DNU |
| В | NC  | Q9                  | D9                 | SA   | NC   | К   | BW0# | SA   | NC                 | NC                  | Q8  |
| c | NC  | NC                  | D10                | Vss  | SA   | SA  | SA   | Vss  | NC                 | Q7                  | D8  |
| D | NC  | D11                 | Q10                | Vss  | Vss  | Vss | Vss  | Vss  | NC                 | NC                  | D7  |
| E | NC  | NC                  | Q11                | VddQ | Vss  | Vss | Vss  | VddQ | NC                 | D6                  | Q6  |
| F | NC  | Q12                 | D12                | VddQ | VDD  | Vss | VDD  | VDDQ | NC                 | NC                  | Q5  |
| G | NC  | D13                 | Q13                | VddQ | VDD  | Vss | VDD  | VddQ | NC                 | NC                  | D5  |
| н | NC  | VREF                | VddQ               | VddQ | VDD  | Vss | VDD  | VddQ | VddQ               | VREF                | ZQ  |
| J | NC  | NC                  | D14                | VddQ | VDD  | Vss | VDD  | VddQ | NC                 | Q4                  | D4  |
| K | NC  | NC                  | Q14                | VddQ | VDD  | Vss | VDD  | VddQ | NC                 | D3                  | Q3  |
| L | NC  | Q15                 | D15                | VddQ | Vss  | Vss | Vss  | VddQ | NC                 | NC                  | Q2  |
| М | NC  | NC                  | D16                | Vss  | Vss  | Vss | Vss  | Vss  | NC                 | Q1                  | D2  |
| N | NC  | D17                 | Q16                | Vss  | SA   | SA  | SA   | Vss  | NC                 | NC                  | D1  |
| P | NC  | NC                  | Q17                | SA   | SA   | С   | SA   | SA   | NC                 | D0                  | Q0  |
| R | TDO | TCK                 | SA                 | SA   | SA   | C#  | SA   | SA   | SA                 | TMS                 | TDI |

#### NOTE:

Expansion address: 2A for 144Mb
 Expansion address: 3A for 36Mb
 Expansion address: 9A for 18Mb
 Expansion address: 10A for 72Mb



# **Table 3: Ball Descriptions**

| SYMBOL       | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SA           | Input  | Synchronous Address Inputs: These inputs are registered and must meet the setup and hold times around the rising edge of K for READ cycles and must meet the setup and hold times around the rising edge of K# for WRITE cycles. See Ball Assignment figures for address expansion inputs. All transactions operate on a burst of two 18-bit data (one clock period of bus activity). These inputs are ignored when both ports are deselected.                                                                                         |
| R#           | Input  | Synchronous Read: When LOW, this input causes the address inputs to be registered and a READ cycle to be initiated. This input must meet setup and hold times around the rising edge of K.                                                                                                                                                                                                                                                                                                                                             |
| W#           | Input  | Synchronous Write: When LOW, this input causes the address inputs to be registered and a WRITE cycle to be initiated. This input must meet setup and hold times around the rising edge of K.                                                                                                                                                                                                                                                                                                                                           |
| BW0#<br>BW1# | Input  | Synchronous Byte Writes: When LOW, these inputs cause their respective bytes to be registered and written if W# had initiated a WRITE cycle. These signals must meet setup and hold times around the rising edges of K and K# for each of the two rising edges comprising the WRITE cycle. BW0# controls D0:D8, and BW1# controls D9:D17. See Ball Assignment figures for signal to data relationships.                                                                                                                                |
| K<br>K#      | Input  | Input Clock: This input clock pair registers address and control inputs on the rising edge of K, and registers data on the rising edge of K and the rising edge of K#. K# is ideally 180 degrees out of phase with K. All synchronous inputs must meet setup and hold times around the clock rising edges.                                                                                                                                                                                                                             |
| C<br>C#      | Input  | Output Clock: This clock pair provides a user-controlled means of tuning device output data. The rising edge of C is used as the output timing reference for the first output data. The rising edge of C# is used as the output reference for second output data. Ideally, C# is 180 degrees out of phase with C. C and C# may be tied HIGH to force the use of K and K# as the output reference clocks instead of having to provide C and C# clocks. If tied HIGH, these inputs may not be allowed to toggle during device operation. |
| TMS<br>TDI   | Input  | IEEE 1149.1 Test Inputs: JEDEC-standard 2.5V I/O levels. These balls may be left as No Connects if the JTAG function is not used in the circuit.                                                                                                                                                                                                                                                                                                                                                                                       |
| TCK          | Input  | IEEE 1149.1 Clock Input: JEDEC-standard 2.5V I/O levels. This ball must be tied to Vss if the JTAG function is not used in the circuit.                                                                                                                                                                                                                                                                                                                                                                                                |
| VREF         | Input  | HSTL Input Reference Voltage: Nominally VDDQ/2, but may be adjusted to improve system noise margin. Provides a reference voltage for the HSTL input buffer trip point.                                                                                                                                                                                                                                                                                                                                                                 |
| ZQ           | Input  | Output Impedance Matching Input: This input is used to tune the device outputs to the system data bus impedance. DQ output impedance is set to 0.2 x RQ, where RQ is a resistor from this ball to ground. Alternately, this ball can be connected directly to VDDQ, which enables the minimum impedance mode. This ball cannot be connected directly to GND or left unconnected.                                                                                                                                                       |
| D_           | Input  | Synchronous Data Inputs: Input data must meet setup and hold times around the rising edges of K and K# during WRITE operations. See Ball Assignment figures for ball site location of individual signals.                                                                                                                                                                                                                                                                                                                              |
| TDO          | Output | IEEE 1149.1 Test Output: 1.8V I/O level.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DNU          | Output | Do Not Use: These balls should not be used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Q_           | Output | Synchronous Data Outputs: Output data is synchronized to the respective C and C# or to K and K# rising edges if C and C# are tied HIGH. This bus operates in response to R# commands. See Ball Assignment figures for ball site location of individual signals.                                                                                                                                                                                                                                                                        |
| VDD          | Supply | Power Supply: 2.5V nominal. See DC Electrical Characteristics and Operating Conditions for range.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| VDDQ         | Supply | Power Supply: Isolated Output Buffer Supply. Nominally 2.5V. See DC Electrical Characteristics and Operating Conditions for range.                                                                                                                                                                                                                                                                                                                                                                                                     |
| Vss          | Supply | Power Supply: GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



# **Table 3: Ball Descriptions (Continued)**

| SYMBOL | TYPE | DESCRIPTION                                                                                                                |
|--------|------|----------------------------------------------------------------------------------------------------------------------------|
| NC     | _    | No Connect: These signals are not internally connected and may be connected to ground to improve package heat dissipation. |
| NC/SA  |      | These balls are reserved for higher-order address bits, respectively.                                                      |



# Figure 4: Bus Cycle State Diagram



#### NOTE:

- 1. The address is concatenated with one additional internal LSB to facilitate burst operation. The address order is always fixed as xxx . . . xxx + 0, xxx . . . xxx + 1. Bus cycle is terminated at the end of this sequence (burst count = 2).
- 2. State transitions: RD = (R# = LOW); WT = (W# = LOW).
- 3. Read and write state machines can be simultaneously active.
- 4. State machine, control timing sequence is controlled by K.



#### **Table 4: Truth Table**

Notes 1-6

| OPERATION                                                                              | К       | R# | W# | D or Q                       | D or Q                        |
|----------------------------------------------------------------------------------------|---------|----|----|------------------------------|-------------------------------|
| WRITE Cycle:<br>Load address, input write data on<br>consecutive K and K# rising edges | L→H     | Х  | L  | DA(A + 0)<br>at<br>K(t)↑     | DA(A + 1)<br>at<br>K#(t)↑     |
| READ Cycle:<br>Load address, output data on<br>consecutive C and C# rising edges       | L→H     | L  | Х  | QA(A + 0)<br>at<br>C(t + 1)↑ | QA(A + 1)<br>at<br>C#(t + 1)↑ |
| NOP: No operation                                                                      | L→H     | Н  | Н  | D = X<br>Q = High-Z          | D = X<br>Q = High-Z           |
| STANDBY: Clock stopped                                                                 | Stopped | Х  | Х  | Previous<br>State            | Previous<br>State             |

## **Table 5: BYTE WRITE Operation**

Note 7

| OPERATION                       | K   | K#  | BW0# | BW1# |
|---------------------------------|-----|-----|------|------|
| WRITE D0-17 at K rising edge    | L→H |     | 0    | 0    |
| WRITE D0-17 at K# rising edge   |     | L→H | 0    | 0    |
| WRITE D0-8 at K rising edge     | L→H |     | 0    | 1    |
| WRITE D0-8 at K# rising edge    |     | L→H | 0    | 1    |
| WRITE D9-17 at K rising edge    | L→H |     | 1    | 0    |
| WRITE D9-17 at K# rising edge   |     | L→H | 1    | 0    |
| WRITE nothing at K rising edge  | L→H |     | 1    | 1    |
| WRITE nothing at K# rising edge |     | L→H | 1    | 1    |

#### NOTE:

- 1. X means "Don't Care." H means logic HIGH. L means logic LOW. ↑ means rising edge; ↓ means falling edge.
- 2. Data inputs are registered at K and K# rising edges. Data outputs are delivered at C and C# rising edges, except if C and C# are HIGH, then data outputs are delivered at K and K# rising edges.
- 3. R# and W# must meet setup/hold times around the rising edge (LOW to HIGH) of K and are registered at the rising edge of K.
- 4. This device contains circuitry that will ensure the outputs will be in High-Z during power-up.
- 5. Refer to state diagram and timing diagrams for clarification.
- 6. It is recommended that K = K# = C = C# when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line charging symmetrically.
- 7. Assumes a WRITE cycle was initiated. BW0# and BW1# can be altered for any portion of the BURST WRITE operation provided that the setup and hold requirements are satisfied.



Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

Maximum junction temperature depends upon package type, cycle time, loading, ambient temperature, and airflow. See Micron Technical Note TN-05-14 for more information.

# **Absolute Maximum Ratings**

| Voltage on VDD Supply        |                    |
|------------------------------|--------------------|
| Relative to Vss              | 0.5V to +3.6V      |
| Voltage on VDDQ Supply       |                    |
| Relative to Vss              | 0.5V to +VDD       |
| VIN                          | 0.5V to VDD + 0.5V |
| Storage Temperature          | 55°C to +125°C     |
| Junction Temperature         | +125°C             |
| Short Circuit Output Current | ±70mA              |
| -                            |                    |

## **Table 6: DC Electrical Characteristics And Operating Conditions**

Notes appear following parameter tables;  $0^{\circ}C \le T_{A} \le +70^{\circ}C$ ;  $+2.4V \le VDD \le +2.6V$  unless otherwise noted

| DESCRIPTION                   | CONDITIONS                                       | SYMBOL    | MIN           | MAX           | UNITS | NOTES   |
|-------------------------------|--------------------------------------------------|-----------|---------------|---------------|-------|---------|
| Input High (Logic 1) Voltage  |                                                  | Vih(dc)   | VREF + 0.1    | VDDQ + 0.3    | V     | 3, 4    |
| Input Low (Logic 0) Voltage   |                                                  | VIL(DC)   | -0.3          | VREF - 0.1    | V     | 3, 4    |
| Clock Input Signal Voltage    |                                                  | Vin       | -0.3          | VDDQ + 0.3    | V     | 3, 4    |
| Input Leakage Current         | $0V \le V$ IN $\le V$ DDQ                        | ILı       | -5            | 5             | μΑ    |         |
| Output Leakage Current        | Output(s) disabled,<br>$0V \le Vin \le VddQ$ (Q) | ILO       | -5            | 5             | μΑ    |         |
| Output High Voltage           | IOH  ≤ <b>0.1mA</b>                              | Voh (Low) | VDDQ - 0.2    | VddQ          | V     | 3, 5, 7 |
| Output High Voltage           | Note 1                                           | Voн       | VDDQ/2 - 0.12 | VDDQ/2 + 0.12 | V     | 3, 5, 7 |
| Output Low Voltage            | IoL ≤ 0.1mA                                      | Vol (low) | Vss           | 0.2           | V     | 3, 5, 7 |
| Output Low Voltage            | Note 2                                           | Vol       | VDDQ/2 - 0.12 | VDDQ/2 + 0.12 | V     | 3, 5, 7 |
| Supply Voltage                |                                                  | VDD       | 2.4           | 2.6           | V     | 3       |
| Isolated Output Buffer Supply |                                                  | VddQ      | 1.4           | 1.6           | V     | 3, 6    |
| Reference Voltage             |                                                  | VREF      | 0.68          | 0.9           | V     | 3       |

# **Table 7: AC Electrical Characteristics And Operating Conditions**

Notes appear following parameter tables;  $0^{\circ}C \le T_{A} \le +70^{\circ}C$ ;  $+2.4V \le VDD \le +2.6V$  unless otherwise noted

| DESCRIPTION                  | CONDITIONS | SYMBOL  | MIN        | MAX        | UNITS | NOTES   |
|------------------------------|------------|---------|------------|------------|-------|---------|
| Input High (Logic 1) Voltage |            | VIH(AC) | VREF + 0.2 | 1          | V     | 3, 4, 8 |
| Input Low (Logic 0) Voltage  |            | VIL(AC) | _          | VREF - 0.2 | V     | 3, 4, 8 |



## **Table 8: IDD Operating Conditions and Maximum Limits**

Notes appear following parameter tables;  $0^{\circ}C \le T_{A} \le +70^{\circ}C$ ; VDD = MAX unless otherwise noted

| DESCRIPTION                            | CONDITIONS                                                                                        | SYMBOL | TYP | -6  | -7.5 | -10 | UNITS | NOTES     |
|----------------------------------------|---------------------------------------------------------------------------------------------------|--------|-----|-----|------|-----|-------|-----------|
| Operating Supply Current:<br>DDR       | All inputs ≤ VIL or ≥ VIH; Cycle time ≥ <sup>t</sup> KHKH (MIN); Outputs open                     | ldd    | 585 | 825 | 700  | 550 | mA    | 9, 10, 11 |
| Standby Supply Current:<br>NOP         | <sup>t</sup> KHKH = <sup>t</sup> KHKH (MIN);<br>Device in NOP state;<br>All addresses/data static | ISB1   | 150 | 250 | 225  | 175 | mA    | 10, 12    |
| Output Supply                          | Cycle Time = 0; Input Static                                                                      | ISB    | TBD | 75  | 75   | 75  | mA    | 10        |
| Current: DDR<br>(For information only) | CL = 15pF                                                                                         | IddQ   |     | 34  | 27   | 20  | mA    | 13        |

# **Table 9: Capacitance**

Note 14

| DESCRIPTION                       | CONDITIONS                     | SYMBOL | TYP | MAX | UNITS |
|-----------------------------------|--------------------------------|--------|-----|-----|-------|
| Address/Control Input Capacitance |                                | Cı     | 4   | 5   | pF    |
| Output Capacitance (D,Q)          | $T_A = 25^{\circ}C; f = 1 MHz$ | Co     | 6   | 7   | pF    |
| Clock Capacitance                 |                                | Сск    | 5   | 6   | pF    |

#### **Table 10: Thermal Resistance**

Note 14; notes appear following parameter tables

| DESCRIPTION                           | CONDITIONS                                | SYMBOL          | TYP | UNITS | NOTES |
|---------------------------------------|-------------------------------------------|-----------------|-----|-------|-------|
| Junction to Ambient (Airflow of 1m/s) | Soldered on a 4.25 x 1.125 inch, 4-layer, | $\theta_{JA}$   | 25  | °C/W  | 15    |
| Junction to Case (Top)                | printed circuit board                     | θ <sub>JC</sub> | 10  | °C/W  |       |
| Junction to Balls (Bottom)            |                                           | $\theta_{JB}$   | 12  | °C/W  | 16    |



# Table 11: AC Electrical Characteristics And Recommended Operating Conditions

Notes 14, 17-19; notes appear following parameter tables;  $0^{\circ}C \le T_A \le +70^{\circ}C$ ;  $+2.4V \le VDD \le +2.6V$ 

| DESCRIPTION                                                                                            | SYMBOL -6          |     | -6  | -7.5 |     | -10 |     | UNITS | NOTES  |
|--------------------------------------------------------------------------------------------------------|--------------------|-----|-----|------|-----|-----|-----|-------|--------|
| DESCRIPTION                                                                                            | STIVIBUL           | MIN | MAX | MIN  | MAX | MIN | MAX | UNITS | NOTES  |
| Clock                                                                                                  |                    |     |     |      |     |     |     |       |        |
| Clock cycle time (K, K#, C, C#)                                                                        | <sup>t</sup> KHKH  | 6.0 |     | 7.5  |     | 10  |     | ns    |        |
| Clock HIGH time (K, K#, C, C#)                                                                         | <sup>t</sup> KHKL  | 2.4 |     | 3.0  |     | 3.5 |     | ns    |        |
| Clock LOW time (K, K#, C, C#)                                                                          | <sup>t</sup> KLKH  | 2.4 |     | 3.0  |     | 3.5 |     | ns    |        |
| Clock to clock# ( $K^{\uparrow} \rightarrow K^{\dagger}$ , $C^{\uparrow} \rightarrow C^{\dagger}$ ) at | tKHK#H             | 2.7 |     | 3.4  |     | 4.6 |     | ns    |        |
| <sup>t</sup> KHKH minimum                                                                              |                    |     |     |      |     |     |     |       |        |
| Clock# to clock (K# $\uparrow \rightarrow$ K $\uparrow$ , C# $\uparrow \rightarrow$ C $\uparrow$ )at   | <sup>t</sup> K#HKH | 2.7 |     | 3.4  |     | 4.6 |     | ns    |        |
| <sup>t</sup> KHKH minimum                                                                              |                    |     |     |      |     |     |     |       |        |
| Clock to data clock ( $K\uparrow \rightarrow C\uparrow$ , $K\#\uparrow \rightarrow C\#\uparrow$ )      | <sup>t</sup> KHCH  | 0.0 | 2.0 | 0.0  | 2.5 | 0.0 | 3.0 | ns    |        |
| Output Times                                                                                           |                    |     |     |      |     |     | l . | 1     |        |
| C, C# HIGH to output valid                                                                             | <sup>t</sup> CHQV  |     | 2.5 |      | 3.0 |     | 3.0 | ns    |        |
| C, C# HIGH to output hold                                                                              | <sup>t</sup> CHQX  | 1.2 |     | 1.2  |     | 1.2 |     | ns    |        |
| C HIGH to output HIGH-Z                                                                                | <sup>t</sup> CHQZ  |     | 2.5 |      | 3.0 |     | 3.0 | ns    | 20, 21 |
| C HIGH to output LOW-Z                                                                                 | tCHQX1             | 1.2 |     | 1.2  |     | 1.2 |     | ns    | 20, 21 |
| Setup Times                                                                                            |                    |     |     |      |     | L.  |     | 1     |        |
| Address valid to K rising edge                                                                         | <sup>t</sup> AVKH  | 0.7 |     | 0.8  |     | 1.0 |     | ns    | 22     |
| Control inputs valid to K rising edge                                                                  | <sup>t</sup> IVKH  | 0.7 |     | 8.0  |     | 1.0 |     | ns    | 22     |
| Data-in valid to K, K# rising edge                                                                     | <sup>t</sup> DVKH  | 0.7 |     | 8.0  |     | 1.0 |     | ns    | 22     |
| Hold Times                                                                                             |                    |     |     |      |     |     |     |       |        |
| K rising edge to address hold                                                                          | <sup>t</sup> KHAX  | 0.7 |     | 0.8  |     | 1.0 |     | ns    | 22     |
| K rising edge to control inputs hold                                                                   | <sup>t</sup> KHIX  | 0.7 |     | 0.8  |     | 1.0 |     | ns    | 22     |
| K, K# rising edge to data-in hold                                                                      | <sup>t</sup> KHDX  | 0.7 |     | 0.8  |     | 1.0 |     | ns    | 22     |



#### **Notes**

- 1. Outputs are impedance-controlled. |IOH| = (VDDQ/2)/(RQ/5) for values of  $175\Omega \le RQ \le 350\Omega$
- 2. Outputs are impedance-controlled. IOL = (VDDQ/2)/(RQ/5) for values of  $175\Omega \le RQ \le 350\Omega$
- 3. All voltages referenced to Vss (GND).
- 4. Overshoot:  $VIH(AC) \le VDD + 0.7V$  for  $t \le {}^tKHKH/2$  Undershoot:  $VIL(AC) \ge -0.5V$  for  $t \le {}^tKHKH/2$  Power-up:  $VIH \le VDDQ + 0.3V$  and  $VDD \le 2.4V$  and  $VDDQ \le 1.4V$  for  $t \le 200ms$  During normal operation, VDDQ must not exceed VDD. R# and W# signals may not have pulse widths less than  ${}^tKHKL$  (MIN) or operate at cycle rates less than  ${}^tKHKH$  (MIN).
- 5. AC load current is higher than the shown DC values. AC I/O curves are available upon request.
- 6. For higher VDDQ voltages, contact factory for product information.
- 7. HSTL outputs meet JEDEC HSTL Class I and Class II standard.s
- 8. To maintain a valid level, the transitioning edge of the input must:
  - a. Sustain a constant slew rate from the current AC level through the target AC level, VIL(AC) or VIH(AC) b. Reach at least the target AC level
  - c. After the AC target level is reached, continue to maintain at least the target DC level, VIL(DC) or VIH(DC)
- 9. IDD is specified with no output current and increases with faster cycle times. IDDQ increases with faster cycle times and greater output loading. Typical value is measured at 7.5ns cycle time.
- 10. Typical values are measured at VDD = 2.5V, VDDQ = 1.5V, and temperature = 25°C.
- 11. Operating supply currents and burst mode currents are calculated with 50 percent READ cycles and 50 percent WRITE cycles.

- 12. NOP currents are valid when entering NOP after all pending READ and WRITE cycles are completed.
- 13. Average I/O current and power is provided for informational purposes only and is not tested. Calculation assumes that all outputs are loaded with C₁ (in farads), f = input clock frequency, half of outputs toggle at each transition (for example, n = 18 for x36), C₀ = 6pF, VDDQ = 1.5V and uses the equations: Average I/O Power as dissipated by the SRAM is:
  - $P = 0.5 \times n \times f \times VDDQ^2 \times (CL + 2CO)$ . Average IDDQ =  $n \times f \times VDDQ \times (CL + CO)$ .
- 14. This parameter is sampled.
- 15. Average thermal resistance between the die and the case top surface per MIL SPEC 883 Method 1012.1.
- 16. Junction temperature is a function of total device power dissipation and device mounting environment. Measured per SEMI G38-87.
- 17. Control input signals may not be operated with pulse widths less than <sup>t</sup>KHKL (MIN).
- 18. Test conditions as specified with the output loading as shown in Figure 5, unless otherwise noted.
- 19. If C, C# are tied HIGH, then K, K# become the references for C, C# timing parameters.
- 20. Transition is measured ±100mV from steady state voltage.
- 21. <sup>t</sup>CHQXI is greater than <sup>t</sup>CHQZ at any given voltage and temperature.
- 22. This is a synchronous device. All addresses, data, and control lines must meet the specified setup and hold times for all latching clock edges.



## **AC Test Conditions**

| Input pulse levels            | 0.25V to 1.25V |
|-------------------------------|----------------|
| Input rise and fall times     | 0.7ns          |
| Input timing reference levels | 0.75V          |
| Output reference levels       | VddQ/2         |
| ZQ for $50\Omega$ impedance   | 250Ω           |
| Output load                   | See Figure 5   |

# Figure 5: Output Load Equivalent





# Figure 6: READ/WRITE Timing



#### NOTE:

- 1. Q00 refers to output from address A0 + 0. Q01 refers to output from the next internal burst address following A0, i.e., A0 + 1.
- 2. Outputs are disabled (High-Z) one clock cycle after a NOP.
- 3. In this example, if address A0 = A1, data Q00 = D10, Q01 = D11. Write data is forwarded immediately as read results.



# IEEE 1149.1 Serial Boundary Scan (JTAG)

The SRAM incorporates a serial boundary scan test access port (TAP). This port operates in accordance with IEEE Standard 1149.1-2001 but does not have the set of functions required for full 1149.1 compliance. These functions from the IEEE specification are excluded because their inclusion places an added delay in the critical speed path of the SRAM. Note that the TAP controller functions in a manner that does not conflict with the operation of other devices using 1149.1 fully compliant TAPs. The TAP operates using JEDEC-standard 2.5V I/O logic levels.

The SRAM contains a TAP controller, instruction register, boundary scan register, bypass register, and ID register.

# Disabling the JTAG Feature

It is possible to operate the SRAM without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW (Vss) to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be connected to VDD through a pull-up resistor. TDO should be left unconnected. Upon power-up, the device will come up in a reset state which will not interfere with the operation of the device.

# Test Access Port (TAP) Test Clock (TCK)

The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK.

#### Test MODE SELECT (TMS)

The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. It is allowable to leave this ball unconnected if the TAP is not used. The ball is pulled up internally, resulting in a logic HIGH level.

# Figure 7: TAP Controller State Diagram



NOTE:

The 0/1 next to each state represents the value of TMS at the rising edge of TCK.

### Test Data-In (TDI)

The TDI ball is used to serially input information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information on loading the instruction register, see Figure 7. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most-significant bit (MSB) of any register, as illustrated in Figure 8.

### Test Data-Out (TDO)

The TDO output ball is used to serially clock dataout from the registers. The output is active depending upon the current state of the TAP state machine. (See Figure 7.) The output changes on the falling edge of TCK. TDO is connected to the least-significant bit (LSB) of any register, as depicted in Figure 8.



# Figure 8: TAP Controller Block Diagram



NOTE:

X = 69 for all configurations.

### Performing a TAP RESET

A RESET is performed by forcing TMS HIGH (VDD) for five rising edges of TCK. This RESET does not affect the operation of the SRAM and may be performed while the SRAM is operating.

At power-up, the TAP is reset internally to ensure that TDO comes up in a High-Z state.

### **TAP Registers**

Registers are connected between the TDI and TDO balls and allow data to be scanned into and out of the SRAM test circuitry. Only one register can be selected at a time through the instruction register. Data is serially loaded into the TDI ball on the rising edge of TCK. Data is output on the TDO ball on the falling edge of TCK.

# Instruction Register

Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO balls as shown in Figure 8. Upon power-up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state as described in the previous section.

When the TAP controller is in the Capture-IR state, the two LSBs are loaded with a binary "01" pattern to allow for fault isolation of the board-level serial test data path.

### **Bypass Register**

To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between the TDI and TDO balls. This allows data to be shifted through the SRAM with minimal delay. The bypass register is set LOW (VSS) when the BYPASS instruction is executed.

### **Boundary Scan Register**

The boundary scan register is connected to all the input and bidirectional balls on the SRAM. Several no connect (NC) balls are also included in the scan register to reserve balls. The SRAM has a 69-bit-long register.

The boundary scan register is loaded with the contents of the RAM I/O ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO balls when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD and SAMPLE Z instructions can be used to capture the contents of the I/O ring.

The Boundary Scan Order tables show the order in which the bits are connected. Each bit corresponds to one of the balls on the SRAM package. The MSB of the register is connected to TDI, and the LSB is connected to TDO.

## Identification (ID) Register

The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in the Identification Register Definitions table.

# **TAP Instruction Set** *Overview*

Eight different instructions are possible with the three-bit instruction register. All combinations are listed in the Instruction Codes table. Three of these instructions are listed as RESERVED and should not be used. The other five instructions are described in detail below.

The TAP controller used in this SRAM is not fully compliant to the 1149.1 convention because some of the mandatory 1149.1 instructions are not fully implemented. The TAP controller cannot be used to load address, data or control signals into the SRAM and cannot preload the I/O buffers. The SRAM does not



implement the 1149.1 commands EXTEST or INTEST or the PRELOAD portion of SAMPLE/PRELOAD; rather, it performs a capture of the I/O ring when these instructions are executed.

Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between the TDI and TDO balls. During this state, instructions are shifted through the instruction register through the TDI and TDO balls. To execute the instruction once it is shifted in, the TAP controller needs to be moved into the Update-IR state.

#### **EXTEST**

EXTEST is a mandatory 1149.1 instruction which is to be executed whenever the instruction register is loaded with all 0s. EXTEST is not implemented in the TAP controller, hence, this device is not IEEE 1149.1 compliant.

The TAP controller does recognize an all-0 instruction. When an EXTEST instruction is loaded into the instruction register, the SRAM responds as if a SAM-PLE/PRELOAD instruction has been loaded. EXTEST does not place the SRAM outputs in a High-Z state.

#### **IDCODE**

The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO balls and allows the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register upon power-up or whenever the TAP controller is given a test logic reset state.

#### SAMPLE Z

The SAMPLE Z instruction causes the boundary scan register to be connected between the TDI and TDO balls when the TAP controller is in a Shift-DR state. It also places all SRAM outputs into a High-Z state.

#### SAMPLE/PRELOAD

SAMPLE/PRELOAD is a 1149.1 mandatory instruction. The PRELOAD portion of this instruction is not implemented, so the device TAP controller is not fully 1149.1-compliant

When the SAMPLE/PRELOAD instruction is loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the inputs and bidirectional balls is captured in the boundary scan register.

The user must be aware that the TAP controller clock can only operate at a frequency up to 10 MHz, while the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output will undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This will not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible.

To guarantee that the boundary scan register will capture the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture setup plus hold time (tCS plus tCH). The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still possible to capture all other signals and simply ignore the value of the C and C# and the K and K# captured in the boundary scan register.

Once the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO balls.

Note that since the PRELOAD part of the command is not implemented, putting the TAP to the Update-DR state while performing a SAMPLE/PRELOAD instruction will have the same effect as the Pause-DR command.

#### **BYPASS**

When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between TDI and TDO. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board.

#### RESERVED

These instructions are not implemented but are reserved for future use. Do not use these instructions.



# Figure 9: TAP Timing



**Table 12: TAP DC Electrical Characteristics** 

Notes 1, 2;  $0^{\circ}C \le T_A \le +70^{\circ}C$ ;  $+2.4V \le VDD \le +2.6V$ 

| DESCRIPTION             | SYMBOL            | MIN | MAX | UNITS |
|-------------------------|-------------------|-----|-----|-------|
| Clock                   | •                 |     | •   |       |
| Clock cycle time        | <sup>t</sup> THTH | 100 |     | ns    |
| Clock frequency         | f <sub>TF</sub>   |     | 10  | MHz   |
| Clock HIGH time         | <sup>t</sup> THTL | 40  |     | ns    |
| Clock LOW time          | <sup>t</sup> TLTH | 40  |     | ns    |
| Output Times            | ,                 | II. | •   | •     |
| TCK LOW to TDO unknown  | <sup>t</sup> TLOX | 0   |     | ns    |
| TCK LOW to TDO valid    | <sup>t</sup> TLOV |     | 20  | ns    |
| TDI valid to TCK HIGH   | <sup>t</sup> DVTH | 10  |     | ns    |
| TCK HIGH to TDI invalid | <sup>t</sup> THDX | 10  |     | ns    |
| Setup Times             | ·                 | II. | •   | •     |
| TMS setup               | <sup>t</sup> MVTH | 10  |     | ns    |
| Capture setup           | <sup>t</sup> CS   | 10  |     | ns    |
| Hold Times              | ,                 | II. | •   | •     |
| TMS hold                | <sup>t</sup> THMX | 10  |     | ns    |
| Capture hold            | <sup>t</sup> CH   | 10  |     | ns    |

#### NOTE:

- 1. <sup>t</sup>CS and <sup>t</sup>CH refer to the setup and hold time requirements of latching data from the boundary scan register.
- 2. Test conditions are specified using the load in Figure 10.



## **TAP AC Test Conditions**

| Input pulse levels                   | Vss to 2.5V |
|--------------------------------------|-------------|
| Input rise and fall times            | 1ns         |
| Input timing reference levels        |             |
| Output reference levels              |             |
| Test load termination supply voltage | 1.25V       |

# Figure 10: TAP AC Output Load Equivalent



## **Table 13: TAP DC Electrical Characteristics And Operating Conditions**

 $0^{\circ}C \le T_A \le +70^{\circ}C$ ;  $+2.4V \le VDD \le +2.6V$  unless otherwise noted

| DESCRIPTION                  | CONDITIONS                                         | SYMBOL | MIN  | MAX       | UNITS | NOTES |
|------------------------------|----------------------------------------------------|--------|------|-----------|-------|-------|
| Input High (Logic 1) Voltage |                                                    | VIH    | 1.7  | VDD + 0.3 | V     | 1, 2  |
| Input Low (Logic 0) Voltage  |                                                    | VIL    | -0.3 | 0.7       | V     | 1, 2  |
| Input Leakage Current        | $0V \le VIN \le VDD$                               | ILı    | -5.0 | 5.0       | μΑ    |       |
| Output Leakage Current       | Output(s) disabled,<br>$0V \le VIN \le VDDQ (DQx)$ | ILo    | -5.0 | 5.0       | μA    |       |
| Output Low Voltage           | IoLC = 100μA                                       | Vol1   |      | 0.2       | V     |       |
| Output Low Voltage           | IOLT = 2mA                                         | Vol2   |      | 0.7       | V     | 1     |
| Output High Voltage          | Іонс = -100μΑ                                      | VoH1   | 2.1  |           | V     | 1     |
| Output High Voltage          | IOHT = -2mA                                        | Voн1   | 1.7  |           | V     | 1     |

#### NOTE:

- 1. All voltages referenced to Vss (GND).
- 2. Overshoot:  $VIH(AC) \le VDD + 0.7V$  for  $t \le {}^tKHKH/2$

Undershoot:  $VIL(AC) \ge -0.5V$  for  $t \le {}^tKHKH/2$ 

Power-up: ViH  $\leq$  +2.6 and VDD  $\leq$  +2.4V and VDDQ  $\leq$  1.4V for t  $\leq$  200ms

During normal operation, VDDQ must not exceed VDD. Control input signals (LD#, R/W#, etc.) may not have pulse widths less than <sup>t</sup>KHKL (MIN) or operate at frequencies exceeding <sup>f</sup>KF (MAX).



# **Table 14: Identification Register Definitions**

| INSTRUCTION FIELD                     | 512K X 18         | DESCRIPTION                                  |
|---------------------------------------|-------------------|----------------------------------------------|
| REVISION NUMBER (31:28)               | 000               | Version number.                              |
| DEVICE ID (28:12)                     | 00011000001000000 | 512K x 18 QDR 2-word burst.                  |
| MICRON JEDEC ID CODE (11:1)           | 00000101100       | Allows unique identification of SRAM vendor. |
| ID Register Presence<br>Indicator (0) | 1                 | Indicates the presence of an ID register.    |

# **Table 15: Scan Register Sizes**

| REGISTER NAME | BIT SIZE (x18) |
|---------------|----------------|
| Instruction   | 3              |
| Bypass        | 1              |
| ID            | 32             |
| Boundary Scan | 69             |

## **Table 16: Instruction Codes**

| INSTRUCTION    | CODE | DESCRIPTION                                                                                                                                                                                                          |
|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EXTEST         | 000  | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. This operation does not affect SRAM operations. This instruction is not 1149.1-compliant.                                         |
| IDCODE         | 001  | Loads the ID register with the vendor ID code and places the register between TDI and TDO. This operation does not affect SRAM operations.                                                                           |
| SAMPLE Z       | 010  | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces all SRAM output drivers to a High-Z state.                                                                                 |
| RESERVED       | 011  | Do Not Use: This instruction is reserved for future use.                                                                                                                                                             |
| SAMPLE/PRELOAD | 100  | Captures I/O ring contents. Places the boundary scan register between TDI and TDO.Does not affect SRAM operation. This instruction does not implement 1149.1 preload function and is therefore not 1149.1-compliant. |
| RESERVED       | 101  | Do Not Use: This instruction is reserved for future use.                                                                                                                                                             |
| RESERVED       | 110  | Do Not Use: This instruction is reserved for future use.                                                                                                                                                             |
| BYPASS         | 111  | Places the bypass register between TDI and TDO. This operation does not affect SRAM operations.                                                                                                                      |



# **Table 17: Boundary Scan (Exit) Order**

| BIT# | SIGNAL NAME | BALL ID         |
|------|-------------|-----------------|
| 1    | C#          | 6R              |
| 2    | С           | 6P              |
| 3    | SA          | 6N              |
| 4    | SA          | 7P              |
| 5    | SA          | 7N              |
| 6    | SA          | 7R              |
| 7    | SA          | 8R              |
| 8    | SA          | 8P              |
| 9    | SA          | 9R              |
| 10   | D0          | 10P             |
| 11   | Q0          | 11P             |
| 12   | D1          | 11N             |
| 13   | Q1          | 10M             |
| 14   | D2          | 11M             |
| 15   | Q2          | 11L             |
| 16   | D3          | 10K             |
| 17   | Q3          | 11K             |
| 18   | D4          | 11J             |
| 19   | ZQ          | 11H             |
| 20   | Q4          | 10J             |
| 21   | D5          | 11G             |
| 22   | Q5          | 11F             |
| 23   | D6          | 10E             |
| 24   | Q6          | 11E             |
| 25   | D7          | 11D             |
| 26   | Q7          | 10C             |
| 27   | D8          | 11C             |
| 28   | Q8          | 11B             |
| 29   | Reserved    | 11A; reads as X |
| 30   | GND/SA20    | 10A; reads as 0 |
| 31   | NC/SA18     | 9A; reads as 1  |
| 32   | SA          | 8B              |
| 33   | SA          | 7C              |
| 34   | SA          | 6C              |
| 35   | R#          | 8A              |

| BIT# | SIGNAL NAME | BALL ID        |
|------|-------------|----------------|
| 36   | BW0#        | 7B             |
| 37   | K           | 6B             |
| 38   | K#          | 6A             |
| 39   | BW1#        | 5A             |
| 40   | W#          | 4A             |
| 41   | SA          | 5C             |
| 42   | SA          | 4B             |
| 43   | NC/SA19     | 3A; reads as 1 |
| 44   | GND/SA21    | 2A; reads as 0 |
| 45   | Reserved    | 1A; reads as X |
| 46   | D9          | 3B             |
| 47   | Q9          | 2B             |
| 48   | D10         | 3C             |
| 49   | Q10         | 3D             |
| 50   | D11         | 2D             |
| 51   | Q11         | 3E             |
| 52   | D12         | 3F             |
| 53   | Q12         | 2F             |
| 54   | D13         | 2G             |
| 55   | Q13         | 3G             |
| 56   | D14         | 3J             |
| 57   | Q14         | 3K             |
| 58   | D15         | 3L             |
| 59   | Q15         | 2L             |
| 60   | D16         | 3M             |
| 61   | Q16         | 3N             |
| 62   | D17         | 2N             |
| 63   | Q17         | 3P             |
| 64   | SA          | 3R             |
| 65   | SA          | 4R             |
| 66   | SA          | 4P             |
| 67   | SA          | 5P             |
| 68   | SA          | 5N             |
| 69   | SA          | 5R             |



## Figure 11: 165-Ball FBGA



#### NOTE:

1. All dimensions are in millimeters.

#### **DATA SHEET DESIGNATION**

Advance: This data sheet contains initial descriptions of products still under development.



8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900

E-mail: prodmktg@micron.com, Internet: http://www.micron.com, Customer Comment Line: 800-932-4992

Micron and the M logo are registered trademarks and the Micron logo is a trademark of Micron Technology, Inc. QDR RAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress Semiconductor, IDT, Micron Technology, Inc., NEC, and Samsung.



# **Revision History**