### General Description

The MAX1856 offers a low-cost solution for generating a SLIC (ringer and off-hook) power supply. Using standard off-the-shelf transformers from multiple vendors, the MAX1856 generates various output voltages: -24V and -72V (dual output) for both ringer and off-hook supplies for voice-enabled broadband consumer premises equipment (CPE), -48V for IP phones and routers, -5V and -15V (single or dual output) for DSL CO line drivers, or negative voltages as high as -185V for MEMS bias supplies. The output voltages are adjusted with an external voltage divider.

Due to its wide operating voltage range, the MAX1856 operates from a low-cost, unregulated DC power supply for cost-sensitive applications like xDSL, cable modems, set-top boxes, LMDS, MMDS, WLL, and FTTH CPE. The MAX1856 provides low audio-band noise for talk battery and a sturdy output capable of handling the ring trip conditions for ring battery.

The operating frequency can be set between 100kHz and 500kHz with an external resistor in free-running mode. For noise-sensitive applications, the MAX1856's operating frequency can be synchronized to an external clock over its operating frequency range.

The flyback topology allows operation close to 50% duty cycle, offering high transformer utilization, low ripple current, and less stress on input and output capacitors. Internal soft-start minimizes startup stress on the input capacitor, without any external components.

The MAX1856's current-mode control scheme does not require external loop compensation. The low-side currentsense resistor provides accurate current-mode control and overcurrent protection.

Applications

VoIP Ringer and Off-Hook Voltage Generators Cable and DSL Modems Set-Top Boxes Wireless Local Loop FTTH LMDS/MMDS **Routers** Industrial Power Supplies CO DSL Line Driver Supplies MEMS Bias Supplies

**or visit Maxim's website at www.maxim-ic.com.**

Idle Mode is a trademark of Maxim Integrated Products.

### **MAXIM**

**\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_ Maxim Integrated Products 1**

**For price, delivery, and to place orders, please contact Maxim Distribution at 1-888-629-4642,**

Features

- ♦ **Low-Cost, Off-the-Shelf Transformer**
- ♦ **3V to 28V Input Range**
- ♦ **Low Audio-Band Noise on Talk Battery**
- ♦ **Effectively Handles Ring Trip Transients**
- ♦ **Powers 2-, 4-, or 12-Line Equipment**
- ♦ **High Efficiency Extends Battery Life During Life-Line Support Conditions**
- ♦ **Adjustable 100kHz to 500kHz Switching Frequency**
- ♦ **Clock Synchronization**
- ♦ **Internal Soft-Start**
- ♦ **Current-Mode PWM and Idle Mode™ Control Scheme**
- ♦ **Logic-Level Shutdown**
- ♦ **10-Pin µMAX Package**

### Ordering Information



### Typical Operating Circuit



### **ABSOLUTE MAXIMUM RATINGS**





Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

(VCC = SYNC/SHDN, VCC = 5V, VLDO = 5V, ROSC = 200kΩ, **TA = 0°C to +85°C**. Typical values are at TA = +25°C, unless otherwise noted.)



**MAXIM** 

### **ELECTRICAL CHARACTERISTICS (continued)**

(VCC = SYNC/SHDN, VCC = 5V, VLDO = 5V, ROSC = 200kΩ, **TA = 0°C to +85°C**. Typical values are at TA = +25°C, unless otherwise noted.)



### **ELECTRICAL CHARACTERISTICS**

(VCC = SYNC/SHDN, VCC = 5V, VLDO = 5V, ROSC = 200kΩ, **TA = -40°C to +85°C**, unless otherwise noted.) (Note 3)



### **ELECTRICAL CHARACTERISTICS (continued)**

(VCC = SYNC/SHDN, VCC = 5V, VLDO = 5V, ROSC = 200kΩ, **TA = -40°C to +85°C**, unless otherwise noted.) (Note 3)



Note 1: This is the V<sub>CC</sub> current consumed when active, but not switching, so the gate-drive current is not included.

**Note 2:** The reference output voltage (VREF) is measured with respect to FB. The difference between REF and FB is guaranteed to be within these limits to ensure output voltage accuracy.

**Note 3:** Specifications to -40°C are guaranteed by design, not production tested.

### Typical Operating Characteristics

(Circuit of Figure 1, VCC = VSYNC/SHDN = 12V, VOUT1 = -24V, VOUT2 = -72V, ROSC = 200kΩ, unless otherwise noted.)



### Typical Operating Characteristics (continued)

(Circuit of Figure 1, V<sub>CC</sub> = V<sub>SYNC/SHDN</sub> = 12V, V<sub>OUT1</sub> = -24V, V<sub>OUT2</sub> = -72V, R<sub>OSC</sub> = 200kΩ, unless otherwise noted.)



**MAXM** 

MAX1856

**MAX1856** 



**MAXIM** 

MAX1856

### Typical Operating Characteristics (continued)

(Circuit of Figure 1, V<sub>CC</sub> = V<sub>SYNC/SHDN</sub> = 12V, V<sub>OUT1</sub> = -24V, V<sub>OUT2</sub> = -72V, R<sub>OSC</sub> = 200kΩ, unless otherwise noted.)









MAX1856

**MAX1856** 

CIRCUIT OF FIGURE 4



A.  $V_{IN}$  = 10V TO 14V, 2Vdiv  $B. V_{\text{OUT}} = -48V, I_{\text{OUT}} = 200 \text{mA}, 100 \text{mV/div}$ CIRCUIT OF FIGURE 4

**MAXIM** 

MAX1856



### Detailed Description

The MAX1856 current-mode PWM controller uses an inverting flyback configuration that is ideal for generating the high negative voltages required for SLIC power supplies. Optimum conversion efficiency is maintained over a wide range of loads by employing both PWM operation and Maxim's proprietary Idle Mode control to minimize operating current at light loads. Other features include shutdown, adjustable internal operating frequency or synchronization to an external clock, softstart, adjustable current limit, and a wide (3V to 28V) input range.

#### PWM Controller

The heart of the MAX1856 current-mode PWM controller is a BiCMOS multi-input comparator that simultaneously processes the output-error signal, the current-sense signal, and a slope-compensation ramp (Figure 2). The main PWM comparator is direct summing, lacking a traditional error amplifier and its associated phase shift. The direct-summing configuration approaches ideal cycle-by-cycle control over the output voltage since there is no conventional error amplifier in the feedback path.

In PWM mode, the controller uses fixed-frequency, current-mode operation where the duty ratio is set by the input-to-output voltage ratio and the transformer's turn ratio. The current-mode feedback loop regulates peak inductor current as a function of the output error signal.

At light loads, the controller enters Idle Mode. During Idle Mode, switching pulses are provided only as necessary to supply the load, and operating current is minimized to provide the best light-load efficiency. The minimum-current comparator threshold is 15mV, or 15% of the full-load value (IMAX) of 100mV. When the controller is synchronized to an external clock, Idle Mode occurs only at very light loads.

Pin Description



Figure 1. Standard Application Circuit

#### Low-Dropout Regulator (LDO)

All MAX1856 functions, including EXT, are internally powered from the on-chip, low-dropout 5V regulator. The regulator input is at V<sub>CC</sub>, while its output is at LDO. The V<sub>CC</sub>-to-LDO dropout voltage is typically 200mV (300mV max at 12mA), so that when  $V_{CC}$  is <5.2V, VLDO is typically V<sub>CC</sub> - 200mV. When the LDO is in dropout, the MAX1856 still operates with  $V_{CC}$  as low as 3V (as long as the LDO exceeds 2.7V), but with reduced amplitude FET drive at EXT. The maximum V<sub>CC</sub> input voltage is 28V.

LDO can supply up to 12mA to power the IC, supply gate charge through EXT to the external FET, and supply small external loads. When driving particularly large FETs at high switching rates, little or no LDO current may be available for external loads. For example, when switched at 500kHz, a large FET with 20nC gate charge requires 20nC ✕ 500kHz, or 10mA.

#### Soft-Start

**\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_ 9**

The MAX1856 features a "digital" soft-start that is preset and requires no external capacitor. Upon startup, the peak inductor current increments from 1/5th of the value set by Rcs, to the full current-limit value in five steps over 1024 cycles of fOSC or fSYNC. Additionally,



the oscillator runs at 1/3 the normal operating frequency (fOSC/3) until the output voltage reaches 20% of its nominal value (VFB  $\leq$  1.0V). See the Typical Operating Characteristics for a scope picture of the soft-start operation. Soft-start is implemented: 1) when power is first applied to the IC, 2) when exiting shutdown with power already applied, and 3) when exiting undervoltage lockout. The MAX1856's soft-start sequence does not start until V<sub>LDO</sub> reaches 2.5V.

#### Design Procedure

The MAX1856 can operate within a wide input voltage range from 3V to 28V. This allows it to be used with wall adapters. In applications driven by low-power, low-cost and low input and output ripple current requirements, the MAX1856 flyback topology can be used to generate various levels of output voltages and multiple outputs.

Communications over the Internet interface with a standard telephone connection, which includes the Subscriber Line Interface Circuit (SLIC). The SLIC requires a negative power supply for the audio and ringer functions. The circuits discussed here are designed for these applications. The following design discussions are related to the standard application cirMAX1856

**MAX1856** 

MAX1856



Figure 2. Functional Diagram

cuit (Figure 1) converting a +12V input to a -72V output (maximum load 100mA) and a -24V output (maximum load 400mA).

#### Maximum Output Power

The maximum output power the MAX1856 can provide depends on the maximum input power available and the circuit's efficiency:

 $P_{OUT(MAX)} = EFFCIENCY \times P_{IN(MAX)}$ 

Furthermore, the efficiency and input power are both functions of component selection. Efficiency losses can be divided into three categories: 1) resistive losses across the transformer, MOSFET's on-resistance, current-sense resistor, and the ESR of the input and output capacitors; 2) switching losses due to the MOSFET's transition region, the snubber circuit, which also increases the transition times, and charging the MOS-FET's gate capacitance; and 3) transformer core loss-

es. Typically, 80% efficiency can be assumed for initial calculations. The input power depends on the current limit, input voltage, output voltage, inductor value, the transformer's turns ratio, and the switching frequency:

$$
P_{IN(MAX)} = V_{IN}D \left[ \frac{V_{CS}}{R_{CS}} - \frac{V_{IN}D}{2f_{OS}C} \right]
$$

$$
D = \frac{N_{PVOUT}}{N_{PVOUT} + N_{S}V_{IN}}
$$

where N<sub>P</sub>:N<sub>S</sub> is the transformer's turns ratio.

#### Setting the Operating Frequency (SYNC/SHDN and FREQ)

The SYNC/SHDN pin provides both external-clock synchronization (if desired) and shutdown control. When SYNC/SHDN is low, all IC functions are shut down. A logic high at SYNC/SHDN selects operation at a



100kHz to 500kHz frequency, which is set by a resistor (ROSC) connected from FREQ to GND. The relationship between fosc and Rosc is:

$$
R_{\text{OSC}} = \frac{50\text{M}\Omega \times \text{kHz}}{f_{\text{OSC}}(\text{kHz})}
$$

Thus, a 250kHz operating frequency, for example, is set with R<sub>OSC</sub> = 200k $\Omega$ . At higher frequencies, the magnetic components will be smaller. Peak currents and, consequently, resistive losses will be lower at the higher switching frequency. However, core losses, gate charge currents, and switching losses increase with higher switching frequencies.

Rising clock edges on SYNC/SHDN are interpreted as synchronization input. If the sync signal is lost while SYNC/SHDN is high, the internal oscillator takes over at the end of the last cycle, and the frequency is returned to the rate set by ROSC. If the signal is lost with SYNC/SHDN low, the IC waits for 50ps before shutting down. This maintains output regulation even with intermittent sync signals. When an external sync signal is used, Idle Mode switchover at the 15mV current-sense threshold is disabled so that Idle Mode only occurs at very light loads. Also, ROSC should be set for a frequency 15% below the SYNC clock rate:

$$
R_{\text{OSC(SYNC)}} = \frac{50\text{M}\Omega \times \text{kHz}}{0.85 f_{\text{OSC}}(\text{kHz})}
$$

#### Setting the Output Voltage

Set the output voltage using two external resistors forming a resistive divider to FB between the output and REF. First select a value for R3 between 3.3kΩ and 100k $Ω$ . R1 is then given by:

$$
R1 = R3 \left[ \frac{V_{OUT}}{V_{REF}} \right]
$$

For a dual output as shown in Figure 1, a split feedback technique is recommended. Since the feedback voltage threshold is 0, the total feedback current is:

$$
I_{\text{TOTAL}} = I_{\text{R1}} + I_{\text{R2}} = \frac{V_{\text{REF}}}{R3}
$$

Since the feedback resistors are connected to the reference, ITOTAL must be <400µA so that VREF is guaranteed to be in regulation (see Electrical Characteristics Table). Therefore, select R3 so the total current value is between 200µA and 250µA as shown in Figure 1. To ensure that the MAX1856 regulates both outputs with the same degree of accuracy over load, select the feedback resistors (R1 and R2) so their current ratio (IR1:IR2) equals the output power ratio (POUT1:POUT2) under full load:

$$
\frac{I_{R1}}{I_{R2}} = \frac{V_{OUT1}I_{OUT1}}{V_{OUT2}I_{OUT2}}
$$

Once R3 and the dual feedback currents (IR1 and IR2) are determined from the two equations above, use the following two equations to determine R1 and R2:

$$
I_{R1} = \frac{V_{OUT1}}{R1}
$$
 and  $I_{R2} = \frac{V_{OUT2}}{R2}$ 

#### Selecting the Transformer

The MAX1856 PWM controller works with economical off-the-shelf transformers. The transformer selection depends on the input-to-output voltage ratio, output current capacity, duty cycle, and oscillator frequency. Table 1 shows recommended transformers for the typical applications, and Table 2 gives some recommended suppliers.

#### **Transformer Turns Ratio**

The transformer turns ratio is a function of the input-tooutput voltage ratio and maximum duty cycle. Under steady-state conditions, the change in flux density during the on-time must equal the return change in flux density during the off-time (or flyback period):

$$
\frac{V_{IN}t_{ON}}{N_{P}} = \frac{V_{OUT}t_{OFF}}{N_{S}}
$$

For example, selecting a 50% duty cycle for the standard application circuit (Figure 1) and a  $+12V$  input voltage, the -72V output requires a 1:6 turns ratio, and the -24V output requires a 1:2 turns ratio. Therefore, a transformer with a 1:2:2:2 turns ratio was selected.

#### **Primary inductance**

The average input current at maximum load can be calculated as:

$$
I_{IN(DC)} = \frac{|V_{OUT}|I_{OUT(MAX)}}{\eta V_{IN(MIN)}}
$$

where  $\eta$  = efficiency. For  $V_{\text{OUT}}$  = -24V,  $I_{\text{OUT}}$ (MAX) = 400mA, and  $V_{IN(MIN)} = 10.8V$  as shown in Figure 1, this



### **Table 1. Transformer Selection for Standard Applications**



### **Table 2. Transformer Suppliers**



gives 1.11A for 80% efficiency. With a duty cycle of 52.5%, the average switch current  $(I_{SW(AVG)})$  is 2.114A. Choosing a primary inductance ripple current ∆IL to be 40% of the average switch current, the primary inductance is given by:

$$
L_P = \frac{V_{IN}D}{\Delta I_L f_{OSC}}
$$

Selecting fosc = 250kHz and  $\Delta I_L$  = 0.4 x Isw(AVG) = 0.846A, the primary inductance value is 27µH, and the peak primary current for this example is therefore 2.5A.

#### **Core Selection**

The transformer in a flyback converter is a coupled inductor with multiple windings on the same magnetic core. Flyback topologies operate by storing energy in the transformer magnetics during the on-time and transferring this energy to the output during the offtime.

Core selection depends on the core's power-handling capability. The required output power is first considered. For example, the standard application circuit requires 9.6W. Assuming a typical 80% efficiency, the transformer must support 12W of power. The core material's properties, the core's shape, and the size of the air gap determine the core's power rating. Since the equations relating these properties to the power capability are involved, manufacturers simply provide charts giving "Power vs. Frequency" for different core sizes.

For the standard application circuit ( $f$ OSC = 250kHz), the EFD15 core from Coiltronics meets the criteria.

Once the core is chosen, the number of turns in the primary is given by:

$$
N_P = \sqrt{\frac{L_P}{A_L}}
$$

where AL is the inductance factor. Ensure that the number of ampere-turns (NPISAT) is below the saturation limit. A significant portion of the total energy is stored in the air gap. Therefore, the larger the air gap, the lower the AL value and the larger the number of ampere-turns at which saturation starts. Some manufacturers define saturation as the current at which the inductance decreases by 30%.

#### Current-Sense Resistor Selection

Once the peak inductor current is determined, the current-sense resistor (R<sub>CS</sub>) is determined by:

$$
R_{CS} = \frac{V_{CS(MIN)}}{I_{LPEAK}} = 85 \text{mV} / I_{LPEAK}
$$

Kelvin-sensing should be used to connect CS and PGND to R<sub>CS</sub>. Connect PGND and GND together at the ground side of R<sub>CS</sub>.

Due to inductive ringing after the MOSFET turns on, a lowpass filter may be required between R<sub>CS</sub> and CS to prevent the noise from tripping the current-sense comparator. Connect a 100Ω resistor between CS and the

high side of RCS, and connect a 1000pF capacitor between CS and GND.

#### Power MOSFET Selection

The MAX1856 drives a wide variety of N-channel power MOSFETs (NFETs). Since the LDO limits the EXT output gate drive to no more than 5V, a logic-level NFET is required. Best performance, especially with input voltages below 5V, is achieved with low-threshold NFETs that specify on-resistance with a gate-to-source voltage (VGS) of 2.7V or less. When selecting an NFET, key parameters include:

- 1) Total gate charge  $(Q_G)$
- 2) Reverse transfer capacitance or charge (CRSS)
- 3) On-resistance (RDS(ON))
- 4) Maximum drain-to-source voltage (V<sub>DS(MAX)</sub>)
- 5) Minimum threshold voltage (VTH(MIN))

At high switching rates, dynamic characteristics (parameters 1 and 2 above) that predict switching losses may have more impact on efficiency than  $RDS(ON)$ . which predicts DC losses.  $Q<sub>G</sub>$  includes all capacitance associated with charging the gate. In addition, this parameter helps predict the current needed to drive the gate at the selected operating frequency. The continuous LDO current for the FET gate is:

$$
I_{GATE} = Q_G \times f_{OSC}
$$

For example, the IRLL2705 has a typical  $Q<sub>G</sub>$  of 17nC (at  $V$  $GS = 5V$ ); therefore, the  $I$  $G$ ATE current at 500kHz is 8.5mA.

The switching element in a flyback converter must have a high enough voltage rating to handle the input voltage plus the reflected secondary voltage, as well as any spikes induced by leakage inductance. The reflected secondary voltage is given by:

$$
V_{REFLECT} = \frac{N_P}{N_S} (V_{OUT} + V_{DIODE})
$$

where V<sub>DIODE</sub> is the voltage drop across the output diode. For a 10% variation in input voltage and a 30% safety margin, this gives a required 33V voltage rating (VDS) for the switching MOSFET in Figure 1. The IRLL2705 with a  $V_{DS}$  of 55V was chosen.

#### Diode Selection

The MAX1856's high switching frequency demands a high-speed rectifier. Schottky diodes are recommended for most applications because of their fast recovery time and low forward voltage. Ensure that the diode's average current rating exceeds the peak secondary

current, using the diode manufacturer's data or approximating it with the following formula:

$$
I_{D(PK)} = I_{OUT}\left(1 + \frac{V_{OUT}}{N \times V_{IN}}\right) + \frac{\Delta I_L}{2N}
$$

where  $N = N_s/N_P$  is the secondary-to-primary turns ratio. Additionally, the diode's reverse breakdown voltage must exceed  $V_{\text{OUT}}$  plus the reflected input voltage plus the leakage inductance spike. For high output voltages (50V or above), Schottky diodes may not be practical because of this voltage requirement. In these cases, use a faster ultra-fast recovery diode with adequate reverse-breakdown voltage.

#### Capacitor Selection

#### **Output Filter Capacitor**

The output capacitor  $(C<sub>O</sub>U)$  does all the filtering in a flyback converter. Typically, COUT must be chosen based on the output ripple requirement. The output ripple is due to the variations in the charge stored in the output capacitor with each pulse and the voltage drop across the capacitor's equivalent series resistance (ESR) caused by the current into and out of the capacitor. The ESR-induced ripple usually dominates, so output capacitor selection is actually based upon the capacitor's ESR, voltage rating, and ripple current rating.

#### **Input Filter Capacitor**

The input capacitor  $(C_{IN})$  in flyback designs reduces the current peaks drawn from the input supply and reduces noise injection. The value of  $C_{\text{IN}}$  is largely determined by the source impedance of the input supply. High source impedance requires high input capacitance, particularly as the input voltage falls. Since inverting flyback converters act as "constant-power" loads to their input supply, input current rises as the input voltage falls. Consequently, in low-input-voltage designs, increasing CIN and/or lowering its ESR can add as much as 5% to the conversion efficiency.

#### **Bypass Capacitors**

In addition to  $C_{IN}$  and  $C_{OUT}$ , three ceramic bypass capacitors are also required with the MAX1856. Bypass REF to GND with 2.2µF or more. Bypass LDO to GND with 1 $\mu$ F or more. And bypass V<sub>CC</sub> to GND with 1 $\mu$ F or more. All bypass capacitors should be located as close to their respective pins as possible.

#### **Compensation Capacitor**

Output ripple voltage due to COUT ESR affects loop stability by introducing a left half-plane zero. A small capacitor connected from FB to GND forms a pole with



the feedback resistance that cancels the ESR zero. The optimum compensation value is:

$$
C_{FB} = \frac{1}{2}C_{OUT} \left[ \frac{ESR_{COUT}}{(R1 \times R3)/(R1 + R3)} \right]
$$

where R1 and R3 are feedback resistors (Figure 3). If the calculated value for  $C_{FB}$  results in a nonstandard capacitance value, values from  $0.5C_{FB}$  to 1.5C<sub>FB</sub> will also provide sufficient compensation.

#### Snubber Design

The MAX1856 uses a current-mode controller that employs a current-sense resistor. Immediately after turn-on, the MAX1856 uses a 100ns current-sense blanking period to minimize noise sensitivity. However, when the MOSFET turns on, the secondary inductance and the output diode's parasitic capacitance form a resonant circuit that causes ringing. Reflected back through the transformer to the primary side, these oscillations appear across the current-sense resistor and last well beyond the 100ns blanking period. As shown in Figure 1, a series RC snubber circuit at the output diode increases the damping factor, allowing the ringing to settle quickly. Applications with dual output voltages require only one snubber circuit on the higher voltage output.

The diode's parasitic capacitance can be estimated using the diode's reverse voltage rating (VRRM), current capability  $(I<sub>O</sub>)$ , and recovery time  $(t<sub>RR</sub>)$ . A rough approximation is:

$$
C_{DIODE} = \frac{I_{O} t_{RR}}{V_{RRM}}
$$

For the CMR1U-02 Central Semiconductor diode used in Figure 1, the capacitance is roughly 172pF. A value less than this (100pF) was chosen since the output snubber only needs to dampen the ringing, so the initial turn-on spike that occurs during the 100ns blanking period is still present. Larger capacitance values require more charge, thereby increasing the power dissipation.

The snubber's time constant (t<sub>SNUB</sub>) must be smaller than the 100ns blanking time. A typical RC time constant of 50ns was chosen for Figure 1:

$$
RA = \frac{t_{SNUB}}{C3} = \frac{50 \text{ns}}{C3}
$$

When a MOSFET with a transformer load is turned off, the drain will fly to a high voltage as a result of the energy stored in the transformer's leakage inductance.

During the switch on-time, current is established in the leakage inductance (LL) equal to the peak primary current (IPEAK). The energy stored in the leakage inductance is:

$$
E_L = \frac{L_L I_{PEAK}^2}{2}
$$

When the switch turns off, this energy is transferred to the MOSFET's parasitic capacitance, causing a voltage spike at the MOSFET's drain. For the IRLL2705 MOS-FET, the capacitance value  $(C_{DS})$  is 130pF. If all of the leakage inductance energy transfers to this capacitance, the drain would fly up to:

$$
V_{COSS} = \sqrt{\frac{L_L I_{PEAK}^2}{C_{DS}}}
$$

The leakage inductance is (worst case) 1% of the primary inductance value. For a 0.27µH leakage inductance and a 2.5A peak current, the voltage reaches 114V at the MOSFET's drain, which is much higher than the MOSFET's rated breakdown voltage. This causes the parasitic bipolar transistor to turn on if the dv/dt at the drain is high enough. Note that the inductive spike adds on to the sum of the input voltage and the reflected secondary voltage already present at the drain of the transistor (see Power MOSFET Selection).

A series combination RC snubber (R7 and C6 in Figure 3) across the MOSFET (drain to source) reduces this spike. The energy stored in the leakage inductance transfers to the snubber capacitor (C6) as electrostatic energy. Therefore, C6 must be large enough to guarantee the voltage spike will not exceed the breakdown voltage, but not so large as to result in excessive power dissipation:

$$
C6 = \frac{L L l_{PEAK}^2}{V_{CG}^2}
$$

Typically, a 30% safety margin is chosen so that  $V_{\text{CG}}$  is at most equal to about 70% of the MOSFET's VDS rating. For example, the V<sub>DSS</sub> is 55V for the IRLL2705, so this gives a value of 1000pF for C9. The amount of energy stored in snubber capacitor C6 has to discharge through series resistor R7 in the snubber network. During turn-off, the drain voltage rises in a time period (tf) characteristic of the MOSFET used, which is 22ns for the IRLL2705. The RC time constant should therefore equal this time. Hence:



Figure 3. Feedback Compensation and Snubber Circuits

$$
R7 = \frac{t_f}{C6}
$$

This gives a value of about 22 $\Omega$  for R7. However, this snubber adds capacity to the MOSFET output, and this in turn increases the dissipation in the MOSFET during turn-on.

The selection of the input and output snubbers is an interactive process. The design procedures above provide initial component recommendations, but the actual values depend on the layout and transformer winding practices used in the actual application.

### Applications Information

Voice-over-IP CPE systems have +5V or +12V available from which the talk battery voltage and the ringer voltage must be generated. The examples given below are circuits using these supply voltages to generate the negative power supplies needed in such applications.

#### Low Input Voltage

IP phones and routers require -48V. For cost-sensitive applications, this needs to be used from an available +5V supply. The circuit in Figure 4 is an example of such a circuit using an off-the-shelf transformer from Coiltronics and ICE components.

#### SLIC Power Supply with Split Feedback

Telephones in broadband systems use low-power-consuming SLICs that reduce the power drain by providing the option of using two voltages for loop supervision. The load on each output is dependent on the number of lines on- or off-hook. The higher voltage is used to generate ring battery voltage when the subscriber is onhook, while a second lower voltage is used to generate talk battery voltage when off-hook is detected. The actual value of these two voltages can be adjusted based on system requirements and the specific SLIC used. The design given here specifically addresses the supply requirements for the AMD79R79 SLIC device with onchip ringing. The input voltage is 12V nominal, and the output voltages are -24V at 400mA and -72V at 100mA. The transformer turns ratio is 1:2:2:2, where 24V appears across each secondary winding. The -72V output is derived from the -24V output by stacking the secondary windings in series as shown in Figure 1. A split feedback is used, using resistors R1, R2, and R3. This allows for accurate regulation of both outputs (see Typical Operating Characteristics).









Figure 4. -48V Output Application Circuit

### Pin Configuration **Chip Information**



TRANSISTOR COUNT: 1538 PROCESS: BiCMOS



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

#### Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_ **18**

MAX1856

© 2001 Maxim Integrated Products Printed USA **MAXIM** is a registered trademark of Maxim Integrated Products.