<span id="page-0-0"></span>

# **ADPA7002**

# GaAs, pHEMT, MMIC,1/2 W, 18 GHz to 44 GHz, Power Amplifier

#### **FEATURES**

- ► Output P1dB: 28 dBm (typical at 34 GHz to 44 GHz)
- ► PSAT: 29.5 dBm (typical at 24 GHz to 34 GHz)
- ► Gain: 15 dB (typical at 34 GHz to 44 GHz)
- ► IP3: 38 dBm (typical)
- ► Integrated power detector
- ► Supply voltage: 5 V at 700 mA
- ► [16-terminal, 6 mm × 6 mm, ceramic, high frequency, air cavity](#page-19-0) [package](#page-19-0)

#### **APPLICATIONS**

- ► Military
- ► Test instrumentation
- ► Communications

#### **GENERAL DESCRIPTION**

The ADPA7002 is a gallium arsenide (GaAs), pseudomorphic high electron mobility transfer (pHEMT), monolithic microwave integrated circuit (MMIC), 28 dBm (1/2 W) power amplifier, with an integrated temperature compensated on-chip power detector that operates between 18 GHz and 44 GHz. The ADPA7002 provides 15 dB of small signal gain and 30 dBm of saturated output power ( $P_{SAT}$ ) at 32 GHz from a 5 V supply. With an IP3 of 38 dBm, the ADPA7002 is

#### **FUNCTIONAL BLOCK DIAGRAM**



ideal for linear applications such as electronic countermeasure and instrumentation applications demanding  $>28$  dBm of efficient  $P_{SAT}$ . The RF inputs and outputs are internally matched and dc blocked for ease of integration into higher level assemblies. The ADPA7002 is housed in a  $6 \text{ mm} \times 6 \text{ mm}$ , ceramic leadless chip with heat sink [\(LCC\\_HS\)](#page-19-0) that exhibits low thermal resistance and is compatible with surface-mount manufacturing techniques.

**Rev. A**

**[DOCUMENT FEEDBACK](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADPA7002.pdf&product=ADPA7002&rev=A) [TECHNICAL SUPPORT](http://www.analog.com/en/content/technical_support_page/fca.html)**

Information furnished by Analog Devices is believed to be accurate and reliable "as is". However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# **TABLE OF CONTENTS**





## **REVISION HISTORY**



**12/2019—Revision 0: Initial Version**

# <span id="page-2-0"></span>**SPECIFICATIONS**

## **18 GHZ TO 20 GHZ FREQUENCY RANGE**

 $T_A$  = 25°C, drain voltage (V<sub>DD</sub>) = 5 V, and quiescent drain current (I<sub>DQ</sub>) = 700 mA for nominal operation, unless otherwise noted.



## **20 GHZ TO 24 GHZ FREQUENCY RANGE**

 $T_A = 25^{\circ}$ C, V<sub>DD</sub> = 5 V, and  $I_{DQ} = 700$  mA for nominal operation, unless otherwise noted.



# <span id="page-3-0"></span>**SPECIFICATIONS**

## **24 GHZ TO 34 GHZ FREQUENCY RANGE**

 $T_A = 25^{\circ}$ C, V<sub>DD</sub> = 5 V, and  $I_{DQ} = 700$  mA for nominal operation, unless otherwise noted.

#### *Table 3.*



#### **34 GHZ TO 44 GHZ FREQUENCY RANGE**

 $T_A = 25^{\circ}$ C, V<sub>DD</sub> = 5 V, and  $I_{DQ} = 700$  mA for nominal operation, unless otherwise noted.



## <span id="page-4-0"></span>**ABSOLUTE MAXIMUM RATINGS**

#### *Table 5.*



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## **THERMAL RESISTANCE**

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

#### *Table 6. Thermal Resistance*



<sup>1</sup> Thermal resistance ( $\theta_{\text{JC}}$ ) is determined by simulation under the following conditions: the heat transfer is due solely to thermal conduction from the channel, through the ground paddle, to the PCB, and the ground paddle is held constant at the operating temperature of 85°C.

#### **ESD CAUTION**



**ESD (electrostatic discharge) sensitive device**. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### <span id="page-5-0"></span>**PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



*Figure 2. Pin Configuration*

 $\tilde{g}$ 



#### **INTERFACE SCHEMATICS**



*Figure 3. GND Interface Schematic*



*Figure 4. VREF Interface Schematic*

$$
\begin{array}{c}\n\leftarrow & \bullet & \circ \mathsf{V}_{\mathsf{DET}} \\
\downarrow & \searrow & \searrow \\
\downarrow & \downarrow & \searrow \\
\end{array}
$$

*Figure 5. VDET Interface Schematic*

RFIN o-I-

*Figure 6. RFIN Interface Schematic*



*Figure 7. VGG1 Schematic*

- | — о RFOUT 8

*Figure 8. RFOUT Interface Schematic*



*Figure 9. V<sub>DD1</sub>* to V<sub>DD4</sub> Interface Schematic

<span id="page-6-0"></span>





*Figure 11. Gain vs. Frequency for Various Drain Voltages*







*Figure 13. Gain vs. Frequency for Various Temperatures*



*Figure 14. Gain vs. Frequency for Various Quiescent Drain Currents*



*Figure 15. Input Return Loss vs. Frequency for Various Drain Voltages*



*Figure 16. Input Return Loss vs. Frequency for Various Quiescent Drain Currents*



*Figure 17. Output Return Loss vs. Frequency for Various Drain Voltages*



*Figure 18. Reverse Isolation vs. Frequency for Various Temperatures*



*Figure 19. Output Return Loss vs. Frequency for Various Temperatures*



*Figure 20. Output Return Loss vs. Frequency for Various Quiescent Drain Currents*



*Figure 21. Noise Figure vs. Frequency for Various Temperatures*



*Figure 22. Output P1dB vs. Frequency for Various Temperatures*



*Figure 23. Output P1dB vs. Frequency for Various Currents*



*Figure 24. Output PSAT vs. Frequency for Various Drain Voltages*



*Figure 25. Output P1dB vs. Frequency for Various Drain Voltages*



*Figure 26. PSAT vs. Frequency for Various Temperatures*



*Figure 27. PSAT vs. Frequency for Various Quiescent Drain Currents*

<span id="page-9-0"></span>

*Figure 28. PAE vs. Frequency over Temperature, PAE Measured at PSAT*



*Figure 29. PAE vs. Frequency for Various Quiescent Drain Currents, PAE Measured at PSAT*



*Figure 30. POUT, Gain, PAE, and Drain Currents (IDD) vs. Input Power, Frequency = 26 GHz*



*Figure 31. PAE vs. Frequency for Various Drain Voltages, PAE Measured at PSAT*



*Figure 32. POUT, Gain, PAE, and IDD vs. Input Power, Frequency = 22 GHz*



*Figure 33. POUT, Gain, PAE, and IDD vs. Input Power, Frequency = 30 GHz*



*Figure 34. POUT, Gain, PAE, and IDD vs. Input Power, Frequency = 34 GHz*



*Figure 35. P<sub>OUT</sub>*, Gain, PAE, and  $I_{DD}$  vs. Input Power, Frequency = 42 GHz



*Figure 36. Output IP3 vs. Frequency for Various Drain Currents, P<sub>OUT</sub> per Tone = 12 dBm*



*Figure 37. POUT, Gain, PAE, and IDD vs. Input Power, Frequency = 38 GHz*



*Figure 39. Output IP3 vs. Frequency for Various Temperatures, P<sub>OUT</sub> per Tone = 12 dBm, IDD = 700 mA*

<span id="page-11-0"></span>

*Figure 40. Output IP3 vs. Frequency for Various Drain Voltages, P<sub>OUT</sub> per Tone = 12 dBm*



*Figure 41. IDD vs. Input Power over Various Frequencies*



*Figure 42. IDQ vs. VGG1*



*Figure 43. Output Third-Order Intermodulation (IM3) vs. P<sub>OUT</sub> per Tone for Various Frequencies at V<sub>DD</sub>* = 4 V



*Figure 44. Output IM3 vs. P<sub>OUT</sub> per Tone for Various Frequencies at V<sub>DD</sub> = 5 V* 



*Figure 45. VREF − VDET vs. Output Power at Various Temperatures, Frequency = 32 GHz*

## <span id="page-12-0"></span>**CONSTANT I<sub>DD</sub> OPERATION**

 $T_A$  = 25°C, V<sub>DD</sub> = 5 V, and I<sub>DD</sub> = 800 mA for nominal operation, unless otherwise noted. Figure 46 through Figure 49 are biased with the [HMC980LP4E](https://www.analog.com/HMC980LP4E?doc=ADPA7002.pdf) active bias controller. See the [Biasing the ADPA7002 with the HMC980LP4E](#page-15-0) section for biasing details.



*Figure 46. Output P1dB vs. Frequency for Various Temperatures, Data Measured with Constant I<sub>DD</sub>* 



*Figure 47. PSAT vs. Frequency for Various Temperatures, Data Measured with Constant I<sub>DD</sub>* 



*Figure 48. Output P1dB vs. Frequency for Various Supply Currents, Data Measured with Constant I<sub>DD</sub>* 



*Figure 49. PSAT vs. Frequency for Various Supply Currents Data Measured* with Constant I<sub>DD</sub>

# <span id="page-13-0"></span>**THEORY OF OPERATION**

The architecture of the ADPA7002, a medium power amplifier, is displayed in Figure 50. The ADPA7002 uses a cascaded, threestage amplifier operating in quadrature between two 90° hybrids.

A portion of the RF output signal is directionally coupled to a diode to detect the RF output power. When the diode is dc biased, the diode rectifies the RF power and makes the RF power available for measurement as dc voltage at the  $V_{DET}$  pin. Temperature compensation is accomplished by referencing a symmetrical diode circuit that is not coupled to the RF output that contains a dc voltage output at the  $V_{RFF}$  pin. The difference of  $V_{RFF} - V_{DFT}$  provides

> RFOUT  $\mathbb{S}$

*Figure 50. Simplified Architecture of the ADPA7002*

a temperature compensated signal that is proportional to the RF output.

The 90° hybrids ensure that the input and output return losses are >12 dB. See the application circuits in the [Applications Information](#page-14-0) section for further details on biasing the various blocks.

To obtain optimal performance from the ADPA7002 and to avoid damaging the device, follow the recommended biasing sequences described in the [Biasing Procedures](#page-15-0) section.

<span id="page-14-0"></span>Figure 51 and Figure 52 show the two recommended typical application circuits for the ADPA7002. Pin 3 and Pin 9 are  $V_{GG1}$  gate bias control pins that are connected internally.  $V_{DD1}$  and  $V_{DD2}$ , Pin 2 and Pin 10, are drain bias pins for the driver stage that are internally connected.  $V_{DD3}$  and  $V_{DD4}$ , Pin 1 and Pin 11, are drain bias pins for the output stage that also internally connect.

The gate bias voltage can be applied to either Pin 3 or Pin 9. The drain bias can be applied to either  $V_{DD1}$  and  $V_{DD3}$  or  $V_{DD2}$  and  $V<sub>DDA</sub>$ , which results in two possible bias configuration options. With Bias Option 1 (see Figure 51), the drain and gate voltages are

applied to Pin 9, Pin 10, and Pin 11 on the south side of the device. With Bias Option 2 (see Figure 52), the drain and gate voltages are applied to Pin 1, Pin 2, and Pin 3 on the north side of the device. Capacitive bypassing is required for all pins in use.

The power supply decoupling capacitors shown in Figure 51 and Figure 52 represent the configuration used to characterize and qualify the device. There may be a scope to reduce the number of capacitors, but the scope varies from system to system. It is recommended to first remove or combine the largest capacitors that are farthest from the device.



*Figure 51. Bias Option 1*



*Figure 52. Bias Option 2*

## <span id="page-15-0"></span>**BIASING PROCEDURES**

Adhere to the following bias sequence during power-up:

- **1.** Connect GND to the RF and dc ground.
- **2.** Set the V<sub>GG1</sub> pin voltage to −1.5 V.
- **3.** Set the drain bias voltage pins  $(V_{DDX})$  to 5 V.
- **4.** Increase the  $V_{GG1}$  pin voltage to achieve  $I_{DQ}$  = 700 mA.
- **5.** Apply the RF signal.

Adhere to the following bias sequence during power-down:

- **1.** Turn off the RF signal.
- **2.** Decrease V<sub>GG1</sub> to −1.5 V to achieve  $I_{\text{DO}} = 0$  mA (approximately).
- **3.** Decrease the drain bias voltage pins  $(V_{DDX})$  to 0 V.
- **4.** Decrease the  $V_{GG1}$  pin voltages to 0 V.

The simplified bias pin connections to the dedicated gain stages are shown in [Figure 50.](#page-13-0)

#### *Table 8. Power Selection Table*



<sup>1</sup> Data taken at the following nominal bias conditions:  $V_{DD} = 5 V$ ,  $T_A = 25^{\circ}C$ .

<sup>2</sup> Adjust V<sub>GG1</sub> from −1.5 V to 0 V to achieve the desired drain current.

The nominal bias conditions are recommended to optimize overall performance of the ADPA7002. Unless otherwise noted, the data in the [Typical Performance Characteristics](#page-6-0) section is taken using the nominal bias conditions. If operating at different bias conditions, the performance of the ADPA7002 can differ from the data in [Table](#page-2-0) [1](#page-2-0), [Table 2,](#page-2-0) [Table 3,](#page-3-0) and [Table 4](#page-3-0). Table 8 shows how gain, P1dB, and OIP3 vary with the bias current at 34 GHz.

#### **BIASING THE ADPA7002 WITH THE HMC980LP4E**

The [HMC980LP4E](https://www.analog.com/HMC980LP4E?doc=ADPA7002.pdf) is an active bias controller designed to meet the bias requirement for depletion mode amplifiers like the ADPA7002. The HMC980LP4E provides constant current biasing over temperature, provides device to device variation, properly sequences the gate and drain voltages to ensure safe operation, and offers self protection in the event of a short circuit. The HMC980LP4E contains an internal charge pump that generates negative voltage needed for the ADPA7002 gate and that can be used as an external negative voltage source.

For more information regarding the usage of HMC980LP4E, refer to the HMC980LP4E data sheet and the [AN-1363 Application Note](https://www.analog.com/media/en/technical-documentation/application-notes/AN-1363.pdf?doc=ADPA7002.pdf).



*Figure 53. Functional Diagram of HMC980LP4E*

# **Application Circuit Setup**

[Figure 54](#page-16-0) shows a schematic of an application circuit using the HMC980LP4E to control the drain current of the ADPA7002 biased at 800 mA. In this example, the negative gate control voltage is generated by HMC980LP4E. [Figure 55](#page-16-0) shows an application circuit using an external negative supply.

In the application circuit, the ADPA7002 drain voltage and drain current are set by the following equations:

*VDRAIN* = *VDD* − (*IDRAIN* × 0.85 Ω) *VDRAIN* = 5.68 V − (800 mA × 0.85 Ω) *VDRAIN* = 5 V and *IDRAIN* = (150 Ω)/(*R10*) *IDRAIN* = (150 Ω)/(187 Ω) *IDRAIN* = 0.802 A where: *VDRAIN* is the drain voltage, or V<sub>DD</sub>.

*VDD* is the supply voltage to the HMC980LP4E. *IDRAIN* is the output current from Pin 17 and Pin 18 on the HMC980LP4E.

#### **Limiting VGATE to Meet the ADPA7002 V<sub>GG1</sub> AMR Requirement**

When using the ADPA7002 with the HMC980LP4E, limit the minimum voltages for VNEG and VGATE to −1.5 V to keep the voltages within the absolute maximum ratings limit for the  $V<sub>GG1</sub>$  pins. To limit the minimum voltages for VNEG and VGATE, set the R15 resistor and the R16 resistor to 732 kΩ and 632 kΩ, respectively. Refer to the [AN-1363 Application Note](https://www.analog.com/media/en/technical-documentation/application-notes/AN-1363.pdf?doc=ADPA7002.pdf) for more information and for the R15 and R16 calculations.

<span id="page-16-0"></span>

*Figure 54. Application Circuit using the HMC980LP4E to Control the Drain Current of the ADPA7002*



*Figure 55. Application Circuit using the HMC980LP4E to Control the Drain Current of the ADPA7002 with an External Negative Voltage Source*

#### **HMC980LP4E Bias Sequence**

To prevent damage to [HMC980LP4E,](https://www.analog.com/HMC980LP4E?doc=ADPA7002.pdf) properly sequence the dc supply. Adhere to the following power-up sequence steps:

- **1.** Set the VDIG pin (Pin 9) to 3.3 V.
- **2.** Set the S1 pin (Pin 4) to 3.3 V.
- **3.** Set the VDD pin (Pin 1) to 5.68 V.
- **4.** Set the VNEG pin (Pin 15) to −1.5 V. This step is not needed if using internally generated voltage.
- **5.** Set the EN pin (Pin 5) to 3.3 V. Transitioning from 0 V to 3.3 V turns on the VGATE pin (Pin 16) and the VDRAIN pin (Pin 17).

Adhere to the following power-down sequence steps:

**1.** Set EN to 0 V. Transitioning from 3.3 V to 0 V turns off VDRAIN and VGATE.

- **2.** Set VNEG to 0 V. This step is not required if using internally generated voltage.
- **3.** Set VDD to 0 V.
- **4.** Set S1 to 0 V.
- **5.** Set VDIG to 0 V.

When the HMC980LP4E bias control circuit is set up, the AD-PA7002 bias can be toggled on and off by applying the VDIG pin voltage (3.3 V) or by applying 0 V to the EN pin. When the EN pin is set to the VDIG voltage, the VGATE pin drops to −1.5 V, and the VDRAIN pin is turned on at +5 V. VGATE rises in voltage until IDRAIN equals 800 mA. The closed control loop then regulates IDRAIN at 800 mA. When EN is set to 0 V, VGATE is automatically set to −1.5 V and VDRAIN is set to 0 V (see [Figure 56](#page-17-0) and [Figure](#page-17-0) [57](#page-17-0)).

<span id="page-17-0"></span>

*Figure 56. Turn On—HMC980LP4E Outputs to the ADPA7002*



*Figure 57. Turn Off—HMC980LP4E Outputs to the ADPA7002*

#### **Constant Drain Current Biasing vs. Constant Gate Voltage Biasing**

The [HMC980LP4E](https://www.analog.com/HMC980LP4E?doc=ADPA7002.pdf) uses closed loop feedback to continuously adjust VGATE to maintain a constant gate current bias over dc supply variation, temperature variation, and part to part variation. The constant drain current bias method reduces calibration procedure time and maintains consistent performance over time.

In comparison to a constant gate voltage bias where the current increases when RF power is applied, a constant drain current has a slightly lower output P1dB. RF performance is lower due to a lower drain current at high input power levels as the HMC980LP4E reaches 1 dB compression.

The output P1dB performance for the constant drain current bias improves if the bias current setpoint is increased. By increasing the bias current setpoint to approximately 1 A (see [Figure 61\)](#page-18-0), the output P1dB and output power increases up to the level achievable with constant gate voltage biasing. Figure 59 shows a  $P_{\text{OUT}}$  vs. an input power  $(P_{IN})$  response with a constant current bias where the bias current setpoint has increased.

The current and temperature limit of  $I_{DD}$  under the constant current operation is typically set by the thermal limitations in the absolute maximum ratings table (see [Table 5](#page-4-0)) and by the maximum continuous power dissipation specification. Increasing the  $I_{DD}$  does not indefinitely increase the output P1dB as the power dissipation increases. Therefore, consider the trade-off between power dissipation and output P1dB performance when using constant drain current biasing.

## **Testing the HMC980LP4E**

After biasing the ADPA7002 with the HMC980LP4E at the application nodes, compare the results to Figure 58 through [Figure 61](#page-18-0) to verify that the biasing procedure is correct. Note the measurements in Figure 58 through [Figure 61](#page-18-0) are of the die (the [ADPA7002CHIP](https://www.analog.com/ADPA7002CHIP)), but the ADPA7002 measurements are similar.



*Figure 58. IDD vs. PIN, VDD = 5 V, Frequency = 32 GHz, Constant Current Bias and Constant Voltage Bias*



*Figure 59. P<sub>OUT</sub>* vs. P<sub>IN</sub>, V<sub>DD</sub> = 5 V, Frequency = 32 GHz, Constant Current *Bias and Constant Voltage Bias*

<span id="page-18-0"></span>

*Figure 60. PAE vs. PIN, VDD = 5 V, Frequency = 32 GHz, Constant Current Bias and Constant Voltage Bias*



*Figure 61. Output P1dB vs. PIN, VDD = 5 V, Frequency = 32 GHz, Constant Current Bias and Constant Voltage Bias*

# <span id="page-19-0"></span>**OUTLINE DIMENSIONS**



*Figure 62. 16-Terminal Ceramic Leadless Chip with Heat Sink [LCC\_HS] (EH-16-1) Dimensions shown in millimeters*

Updated: June 26, 2023

#### **ORDERING GUIDE**



<sup>1</sup> All models are RoHS compliant.

## **EVALUATION BOARDS**



 $1 Z =$  RoHS Compliant Part.

