



## TPS3779-Q1, TPS3780-Q1

SBVS273A -JUNE 2016-REVISED SEPTEMBER 2016

# TPS37xx-Q1

Technical

Documents

Sample &

Buy

# Dual-Channel, Low-Power, High-Accuracy Voltage Detectors

## 1 Features

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C4B
- Two-Channel Detectors in Small Packages
- High-Accuracy Threshold and Hysteresis: 1.0%
- Low Quiescent Current: 2 µA (typ)
- Adjustable Detection Voltage Down to 1.2 V
- 5% and 10% Hysteresis Options
- Temperature Range: -40°C to +125°C
- Push-Pull (TPS3779-Q1) and Open-Drain (TPS3780-Q1) Output Options
- · Available in an SOT-23 Package

## 2 Applications

- DSPs, Microcontrollers, and Microprocessors
- Advanced Driver Assistance Systems (ADAS)
- · Infotainment and Clusters
- Power-Supply Sequencing Applications



# 3 Description

Tools &

Software

The TPS3779-Q1 and TPS3780-Q1 are a family of high-accuracy, two-channel voltage detectors featuring low power and small solution size. The SENSE1 and SENSE2 inputs include hysteresis to reject brief glitches, thus ensuring stable output operation without false triggering. This device family offers different factory-set hysteresis options of 5% or 10%.

Support &

Community

20

The TPS3779-Q1 and TPS3780-Q1 have adjustable SENSEx inputs that can be configured by an external resistor divider. When the voltage at the SENSE1 or SENSE2 input goes below the falling threshold, OUT1 or OUT2 is driven low, respectively. When SENSE1 or SENSE2 rises above the rising threshold, OUT1 or OUT2 goes high, respectively.

The devices have a very low quiescent current of 2  $\mu$ A (typical) and provide a precise, space-conscious solution for voltage detection suitable for low-power, system-monitoring, and portable applications. The TPS3779-Q1 and TPS3780-Q1 operate from 1.5 V to 5.5 V, over the -40°C to +125°C temperature range.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| TPS37xx-Q1  | SOT-23 (6) | 2.90 mm × 1.60 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



#### Sense Threshold (V<sub>IT+</sub>) Deviation versus Temperature

# **Table of Contents**

| 1 |      | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications1                         |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Dev  | ice Comparison Table 3             |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spe  | cifications 4                      |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | ESD Ratings 4                      |
|   | 7.3  | Recommended Operating Conditions 4 |
|   | 7.4  | Thermal Information 4              |
|   | 7.5  | Electrical Characteristics5        |
|   | 7.6  | Timing Requirements 6              |
|   | 7.7  | Typical Characteristics 7          |
| 8 | Deta | ailed Description 10               |
|   | 8.1  | Overview 10                        |
|   | 8.2  | Functional Block Diagrams 10       |
|   | 8.3  | Feature Description 11             |
|   |      |                                    |

|    | 8.4   | Device Functional Modes 11                         |
|----|-------|----------------------------------------------------|
| 9  | App   | lication and Implementation 12                     |
|    | 9.1   | Application Information 12                         |
|    | 9.2   | Typical Applications 13                            |
| 10 | Pow   | er-Supply Recommendations 15                       |
| 11 | Laye  | out                                                |
|    | 11.1  | Layout Guidelines 15                               |
|    | 11.2  | Layout Example 15                                  |
| 12 | Dev   | ice and Documentation Support 16                   |
|    | 12.1  | Device Support                                     |
|    | 12.2  | Documentation Support 16                           |
|    | 12.3  | Receiving Notification of Documentation Updates 16 |
|    | 12.4  | Related Links 16                                   |
|    | 12.5  | Community Resources 17                             |
|    | 12.6  | Trademarks 17                                      |
|    | 12.7  |                                                    |
|    | 12.8  | Glossary 17                                        |
| 13 |       | hanical, Packaging, and Orderable                  |
|    | Infor | mation 17                                          |
|    |       |                                                    |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Original (June 2016) to Revision A |                                                                                               |   |  |
|-------------------------------------------------|-----------------------------------------------------------------------------------------------|---|--|
| •                                               | Added TPS3780A-Q1 row to Device Comparison Table                                              | 3 |  |
| •                                               | Added TPS37xxA-Q1 row to V <sub>IT</sub> parameter in <i>Electrical Characteristics</i> table | 5 |  |

# 5 Device Comparison Table

| PRODUCT     | HYSTERESIS (%) | OUTPUT     |
|-------------|----------------|------------|
| TPS3779B-Q1 | 5              | Push-pull  |
| TPS3779C-Q1 | 10             | Push-pull  |
| TPS3780A-Q1 | 0.5            | Open-drain |
| TPS3780B-Q1 | 5              | Open-drain |
| TPS3780C-Q1 | 10             | Open-drain |

# 6 Pin Configuration and Functions



## **Pin Functions**

| NAME                                                         | NO.                                                                                                                                                                                                                                                                                                  | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND                                                          | 5                                                                                                                                                                                                                                                                                                    |     | Ground                                                                                                                                                                                                                                                                                                                                                                                                                        |
| OUT1                                                         | 2                                                                                                                                                                                                                                                                                                    | 0   | OUT1 is the output for SENSE1. OUT1 is asserted (driven low) when the voltage at SENSE1 falls below $V_{IT-}$ .<br>OUT1 is deasserted (goes high) after SENSE1 rises higher than $V_{IT+}$ .<br>OUT1 is a push-pull output for the TPS3779-Q1 and an open-drain output for the TPS3780-Q1.<br>The open-drain device (TPS3780-Q1) can be pulled up to 5.5 V independent of VDD; a pullup resistor is required for this device. |
| OUT2                                                         | OUT2 3 OUT2 is deasserted (goes high) after SENSE2 rises higher than V <sub>IT+</sub> .<br>OUT2 3 O OUT2 is a push-pull output for the TPS3779-Q1 and an open-drain output for the TPS3780-Q1.<br>The open-drain device (TPS3780-Q1) can be pulled up to 5.5 V independent of VDD; a pullup resistor |     |                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SENSE1                                                       | 6 I This pin is connected to the voltage to be monitored with the use of an external resistor divider.<br>When the voltage at this pin drops below the threshold voltage (V <sub>IT</sub> ), OUT1 is asserted.                                                                                       |     |                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SENSE2                                                       | 4                                                                                                                                                                                                                                                                                                    | Ι   | This pin is connected to the voltage to be monitored with the use of an external resistor divider. When the voltage at this pin drops below the threshold voltage ( $V_{IT-}$ ), OUT2 is asserted.                                                                                                                                                                                                                            |
| Supply voltage input. Connect a 1.5-V to 5.5-V supply to VDE |                                                                                                                                                                                                                                                                                                      | Ι   | Supply voltage input. Connect a 1.5-V to 5.5-V supply to VDD in order to power the device. Good analog design practice is to place a $0.1$ - $\mu$ F ceramic capacitor close to this pin (required for VDD < 1.5 V).                                                                                                                                                                                                          |

## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating junction temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                                                   | MIN  | MAX       | UNIT |
|-------------|---------------------------------------------------|------|-----------|------|
|             | VDD                                               | -0.3 | 7         |      |
| Voltaga     | OUT1, OUT2 (TPS3779-Q1 only)                      | -0.3 | VDD + 0.3 | V    |
| Voltage     | OUT1, OUT2 (TPS3780-Q1 only)                      | -0.3 | 7         | v    |
|             | SENSE1, SENSE2                                    | -0.3 | 7         |      |
| Current     | OUT1, OUT2                                        |      | ±20       | mA   |
| Temperature | Operating junction, T <sub>J</sub> <sup>(2)</sup> | -40  | 125       | °C   |
|             | Storage, T <sub>stg</sub>                         | -65  | 150       | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) For low-power devices, the junction temperature rise above the ambient temperature is negligible; therefore, the junction temperature is considered equal to the ambient temperature  $(T_J = T_A)$ .

## 7.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V                  | Electrostatio discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | M    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±500  | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 7.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                 |                                   |                | MIN | NOM | MAX       | UNIT |
|-----------------|-----------------------------------|----------------|-----|-----|-----------|------|
|                 | Power-supply voltage              |                | 1.5 |     | 5.5       | V    |
|                 | Sense voltage                     | SENSE1, SENSE2 | 0   |     | 5.5       | V    |
|                 | Output voltage (TPS3779-Q1 only)  | OUT1, OUT2     | 0   | ١   | /DD + 0.3 | V    |
|                 | Output voltage (TPS3780-Q1 only)  | OUT1, OUT2     | 0   |     | 5.5       | V    |
| R <sub>PU</sub> | Pullup resistor (TPS3780-Q1 only) |                | 1.5 |     | 10,000    | kΩ   |
|                 | Current                           | OUT1, OUT2     | -5  |     | 5         | mA   |
| C <sub>IN</sub> | Input capacitor                   |                |     | 0.1 |           | μF   |
| TJ              | Junction temperature              |                | -40 | 25  | 125       | °C   |

## 7.4 Thermal Information

|                       |                                              | TPS3779-Q1, TPS3780-Q | I    |
|-----------------------|----------------------------------------------|-----------------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23)          | UNIT |
|                       |                                              | 6 PINS                |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 193.9                 | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 134.5                 | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 39.0                  | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 30.4                  | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 38.5                  | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A                   | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 7.5 Electrical Characteristics

all specifications are over the operating temperature range of  $-40^{\circ}C < T_J < +125^{\circ}C$  and  $1.5 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$  (unless otherwise noted); typical values are at  $T_J = 25^{\circ}C$  and VDD = 3.3 V

|                      | PARAMETER                                              | TES                                       | T CONDITIONS                                          | MIN     | ТҮР   | MAX  | UNIT |
|----------------------|--------------------------------------------------------|-------------------------------------------|-------------------------------------------------------|---------|-------|------|------|
| VDD                  | Input supply range                                     |                                           |                                                       | 1.5     |       | 5.5  | V    |
| V <sub>(POR)</sub>   | Power-on-reset voltage <sup>(1)</sup>                  | $V_{OL}$ (max) = 0.2 V,                   | I <sub>OL</sub> = 15 μA                               |         |       | 0.8  | V    |
|                      | Supply surrent (into MDD nin)                          | VDD = 3.3 V, no lo                        | ad                                                    |         | 2.09  | 5.80 |      |
| I <sub>DD</sub>      | Supply current (into VDD pin)                          | VDD = 5.5 V, no lo                        | ad                                                    |         | 2.29  | 6.50 | μA   |
| V <sub>IT+</sub>     | Positive-going input threshold                         | $V_{(SENSEx)}$ rising                     |                                                       |         | 1.194 |      | ۷    |
| •11+                 | voltage                                                | (SENSEX) Horng                            |                                                       | -1%     |       | 1%   |      |
| V <sub>IT-</sub>     | Negative-going input threshold voltage                 |                                           | TPS37xxA-Q1<br>(0.5% hysteresis)                      |         | 1.188 |      |      |
|                      |                                                        | $V_{(SENSEx)}$ falling                    | TPS37xxB-Q1<br>(5% hysteresis)                        |         | 1.134 |      | V    |
|                      |                                                        |                                           | TPS37xxC-Q1<br>(10% hysteresis)                       |         | 1.074 |      |      |
|                      |                                                        | V <sub>(SENSEx)</sub> falling             | L                                                     | -1%     |       | 1%   |      |
| I(SENSEx)            | Input current                                          | V <sub>(SENSEx)</sub> = 0 V or V          | VDD                                                   | -15     |       | 15   | nA   |
|                      |                                                        | VDD ≥ 1.5 V, I <sub>SINK</sub> = 0.4 mA   |                                                       |         |       | 0.25 |      |
| V <sub>OL</sub>      | Low-level output voltage                               | VDD ≥ 2.7 V, I <sub>SINK</sub> = 2 mA     |                                                       |         |       | 0.25 | V    |
|                      |                                                        | VDD ≥ 4.5 V, I <sub>SINK</sub> = 3.2 mA   |                                                       |         |       | 0.30 |      |
|                      |                                                        | VDD ≥ 1.5 V, I <sub>SOURCE</sub> = 0.4 mA |                                                       | 0.8 VDD |       |      |      |
| V <sub>OH</sub>      | High-level output voltage<br>(TPS3779-Q1 only)         | VDD ≥ 2.7 V, $I_{SOURCE} = 1 \text{ mA}$  |                                                       | 0.8 VDD |       |      | V    |
|                      |                                                        | VDD ≥ 4.5 V, I <sub>SOURCE</sub> = 2.5 mA |                                                       | 0.8 VDD |       |      |      |
| I <sub>lkg(OD)</sub> | Open-drain output leakage<br>current (TPS3780-Q1 only) | High impedance, V                         | $(\text{SENSEx}) = V_{(\text{OUTx})} = 5.5 \text{ V}$ | -250    |       | 250  | nA   |

(1) Outputs are undetermined below  $V_{(POR)}$ .

### TPS3779-Q1, TPS3780-Q1

SBVS273A-JUNE 2016-REVISED SEPTEMBER 2016

www.ti.com

NSTRUMENTS

EXAS

### 7.6 Timing Requirements

typical values are at T<sub>J</sub> = 25°C and VDD = 3.3 V; SENSEx transitions between 0 V and 1.3 V

|                    |                                            | MIN | NOM | MAX | UNIT |
|--------------------|--------------------------------------------|-----|-----|-----|------|
| t <sub>PD(r)</sub> | SENSEx (rising) to OUTx propagation delay  |     | 5.5 |     | μs   |
| t <sub>PD(f)</sub> | SENSEx (falling) to OUTx propagation delay |     | 10  |     | μs   |
| t <sub>SD</sub>    | Startup delay <sup>(1)</sup>               |     | 570 |     | μs   |

 During power-on or when a VDD transient is below VDD(min), the outputs reflect the input conditions 570 μs after VDD transitions through VDD(min).



Figure 1. Timing Diagram



## 7.7 Typical Characteristics

at T<sub>J</sub> = 25°C with a 0.1-µF capacitor close to VDD (unless otherwise noted)



## TPS3779-Q1, TPS3780-Q1

SBVS273A-JUNE 2016-REVISED SEPTEMBER 2016



www.ti.com

## **Typical Characteristics (continued)**

at  $T_J = 25^{\circ}C$  with a 0.1-µF capacitor close to VDD (unless otherwise noted)



Copyright © 2016, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

at T<sub>J</sub> = 25°C with a 0.1-µF capacitor close to VDD (unless otherwise noted)





## 8 Detailed Description

## 8.1 Overview

The TPS3779-Q1 and TPS3780-Q1 are small, low quiescent current ( $I_{DD}$ ), dual-channel voltage detectors. These devices have high-accuracy rising and falling input thresholds, and assert the output as shown in Table 1. The output (OUTx pin) goes low when the SENSEx pin is less than  $V_{IT-}$  and goes high when the pin is greater than  $V_{IT+}$ . The TPS3779-Q1 and TPS3780-Q1 offer two hysteresis options (5% and 10%) for use in a wide variety of applications. These devices have two independent voltage-detection channels that can be used in systems where multiple voltage rails are required to be monitored, or where one channel can be used as an early warning signal and the other channel can be used as the system reset signal.

| CONDITIONS                | OUTPUT      |
|---------------------------|-------------|
| SENSE1 < V <sub>IT-</sub> | OUT1 = low  |
| SENSE2 < V <sub>IT</sub>  | OUT2 = low  |
| SENSE1 > $V_{IT+}$        | OUT1 = high |
| SENSE2 > $V_{IT+}$        | OUT2 = high |

Table 1. TPS3779-Q1, TPS3780-Q1 Truth Table



Figure 20. TPS3779-Q1 Block Diagram

Figure 21. TPS3780-Q1 Block Diagram



### 8.3 Feature Description

## 8.3.1 Inputs (SENSE1, SENSE2)

TPS3779-Q1, TPS3780-Q1

The TPS3779-Q1 and TPS3780-Q1 each have two comparators for voltage detection. Each comparator has one external input; the other input is connected to the internal reference. The comparator rising threshold is designed and trimmed to be equal to  $V_{IT+}$ , and the falling threshold is trimmed to be equal to  $V_{IT-}$ . The built-in falling hysteresis options make the devices immune to supply rail noise and ensure stable operation.

The comparator inputs can swing from ground to 5.5 V, regardless of the device supply voltage used. Although not required in most cases, for extremely noisy applications, good analog design practice is to place a 1-nF to 10-nF bypass capacitor at the comparator input in order to reduce sensitivity to transients and layout parasitic.

For each SENSEx input, the corresponding output (OUTx) is driven to logic low when the input voltage drops below  $V_{IT-}$ . When the voltage exceeds  $V_{IT+}$ , the output (OUTx) is driven high; see Figure 1.

## 8.3.2 Outputs (OUT1, OUT2)

In a typical device application, the outputs are connected to a reset or enable input of another device, such as a digital signal processor (DSP), central processing unit (CPU), field-programmable gate array (FPGA), or application-specific integrated circuit (ASIC); or the outputs are connected to the enable input of a voltage regulator, such as a dc-dc or low-dropout (LDO) regulator.

The TPS3779-Q1 provides two push-pull outputs. The logic high level of the outputs is determined by the VDD pin voltage. Pullup resistors are not required with this configuration, thus saving board space. However, all interface logic levels must be examined. All OUTx connections must be compatible with the VDD pin logic level.

The TPS3780-Q1 provides two open-drain outputs (OUT1 and OUT2); pullup resistors must be used to hold these lines high when the output goes to a high-impedance condition (not asserted). By connecting pullup resistors to the proper voltage rails, the outputs can be connected to other devices at correct interface voltage levels. The outputs can be pulled up to 5.5 V, independent of the device supply voltage. To ensure proper voltage levels, make sure to choose the correct pullup resistor values. The pullup resistor value is determined by  $V_{OL}$ , the sink current capability, and the output leakage current ( $I_{lkg(OD)}$ ). These values are specified in the *Electrical Characteristics* table. By using wired-AND logic, OUT1 and OUT2 can be combined into one logic signal. The *Inputs (SENSE1, SENSE2)* section describes how the outputs are asserted or deasserted. See Figure 1 for a description of the relationship between threshold voltages and the respective output.

## 8.4 Device Functional Modes

#### 8.4.1 Normal Operation (VDD ≥ VDD(min))

When the voltage on VDD is greater than VDD(min) for t<sub>SD</sub>, the output signals react to the present state of the corresponding SENSEx pins.

#### 8.4.2 Power-On-Reset (VDD $< V_{(POR)}$ )

When the voltage on VDD is lower than the required voltage to internally pull the logic low output to GND ( $V_{(POR)}$ ), both outputs are undefined and are not to be relied upon for proper system function.

TEXAS INSTRUMENTS

www.ti.com

## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The TPS3779-Q1 and TPS3780-Q1 are used as precision, dual-voltage detectors. The monitored voltage, VDD voltage, and output pullup voltage (TPS3780-Q1 only) can be independent voltages or connected in any configuration.

#### 9.1.1 Threshold Overdrive

Threshold overdrive is how much  $V_{SENSE1}$  or  $V_{SENSE2}$  exceeds the specified threshold, and is important to know because a smaller overdrive results in a slower OUTx response. Threshold overdrive is calculated as a percent of the threshold in question, as shown in Equation 1:

Overdrive =  $|(V_{SENSE1,2} / V_{IT} - 1) \times 100\%|$ 

where

- $V_{IT}$  is either  $V_{IT-}$  or  $V_{IT+}$ , depending on whether calculating the overdrive for the negative-going threshold or the positive-going threshold, respectively
- V<sub>SENSE1.2</sub> is the voltage at the SENSE1 or SENSE2 input

(1)

Figure 16 illustrates the minimum detectable pulse on the SENSEx inputs versus overdrive, and is used to visualize the relationship that overdrive has on  $t_{PD(f)}$  for negative-going events.

#### 9.1.2 Sense Resistor Divider

The resistor divider values and target threshold voltage can be calculated by using Equation 2 and Equation 3 to determine  $V_{MON(UV)}$  and  $V_{MON(PG)}$ , respectively.

$$V_{\text{MON}(UV)} = \left(1 + \frac{R1}{R2}\right) \times V_{\text{IT}-}$$

$$V_{\text{MON}(PG)} = \left(1 + \frac{R1}{R2}\right) \times V_{\text{IT}+}$$
(2)
(3)

where

- R1 and R2 are the resistor values for the resistor divider on the SENSEx pins
- V<sub>MON(UV)</sub> is the target voltage at which an undervoltage condition is detected
- $V_{MON(PG)}$  is the target voltage at which the output goes high when  $V_{MONx}$  rises

Choose  $R_{TOTAL}$  (equal to R1 + R2) so that the current through the divider is approximately 100 times higher than the input current at the SENSEx pins. The resistors can have high values to minimize current consumption as a result of low input bias current without adding significant error to the resistive divider. For details on sizing input resistors, see the *Optimizing Resistor Dividers at a Comparator Input* application report (SLVA450), available for download from www.ti.com.



### 9.2 Typical Applications

### 9.2.1 Monitoring Two Separate Rails



Figure 22. Monitoring Two Separate Rails Schematic

#### 9.2.1.1 Design Requirements

#### Table 2. Design Parameters

| PARAMETER            | DESIGN REQUIREMENT                                           | DESIGN RESULT                                                  |
|----------------------|--------------------------------------------------------------|----------------------------------------------------------------|
| VDD                  | 5 V                                                          | 5 V                                                            |
| Hysteresis           | 10%                                                          | 10%                                                            |
| Monitored voltage 1  | 3.3 V nominal, $V_{MON(PG)} = 2.9$ V, $V_{MON(UV)} = 2.6$ V  | $V_{MON(PG)} = 2.908 \text{ V}, V_{MON(UV)} = 2.618 \text{ V}$ |
| Monitored voltage 2  | 3 V nominal, $V_{MON(PG)} = 2.6$ V,<br>$V_{MON(UV)} = 2.4$ V | $V_{MON(PG)} = 2.606 \text{ V}, V_{MON(UV)} = 2.371 \text{ V}$ |
| Output logic voltage | 3.3-V CMOS                                                   | 3.3-V CMOS                                                     |

#### 9.2.1.2 Detailed Design Procedure

- 1. Select the TPS3780C-Q1. The C version is selected to satisfy the hysteresis requirement. The TPS3780-Q1 is selected for the output logic requirement. An open-drain output allows for the output to be pulled up to a voltage other than VDD.
- 2. The resistor divider values are calculated by using Equation 2 and Equation 3. For SENSE1, R1 = 1.13 M $\Omega$  and R2 = 787 k $\Omega$ . For SENSE2, R3 (R1) = 681 k $\Omega$  and R4 (R2) = 576 k $\Omega$ .

#### 9.2.1.3 Application Curve



Time (5 ms/div) Figure 23. Monitoring Two Separate Rails Curve

TEXAS INSTRUMENTS

www.ti.com

#### 9.2.2 Early Warning Detection



Figure 24. Early Warning Detection Schematic

## 9.2.2.1 Design Requirements

 Table 3. Design Parameters

| PARAMETER           | DESIGN REQUIREMENT                                         | DESIGN RESULT                                                  |
|---------------------|------------------------------------------------------------|----------------------------------------------------------------|
| VDD                 | V <sub>MON</sub>                                           | V <sub>MON</sub>                                               |
| Hysteresis          | 10%                                                        | 10%                                                            |
| Monitored voltage 1 | $V_{MON(PG)} = 3.3 \text{ V}, V_{MON(UV)} = 3 \text{ V}$   | $V_{MON(PG)} = 3.330 \text{ V}, V_{MON(UV)} = 2.997 \text{ V}$ |
| Monitored voltage 2 | $V_{MON(PG)} = 3.9 \text{ V}, V_{MON(UV)} = 3.5 \text{ V}$ | $V_{MON(PG)} = 3.921 \text{ V}, V_{MON(UV)} = 3.529 \text{ V}$ |

## 9.2.2.2 Detailed Design Procedure

- 1. Select the TPS3779C-Q1. The C version is selected to satisfy the hysteresis requirement. The TPS3779-Q1 is selected to save on component count and board space.
- 2. Use Equation 4 to calculate the total resistance for the resistor divider. Determine the minimum total resistance of the resistor network necessary to achieve the current consumption specification. For this example, the current flow through the resistor network is chosen to be 1.41 μA. Use the key transition point for V<sub>MON2</sub>. For this example, the low-to-high transition, V<sub>MON(PG)</sub>, is considered more important.

$$R_{TOTAL} = \frac{V_{MON(PG_2)}}{I} = \frac{3.9 \text{ V}}{1.41 \text{ }\mu\text{A}} = 2.78 \text{ }M\Omega$$

where

- V<sub>MON(PG 2)</sub> is the target voltage at which OUT2 goes high when V<sub>MON</sub> rises
- I is the current flowing through the resistor network
- 3. After  $R_{TOTAL}$  is determined, R3 can be calculated using Equation 5. Select the nearest 1% resistor value for R3. In this case, 845 k $\Omega$  is the closest value.

$$R3 = \frac{V_{IT+}}{I} = \frac{1.194 \text{ V}}{1.41 \text{ }\mu\text{A}} = 846 \text{ }k\Omega$$

4. Use Equation 6 to calculate R2. Select the nearest 1% resistor value for R2. In this case, 150 k $\Omega$  is the closest value. Use the key transition point for V<sub>MON1</sub>. For this example, the high-to-low transition, V<sub>MON(UV)</sub>, is considered more important.

$$R2 = \frac{R_{TOTAL}}{V_{MON(UV_{-1})}} \bullet V_{IT_{-}} - R3 = \frac{2.78 \text{ M}\Omega}{3 \text{ V}} \bullet 1.074 \text{ V} - 845 \text{ k}\Omega = 149 \text{ k}\Omega$$

where

• V<sub>MON(UV 1)</sub> is the target voltage at which OUT1 goes low when V<sub>MON</sub> falls

(5)

(6)

(4)



5. Use Equation 7 to calculate R1. Select the nearest 1% resistor value for R1. In this case, 1.78 M $\Omega$  is a 1% resistor.

 $R1 = R_{TOTAL} - R2 - R3 = 2.78 \text{ M}\Omega - 150 \text{ k}\Omega - 845 \text{ k}\Omega = 1.78 \text{ M}\Omega$ 

(7)

### 9.2.2.3 Application Curve



Time (5 ms/div) Figure 25. Early Warning Detection Curve

## 10 Power-Supply Recommendations

The TPS3779-Q1 and TPS3780-Q1 are designed to operate from an input voltage supply range between 1.5 V and 5.5 V. An input supply capacitor is not required for this device; however, good analog practice is to place a 0.1- $\mu$ F or greater capacitor between the VDD pin and the GND pin. This device has a 7-V absolute maximum rating on the VDD pin. If the voltage supply providing power to VDD is susceptible to any large voltage transient that can exceed 7 V, additional precautions must be taken.

For applications where SENSEx is greater than 0 V before VDD, and is subject to a startup slew rate of less than 200 mV per 1 ms, the output can be driven to logic high in error. To correct the output, cycle the SENSEx lines below  $V_{IT-}$  or sequence SENSEx after VDD.

## 11 Layout

## 11.1 Layout Guidelines

Place the VDD decoupling capacitor close to the device.

Avoid using long traces for the VDD supply node. The VDD capacitor, along with parasitic inductance from the supply to the capacitor, can form an LC tank circuit that creates ringing with peak voltages above the maximum VDD voltage.

## 11.2 Layout Example



Figure 26. Example SOT-23 Layout

TEXAS INSTRUMENTS

www.ti.com

## 12 Device and Documentation Support

### 12.1 Device Support

#### 12.1.1 Development Support

#### 12.1.1.1 Evaluation Modules

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS3779-Q1 and TPS3780-Q1. The *TPS3780EVM-154 Evaluation Module* details the design kits and evaluation modules for the TPS3780EVM-154.

The EVM can be requested at Texas Instruments through the TPS3779-Q1 and TPS3780-Q1 product folders, or purchased directly from the TI eStore.

#### 12.1.1.2 Spice Models

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TPS3779-Q1 and TPS3780-Q1 is available through the respective device product folders under *Simulation Models*.

#### 12.1.2 Device Nomenclature

The TPS3779xQyyyzQ1 and TPS3780xQyyyzQ1 are the generic naming conventions for these devices. The TPS3779-Q1 and TPS3780-Q1 represent the family of these devices; x is used to display the hysteresis version, yyy is reserved for the package designator, and z is the package quantity.

- Example: TPS3780CDBVRQ1
- Family: TPS3780-Q1 (open-drain)
- Hysteresis: 10%
- DBV package: 6-pin SOT-23
- Package quantity: R is for 3000 pieces

#### **12.2 Documentation Support**

#### 12.2.1 Related Documentation

For related documentation see the following:

- TPS3780EVM-154 Evaluation Module (SLVU796)
- Optimizing Resistor Dividers at a Comparator Input Application Report (SLVA450)

#### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.4 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|--------------|------------------------|---------------------|---------------------|
| TPS3779-Q1 | Click here     | Click here   | Click here             | Click here          | Click here          |
| TPS3780-Q1 | Click here     | Click here   | Click here             | Click here          | Click here          |

#### Table 4. Related Links



### 12.5 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.6 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.7 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 12.8 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|--------------|---------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                  |        | COT 02       |         |      | 2000 |              | (6)           |                     | 40 to 405    | 1005           |         |
| TPS3779BQDBVRQ1  | ACTIVE | SOT-23       | DBV     | 6    | 3000 | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 120E           | Samples |
| TPS3779CQDBVRQ1  | ACTIVE | SOT-23       | DBV     | 6    | 3000 | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 12PE           | Samples |
|                  |        |              |         |      |      |              |               |                     |              |                | Jampies |
| TPS3780AQDBVRQ1  | ACTIVE | SOT-23       | DBV     | 6    | 3000 | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 12FE           | Samples |
| TPS3780BQDBVRQ1  | ACTIVE | SOT-23       | DBV     | 6    | 3000 | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 12GE           | Samples |
|                  |        |              |         |      |      |              |               |                     |              |                | Jampies |
| TPS3780CQDBVRQ1  | ACTIVE | SOT-23       | DBV     | 6    | 3000 | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 12HE           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



10-Dec-2020

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS3779-Q1, TPS3780-Q1 :

• Catalog: TPS3779, TPS3780

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS3779BQDBVRQ1 | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TPS3779CQDBVRQ1 | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TPS3780AQDBVRQ1 | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TPS3780BQDBVRQ1 | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TPS3780CQDBVRQ1 | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Apr-2020



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3779BQDBVRQ1 | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS3779CQDBVRQ1 | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS3780AQDBVRQ1 | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS3780BQDBVRQ1 | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS3780CQDBVRQ1 | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |

# **DBV0006A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. 5. Refernce JEDEC MO-178.



# **DBV0006A**

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DBV0006A**

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated