

# **IPD** series for Automotive

# 8ch Low-side switch

# BD8LA700EFV-C

#### **Features**

- Monolithic power IC that has a built-in control part (CMOS) and a power MOS FET on 1chip
- 8ch Low-side switch for driving resistive, inductive
- 16bit Serial peripheral interface(SPI) for diagnostics and control
- Built-in Open Load Detection circuit in output-off state
- Built-in Over Current Protection circuit (OCP)
- Built-in Active Clamp circuit
- Built-in Thermal shutdown circuit (TSD)
- Low On resistance of  $R_{ON}$ =700 $m\Omega(V_{IN}$ =5V, Tj=25 $^{\circ}C$ , Io=0.2A, Typ)
- Surface mount HTSSOP-B24 Package AEC-Q100 Qualified (Note 1)
- (Note 1) Grade1

#### Overview

BD8LA700EFV is 8ch Low-Side switch for automotive and industrial equipment. It has a built-in, Open Load Detection circuit, Over Current Protection circuit, Active clamp circuit and Thermal Shutdown circuit.

#### **Application**

For driving resistive, inductive load

# **Basic Application Circuit (Recommendation)**

#### **Product Summary**

| Digital part Operating voltage | 3.0V to 5.5V |
|--------------------------------|--------------|
| Analog part Operating voltage  | 4.0V to 5.5V |
| On-state resistance (25°C,Typ) | 700mΩ        |
| Over current limit (Typ)       | 1.2A         |
| Active clamp energy(25°C)      | 75mJ         |

**Package** HTSSOP-B24

 $W(Typ) \times D(Typ) \times H(Max)$ 7.80mm x 7.60mm x 1.00mm





# **Pin Descriptions**

| Pin | Symbol     |                  | I/O <sup>(Note 1)</sup> | Function                                                                                                    |
|-----|------------|------------------|-------------------------|-------------------------------------------------------------------------------------------------------------|
| 1   | GND        |                  | -                       | GND                                                                                                         |
| 2   | GND        |                  | -                       | GND                                                                                                         |
| 3   | OUT1       |                  | 0                       | Channel 1 output                                                                                            |
| 4   | OUT2       |                  | 0                       | Channel 2 output                                                                                            |
| 5   | OUT3       |                  | 0                       | Channel 3 output                                                                                            |
| 6   | OUT4       |                  | 0                       | Channel 4 output                                                                                            |
| 7   | OUT5       |                  | 0                       | Channel 5 output                                                                                            |
| 8   | OUT6       |                  | 0                       | Channel 6 output                                                                                            |
| 9   | OUT7       |                  | 0                       | Channel 7 output                                                                                            |
| 10  | OUT8       |                  | 0                       | Channel 8 output                                                                                            |
| 11  | GND        | -                |                         | GND                                                                                                         |
| 12  | GND        | -                |                         | GND                                                                                                         |
| 13  | VDD        | -                |                         | Digital power supply                                                                                        |
| 14  | IN4(IN8)   | _                | PD                      | Control input for Channel 4 and 8 (DIR=L) / Control input for Channel 8 (DIR=H)                             |
| 15  | IN3(IN7)   | -                | PD                      | Control input for Channel 3 and 7 (DIR=L) / Control input for Channel 7 (DIR=H)                             |
| 16  | IN2(IN6)   | - 1              | PD                      | Control input for Channel 2 and 6 (DIR=L) / Control input for Channel 6 (DIR=H)                             |
| 17  | IN1(IN5)   | _                | PD                      | Control input for Channel 1 and 5 (DIR=L) / Control input for Channel 5 (DIR=H)                             |
| 18  | DIR        | _                | PD                      | SPI mode, DIR mode change input terminal                                                                    |
| 19  | SO         |                  | 0                       | Serial data output terminal                                                                                 |
| 20  | SCLK(IN4)  | - 1              | PD                      | Serial clock (DIR=L) / Control input for Channel 4 (DIR=H)                                                  |
| 21  | RST_B(IN3) | I                | PD                      | Reset terminal (DIR=L) / Control input for Channel 3 (DIR=H)                                                |
| 22  | SI(IN2)    | I                | PD                      | Serial data input (DIR=L) / Control input for Channel 2 (DIR=H)                                             |
| 23  | CS_B(IN1)  | I PU/PD (Note 2) |                         | SPI enable input (DIR=L) / Control input for Channel 1 (DIR=H)                                              |
| 24  | VDDA       |                  | -                       | Analog power supply                                                                                         |
| FIN | FIN        |                  | -                       | Since it has connected with sub of IC, please connect the heat dissipation metal to external GND potential. |

(Note 1)

O : Output terminal, I : Input terminal
PD : Pull Down terminal, PU : Pull Up terminal
Pull Up at DIR=Low setting, Pull Down at DIR=High

# **Pin Configurations**

(Note 2)



**Absolute Maximum Ratings** 

| Item                                                          | Symbol             | Limit values                     | Unit |
|---------------------------------------------------------------|--------------------|----------------------------------|------|
| Power supply voltage (Pin No:13,24)                           | V <sub>CC</sub>    | -0.3 to +7                       | V    |
| Output voltage (Pin No:3 to 10)                               | V <sub>DS1~8</sub> | -0.3 to 45(Internally limited)   | V    |
| Output current (Pin No:3 to 10)                               | $I_{Dn}$           | 0.5(Internally limited) (Note 1) | Α    |
| Diagnostic output voltage (Pin No:19)                         | V <sub>so</sub>    | -0.3 to +7                       | V    |
| Input voltage(Pin No:14 to 18,20 to 23)                       | V <sub>IN</sub>    | -0.3 to +7                       | V    |
| Junction temperature range                                    | Tj                 | -40 to +150                      | °C   |
| Storage temperature range                                     | T <sub>stg</sub>   | -55 to +150                      | °C   |
| Maximum junction temperature                                  | $T_{jmax}$         | 150                              | °C   |
| Active clamp energy (single pulse) (Tj <sub>(0)</sub> =25°C)  | E <sub>S1</sub>    | 75 <sup>(Note 2)</sup>           | mJ   |
| Active clamp energy (single pulse) (Tj <sub>(0)</sub> =150°C) | E <sub>S2</sub>    | 25 <sup>(Note 3)</sup>           | mJ   |
| Active clamp energy (repetitive) (Tj <sub>(0)</sub> =105°C)   | E <sub>AR</sub>    | 20 <sup>(Note 4)</sup>           | mJ   |

(Note 1) However, never exceed  $T_{jmax}$ .

# Operating Voltage Ratings (-40°C ≤Tj ≤+150°C)

| Item                           | Code      | Limit values | Unit |
|--------------------------------|-----------|--------------|------|
| Digital part Operating voltage | $V_{DD}$  | 3.0 to 5.5   | V    |
| Analog part Operating voltage  | $V_{DDA}$ | 4.0 to 5.5   | V    |

<sup>(</sup>Note 2) Max Active clamp energy at  $T_{j(0)}$  = 25°C, using single non-repetitive pulse of 0.5A (Note 3) Max Active clamp energy at  $T_{j(0)}$  =150°C, using single non-repetitive pulse of 0.5A. Not 100% tested. (Note 4) Max Active clamp energy at  $T_{j(0)}$  =105°C, using repetitive pulse of 0.4A and cycles of 1M times. Not 100% tested.

Electrical Characteristics (unless otherwise specified, V<sub>DDA</sub>=V<sub>DD</sub>=5V, -40°C≤Tj ≤+150°C)

| Item                                                   | Symbol                |         | Limit value |         | Unit | Condition                                                                                                                             |
|--------------------------------------------------------|-----------------------|---------|-------------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------|
| [Power Supply Block]                                   | ,                     | Min     | Тур         | Max     | -    |                                                                                                                                       |
| VDDA Standby current (All output on standby mode)      | I <sub>DDAS</sub>     | -       | 0           | 20      | μA   | V <sub>DDA</sub> =V <sub>DD</sub> =V <sub>CS_B</sub> =5V<br>V <sub>RST_B</sub> =0V                                                    |
| VDD Standby current (All output on standby mode)       | I <sub>DDS</sub>      | -       | 0           | 20      | μA   | $V_{DDA}=V_{DD}=V_{CS\_B}=5V$ $V_{RST\_B}=0V$                                                                                         |
| VDDA Operating current)                                | I <sub>DDA</sub>      | -       | 3.0         | 5.0     | mA   | V <sub>DDA</sub> =V <sub>DD</sub> =5V                                                                                                 |
| VDD Operating current)                                 | I <sub>DD</sub>       | -       | 0.5         | 1.0     | mA   | V <sub>DDA</sub> = <sub>VDD</sub> =5V                                                                                                 |
| VDDA power on reset Threshold Voltage                  | V <sub>PORA</sub>     | -       | -           | 4.0     | V    |                                                                                                                                       |
| VDD power on reset Threshold Voltage [Input PIN]       | V <sub>POR</sub>      | -       | -           | 2.7     | ٧    |                                                                                                                                       |
| L level input voltage                                  | V <sub>INL</sub>      | 0       | -           | VDD×0.2 | V    |                                                                                                                                       |
| H level input voltage                                  | V <sub>INH</sub>      | VDD×0.7 | -           | VDD     | V    |                                                                                                                                       |
| Input Hysteresis                                       | V <sub>HYS</sub>      | 0.1     | 0.3         | 0.5     | V    |                                                                                                                                       |
| L level input current 1 (RST_B,DIR,IN1 to IN4,SCLK,SI) | I <sub>INL1</sub>     | -10     | 0           | 10      | μΑ   | $ \begin{array}{c} V_{RST\_B}, \ V_{DIR}, \ V_{IN1} \ to \ V_{IN4}, \ V_{SCLK}, \\ V_{SI}\text{=}0V \end{array} $                     |
| L level input current 2(CS_B)                          | I <sub>INL2</sub>     | -100    | -50         | -25     | μΑ   | V <sub>CS_B</sub> =0V, V <sub>DIR</sub> =0V                                                                                           |
| L level input current 3(CS_B)                          | I <sub>INL3</sub>     | -10     | 0           | 10      | μA   | V <sub>CS_B</sub> =0V, V <sub>DIR</sub> =5V                                                                                           |
| H level input current 1 (RST_B,DIR,IN1 to IN4,SCLK,SI) | I <sub>INH1</sub>     | 25      | 50          | 100     | μΑ   | $V_{RST\_B}$ , $V_{DIR}$ , $V_{IN1}$ to $V_{IN4}$ , $V_{SCLK}$ , $V_{SI}$ =5 $V$                                                      |
| H level input current 2(CS_B)                          | I <sub>INH2</sub>     | -10     | 0           | 10      | μΑ   | V <sub>CS_B</sub> =5V, V <sub>DIR</sub> =0V                                                                                           |
| H level input current 3(CS_B)                          | I <sub>INH3</sub>     | 25      | 50          | 100     | μΑ   | V <sub>CS_B</sub> =5V, V <sub>DIR</sub> =5V                                                                                           |
| [Power MOS Output]                                     |                       |         |             |         |      |                                                                                                                                       |
| Output ON resistance                                   | Proyen                | 1       | 0.70        | 0.87    | Ω    | V <sub>DD</sub> =V <sub>DDA</sub> =5V, I <sub>Dn</sub> <sup>(Note 1)</sup> =0.2A,<br>Tj=25°C                                          |
| Output ON resistance                                   | R <sub>DS(ON)</sub>   | -       | 1.30        | 1.56    | Ω    | V <sub>DD</sub> =V <sub>DDA</sub> =5V, I <sub>Dn</sub> <sup>(note 1)</sup> =0.2A,<br>Tj=150°C                                         |
| Output leak current                                    | I <sub>L(OFF)</sub>   | -       | 0           | 1       | μA   | V <sub>DS</sub> =30V, Tj=25°C, V <sub>DIR</sub> =0V                                                                                   |
| ·                                                      | ·L(OIT)               | -       | 5           | 20      | μA   | V <sub>DS</sub> =30V, Tj=150°C, V <sub>DIR</sub> =0V                                                                                  |
| Output leak current<br>(Open load detected)            | I <sub>OL</sub>       | 15      | 40          | 90      | μΑ   | V <sub>DS</sub> =40V, V <sub>DIR</sub> =5V                                                                                            |
| Switching time                                         | t <sub>ON</sub>       | -       | 30          | 50      | μs   | $V_{DD}$ =5V, $V_{INn}^{(Note \ 1)}$ =0V/5V,<br>R <sub>L</sub> =60 $\Omega$ , $V_{BAT}$ =12V, $V_{DIR}$ =5V                           |
| Switching time                                         | t <sub>OFF</sub>      | -       | 30          | 50      | μs   | $V_{DD}$ =5V, $V_{INn}^{(Note 1)}$ =0V/5V,<br>R <sub>L</sub> =60 $\Omega$ , $V_{BAT}$ =12V, $V_{DIR}$ =5V                             |
| Slew rate on                                           | dV/dt <sub>ON</sub>   | 0.3     | 1.0         | 3.0     | V/µs | $V_{DD}$ =5V, $V_{INn}^{(Note 1)}$ =0V/5V,<br>R <sub>L</sub> =60 $\Omega$ , $V_{BAT}$ =12V, $V_{DIR}$ =5V,<br>80% to 20% of $V_{BAT}$ |
| Slew rate off                                          | -dV/dt <sub>OFF</sub> | 0.3     | 1.0         | 3.0     | V/µs | $V_{DD}$ =5V, $V_{INn}^{(Note \ 1)}$ =0V/5V,<br>$R_{L}$ =60 $\Omega$ , $V_{BAT}$ =12V, $V_{DIR}$ =5V,<br>20% to 80% of $V_{BAT}$      |
| PWM Output range                                       | f <sub>PWM</sub>      | ı       | -           | 5       | kHz  | $V_{DD}$ =5V, $V_{INn}^{(Note 1)}$ =0V/5V,<br>R <sub>L</sub> =60 $\Omega$ , $V_{DIR}$ =5V, $V_{BAT}$ =12V                             |
| Output clamp voltage                                   | V <sub>CL</sub>       | 45      | 50          | 55      | V    | $I_{Dn}^{(Note 1)} = 1mA(output off state)$                                                                                           |

(Note 1) " n" shows the channel number.

Electrical Characteristics (unless otherwise specified, V<sub>DDA</sub>=V<sub>DD</sub>=5V, -40°C≤Tj ≤+150°C)

| ,                                             | u                     |              | , - DDA | - 00 -, | ,     |                                                    |  |
|-----------------------------------------------|-----------------------|--------------|---------|---------|-------|----------------------------------------------------|--|
| Item                                          | Symbol                | Limit values |         |         | Unit  | Condition                                          |  |
| item                                          | Symbol                | Min          | Тур     | Max     | Offic | Condition                                          |  |
| [Serial Output]                               |                       |              |         |         |       |                                                    |  |
| L level output voltage                        | V <sub>SOL</sub>      | -            | 0.3     | 0.6     | V     | I <sub>SO</sub> =1mA                               |  |
| H level output voltage                        | $V_{SOH}$             | VDD-0.6      | VDD-0.3 | -       | V     | I <sub>SO</sub> =-1mA                              |  |
| Serial out output leak current                | I <sub>SO(OFF)</sub>  | -5           | 0       | 5       | μA    |                                                    |  |
| [Protect circuit]                             |                       |              |         |         |       |                                                    |  |
| Over current detection current                | I <sub>OCP(ON)</sub>  | 0.5          | 1.2     | 2.0     | Α     |                                                    |  |
| Over current detection time                   | t <sub>OCP</sub>      | 400          | 1000    | 2200    | μs    |                                                    |  |
| Open load relase voltage                      | V <sub>OLD(OFF)</sub> | 1.2          | 2.5     | 3.5     | V     |                                                    |  |
| Open load detection voltage                   | $V_{\text{OLD(ON)}}$  | 1.0          | 2.0     | 3.0     | V     | V <sub>INn</sub> (Note 1)=0V, V <sub>DIR</sub> =5V |  |
| Open load detection time                      | t <sub>OLD</sub>      | 50           | 150     | 600     | μs    |                                                    |  |
| TSD detection temperature <sup>(Note 2)</sup> | Tjd                   | -            | 175     | -       | °C    |                                                    |  |

(Note 1) " n" shows the channel number. (Note 2) Not 100% tested..

#### **Definition**



Figure 1. Definition

→ V<sub>BAT</sub>=12V

Š R∟=60Ω

#### Measurement Circuit



Figure 2. Output ON Resistance Measuring Circuit Diagram

Figure 3. Switching Time Measuring Circuit Diagram



Figure 4. Output Clamp Voltage Measuring Circuit Diagram



Figure 5. Open Detection Measuring Circuit Diagram

# **DIR(Direct)mode Diagnostic Output Truth Table**

| V···            | TSD | OUTPUT                           |                              | mode                   | V <sub>SO</sub> | Output state |  |
|-----------------|-----|----------------------------------|------------------------------|------------------------|-----------------|--------------|--|
| V <sub>IN</sub> | 130 | $V_{OUT}$                        | I <sub>OUT</sub>             | mode                   | Vso             | Output state |  |
|                 | OFF |                                  | I <sub>D</sub> < 0.5A        | Normal                 | L               | ON           |  |
| Н               | OFF | -                                | I <sub>D</sub> ≥ 0.5 to 2.0A | Over current detection | Н               | OFF          |  |
|                 | ON  | ON                               |                              | Thermal shut down      | Н               | OFF          |  |
|                 |     | V <sub>DS</sub> > 3.0V           | -                            | Normal                 | L               | OFF          |  |
|                 | -   | V <sub>DS</sub> ≤ 1.0 to<br>3.0V | -                            | Open load detection    | Н               | OFF          |  |

# Characteristic Data (Reference Data) $(V_{DD}=5V, V_{DDA}=5V, IN=5V, Tj=25^{\circ}C \text{ unless otherwise is specified})$



Figure 6. Output ON Resistance Characteristic [Temperature Characteristic]



Figure 7. Output ON Resistance Characteristic [Source Voltage Characteristic]



Figure 8. Standby Current Characteristic (VDD)



Figure 9. Standby Current Characteristic (VDDA)



Figure 10. Input current Characteristic (IN1~4, DIR, SCLK, SI, RST\_B, CS\_B<sup>(Note 1)</sup>)



Figure 11. Input current Characteristic (CS\_B)



Figure 12. Input current Characteristic [Temperature Characteristic]  $(V_{IN1 \text{ to 4}}, V_{SCLK}, V_{SI}, V_{CS\_B}^{(Note 1)}, V_{RST\_B}=5V)$  (Note 1)DIRMode



Figure 13. Input Voltage Threshold Characteristic [Temperature Characteristic]



Figure 14. Switching Time (t<sub>ON</sub>) [Temperature Characteristic]



Figure 15. Switching Time (t<sub>OFF</sub>) [Temperature Characteristic]



Figure 16. Slew Rate (at ON) [Temperature Characteristic]



Figure 17. Slew Rate (at OFF) [Temperature Characteristic]





Figure 18. Output Leak Current [Temperature Characteristic](  $V_{DS}$ =30V)

Figure 19. Output Leak Current (Open detect) [Temperature Characteristic] (V<sub>DS</sub> =40V)

# **Switching Time Measurement**

# IN VINH VINL VINL OUT 12V 90% Wave form 0V 10%

# Timing Chart with Inductive Load



Figure 20. Switching Time

Figure 21. Timing Chart with inductive Load

| Pin Symbol I/O Equivalent Circuits  1.2 1.1.12 GND  3 to 10 OUT1 to OUT8  13 VDD  14 to 17 IN4(INS), IN2(INS), IN2(INS), IN1(INS), IN1(I | O Equivalent C | ircuits                                                   |                                                                                                                                                                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11,12  3 to 10  OUT1 to OUT8  13  VDD  IN4(IN8), IN3(IN7), IN2(INN), IN3(IN7), IN3(INN), IN3(INN |                | Symbol                                                    | I/O Equivalent Circuits                                                                                                                                                                 |
| 3 to 10 OUT1 to OUT8  13 VDD  14 to 17 IN4(IN8), IN3(IN7), IN3(IN7), IN3(IN7), IN3(IN7), IN3(IN8), IN3(IN8 | 1,2,<br>11,12  | GND                                                       |                                                                                                                                                                                         |
| 14 to 17   IN4(IN8), IN3(IN7), IN3(IN6), IN4(IN8), IN3(IN7), IN4(IN8), IN4(I |                | OUT1 to OUT8                                              | x 9                                                                                                                                                                                     |
| 14 to 17 18 20 to 22  SCLK(IN4) RST B(IN3), SI(IN2)  19  SO  CS_B  IN4(IN8) IN3(IN7) IN2(IN8) IN3(IN7) | 13             | VDD                                                       |                                                                                                                                                                                         |
| 19 SO  23 CS_B  CS_B  SOΩ SOΩ SOΩ SOΩ SOΩ SOΩ SOΩ SOΩ SOΩ SO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 18             | IN3(IN7),<br>IN2(IN6),<br>IN1(IN5),<br>DIR,<br>SCLK(IN4), | IN4(IN8),<br>IN3(IN7),<br>IN2(IN6),<br>IN1(IN5),<br>DIR,<br>SCLK(IN4),<br>RST_B(IN3),<br>SI(IN2)                                                                                        |
| 23 CS_B  CS_B  CS_B  CS_B  CS_B  GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 19             | SO                                                        | 50Ω<br>W > so                                                                                                                                                                           |
| 24 VDDA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 23             | CS_B                                                      | $\begin{array}{c c} \text{LOGIC } \bigcirc \\ \hline \\ 50\Omega \\ \text{CS\_B} \end{array} \begin{array}{c} 100 \text{k}\Omega \\ \hline \\ 100 \text{k}\Omega \\ \hline \end{array}$ |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 24             | VDDA                                                      |                                                                                                                                                                                         |

# SPI mode

When CS B=H,

SO Terminal become Hi-Z

When CS\_B=L,

Internal state (TSD, OCP, OLD) is latched at falling edge of CS\_B, and output to SO at rising edge of SCLK.

SI is taken in register at falling edge of SCLK.

Output corresponding to each resister input is controlled at rising edge of CS\_B.



Definitions of SI and SO signals are shown below.

# SI signals





| Bits                     | CHn  | States of output and protective circuits |                |                |                |  |  |
|--------------------------|------|------------------------------------------|----------------|----------------|----------------|--|--|
| DIIS                     | СПІІ | Output                                   | OCP            | TSD            | OLD            |  |  |
| 15:14,<br>13:12,         | 00   | OFF                                      | disable        | disable        | disable        |  |  |
| 13.12,<br>11:10,<br>9:8, | 01   | ON/OFF (Note 1)                          | enable/disable | enable/disable | disable/enable |  |  |
| 7:6,<br>5:4,             | 10   | ON                                       | enable         | enable         | disable        |  |  |
| 3:2,<br>1:0              | 11   | OFF                                      | disable        | disable        | enable         |  |  |

(Note 1) When INn=01, output is controlled by IN terminal.

Output controlled by each input is shown below.

| Input    | Controlled output |  |  |  |
|----------|-------------------|--|--|--|
| IN1(IN5) | OUT1              |  |  |  |
| IN2(IN6) | OUT2              |  |  |  |
| IN3(IN7) | OUT3              |  |  |  |
| IN4(IN8) | OUT4              |  |  |  |
| IN1(IN5) | OUT5              |  |  |  |
| IN2(IN6) | OUT6              |  |  |  |
| IN3(IN7) | OUT7              |  |  |  |
| IN4(IN8) | OUT8              |  |  |  |

# SO signals

When CS B=H,

SO Terminal become Hi-Z

When CS\_B=L,

Explanation of each Bit is shown below.



| Field                       | Bits                   | Data | STATE                                                |
|-----------------------------|------------------------|------|------------------------------------------------------|
| TER                         | 16 <sup>(Note 1)</sup> | 0    | Correspondence just after reset and normal operation |
| IER                         | 10                     | 1    | Correspondence error of last time                    |
| OLn                         | 15,13,11               | 0    | Normal operation                                     |
| (n = 8 to1 ) 9,7,5<br>3,1 1 |                        | 1    | Load open                                            |
| Dn                          | 14,12                  | 0    | Normal operation                                     |
| (n = 8 to1)                 | 10,8,6<br>4,2,0        | 1    | OCD or TSD                                           |

(Note 1) TER bit outputs logical sums of TER signal and input signal of this device with SI signal in the interval from fall of CS B to rise of SCLK as shown below.

Block diagram and timing chart are shown below.



In order to select whether TER signal is output or SPI data output (OLn, Dn) signal is output, "S" signal is generated within IC and output is switched.

# **Seroal Daisy Chain**

Plurality of devices can be connected as shown in the diagram below.

CS B signal and SCLK signal connect common signal.

SI/SO line can connect SO of Device 1 to SI of Device 2 as shown in the diagram below.



Timing chart when 8 devices are connected is shown below.



Figure 22. Timing chart when 8 devices are connected

#### **Parallel Connection**

Plurality of devices can be connected to parallel as shown in the diagram below. SI signal, SCLK signal and SO signal connect common signal. Each signal is necessary every each device for the CS B signal.



Timing chart when 2 devices are connected is shown below.



Figure 23. Timing chart when 2 devices are connected

# SPI RST\_B releasing sequence



Figure 24. RST\_B Releasing Sequence

| Item                                         | Symbol                    | Min | Тур | Max | Unit |
|----------------------------------------------|---------------------------|-----|-----|-----|------|
| RST_B lead time <sup>(Note 1) (Note 2)</sup> | t <sub>RST_B</sub> (lead) | 1   | -   | -   | ms   |
| CS_B enable time <sup>(Note 1)</sup>         | t <sub>CS B</sub> (en)    | 10  | -   | -   | μs   |

(Note 1) Not 100% tested

(Note 2) RST\_B L time and H time must be over  $10\mu s$ 

# **SPI timing chart**



Figure 25. SPI Timing Chart

| ltem                                                     | Symbol      | Min | Тур | Max | Unit |
|----------------------------------------------------------|-------------|-----|-----|-----|------|
| SCLK frequency                                           | fSCLK       | 0   | _   | 5   | MHz  |
| SCLK cycle length                                        | TSCLK(P)    | 200 | _   | _   | ns   |
| SCLK high time                                           | TSCLK(H)    | 50  | _   | _   | ns   |
| SCLK low time                                            | TSCLK(L)    | 50  | _   | _   | ns   |
| SCLK setup time                                          | TSCLK(su)   | 50  | _   | _   | ns   |
| SCLK hold time                                           | TSCLK(hd)   | 50  | _   | _   | ns   |
| CS_B lead time                                           | TCS_B(lead) | 250 | _   | _   | ns   |
| CS_B lag time                                            | TCS_B(lag)  | 250 | _   | _   | ns   |
| Transfer delay time                                      | TCS_B(td)   | 250 | _   | _   | ns   |
| Data setup time                                          | TSI(su)     | 20  | _   | _   | ns   |
| Data hold time                                           | TSI(hd)     | 20  | _   | _   | ns   |
| SPI Output enable time <sup>(Note 1)</sup>               | TSO(en)     | _   | _   | 200 | ns   |
| SPI Output disable time(Note 1)                          | TSO(dis)    | _   | _   | 250 | ns   |
| SPI Output Data delay time <sup>(Note 1), (Note 2)</sup> | TSO(dd)     | _   | _   | 100 | ns   |
| ERR Output Through delay time (Note 1)                   | TSO(td)     | _   | _   | 200 | ns   |

(Note 1) Not 100% tested. (Note 2) When SO terminal capacity=10pF,  $3.0V \le V_{DD} \le 5.5V$ . Refer to Figure 25 and Figure 26.



Figure 26. Max of SPI Output Data delay time  $(3.0V \le V_{DD} < 4.5V)$ 



Figure 27. Max of SPI Output Data delay time  $(4.5V \le V_{DD} \le 5.5V)$ 

# DIR (direct) mode

Transition to direct mode is brought about by switching DIR terminal to High.

Output controlled for each input is shown below.

Further, SPI input and RST\_B input are not accepted during direct mode.

| Input Pin  | Controlled Output |  |
|------------|-------------------|--|
| CS_B(IN1)  | OUT1              |  |
| SI(IN2)    | OUT2              |  |
| RST_B(IN3) | OUT3              |  |
| SCLK(IN4)  | OUT4              |  |
| IN1(IN5)   | OUT5              |  |
| IN2(IN6)   | OUT6              |  |
| IN3(IN7)   | OUT7              |  |
| IN4(IN8)   | OUT8              |  |

# DIR (direct) mode timing chart (1)



Figure 28. DIR Mode Timing Chart (1)

| Item                                | Symbol                 | Min | Тур | Max | Unit |
|-------------------------------------|------------------------|-----|-----|-----|------|
| DIR lead time <sup>(Note 1)</sup>   | t <sub>DIR(lead)</sub> | 1   | -   | -   | ms   |
| INn enable time <sup>(Note 1)</sup> | t <sub>INn (en)</sub>  | 10  | -   | -   | μs   |

(Note 1) Not 100% tested.

# DIR (direct) mode timing chart (2)



Figure 29. DIR Mode Timing Chart (2)

# Direct mode operation current ( $I_{DDA} + I_{DD}$ ) state transition



Figure 30. Operation Current State Transition Diagram

(Note 1) Sum of P.4 VDDA operation current (when all outputs are on) and VDD operation current (when all outputs are on).

# Power source ON/OFF sequence



Figure 31. Power Source ON/OFF Sequence



Figure 32. Power Source ON/OFF Sequence (SPI MODE)

#### **Detection functions**

① Overcurrent protection

When current of no less than 1.2A (Typ) is flown in output transistor of from OUT1 to OUT8 in 1000 $\mu$ s (Typ), the error flag is output. The error flag is released by OUTENn<sup>(Note 1)</sup> becoming L<sup>(Note 2)</sup>.



Figure 33. Overcurrent Protection Timing Chart

(Note 1) OUTENn shows the ON/OFF control signal of the OUT terminals." n" shows the channel number.

(Note 2) The over current detection latch timer is cleared, and the error flag is not output when OUTENn become L before Over current detection time(Typ:1000µs Max: 2200µs).

#### ② Overheat protection

When Tj of from OUT1 to OUT8 reaches 175°C (Typ) or above and it passes for  $30\mu s(Typ)$ , output is turned off. The error flag is released by OUTENn(Note 1) becoming L(Note 2).



(Note 1) OUTENn shows the ON/OFF control signal of the OUT terminals. n shows the channel number.

(Note 2) The overheat detection latch timer is cleared, and the error flag is not output when OUTENn become L before Overheat detection time(Typ:30µs Max: 65µs).

Figure 34. Overheat Protection Timing Chart

#### 3 Open detection

In case of enable at Open detection function<sup>(Note 3)</sup>, when output voltage of from OUT1 to OUT8 falls below 1.5 V (Typ), open detection is detected and the error flag is output.



(Note 3) As for the DIR mode, OLDENn=H(open detection function becomes effective) in OUTENn =L.

40uA (Typ) is flown from OUT to GND because  $60k\Omega$  (Typ) is connected between OUT and GND.

As for the SPI mode, Please refer to Page 13.

"n" shows the channel number.

Figure 35. Open Detection Protection Timing Chart

# Thermal resistance (Note 1)

| Item                                                                 | Symbol        | Тур | Unit   | Condition     |
|----------------------------------------------------------------------|---------------|-----|--------|---------------|
| HTSSOP-B24                                                           |               |     |        |               |
|                                                                      |               | 42  | °C / W | 1s (Note 2)   |
| Junction-Ambient thermal resistance                                  | $\theta_{JA}$ | 30  | °C / W | 2s (Note 3)   |
|                                                                      |               | 23  | °C / W | 2s2p (Note 4) |
| Junction-Package upper side (Notes) thermal characteristic parameter | $\Psi_{JT}$   | 4   | °C / W | 1s (Note 2)   |

(Note 1)
Based on JESD51 - 2A (Still-Air), in case of 8ch ON state
(Note 2)
Based on JESD51 - 3 FR4 114.3 mm x 76.2 mm x 1.57 mm 1 layer (1s)
(TOP Cupper layer : ROHM original land pattern + wiring for measurement, copper thickness 2oz, copper area 600mm²)
(Note 3)
Based on JESD51 - 5 FR4 114.3 mm x 76.2 mm x 1.60 mm 2 layer(2s)
(TOP Cupper layer : ROHM original land pattern + wiring for measurement, Bottom Cupper area : 74.2 mm x 74.2 mm,
Cupper thickness (Top and Bottom layers) 2oz )
(Note 4)
Based on JESD51 - 5 / -7 FR4 114.3 mm x 76.2 mm x 1.60 mm 4 layers (2s2p)
(TOP Cupper layer : ROHM original land pattern + wiring for measurement / 2nd, 3rd, Bottom layer Cupper area : 74.2 mm x 74.2 mm,
Cupper thickness(Top and Bottom layers / Internal layers ) 2oz / 1oz)
(Note 5)
T<sub>T</sub> : The central temperature on the surface of molding is measured.

# ① PCB Layout 1s



Figure 36. PCB Layout 1s

| Dimension                            | Value                                                                     |  |
|--------------------------------------|---------------------------------------------------------------------------|--|
| Board finish thickness               | 1.57 mm ± 10%                                                             |  |
| Board dimension                      | 76.2 mm x 114.3 mm                                                        |  |
| Board material                       | FR4                                                                       |  |
| Copper thickness (Top/Bottom layers) | 0.070mm (Cu:2oz)                                                          |  |
| Heatsink copper area dimension       | Footprint / 100mm <sup>2</sup> / 600mm <sup>2</sup> / 1200mm <sup>2</sup> |  |

# 2 PCB Layout 2s



| Dimension                            | Value                  |  |
|--------------------------------------|------------------------|--|
| Board finish thickness               | 1.60 mm ± 10%          |  |
| Board dimension                      | 76.2 mm x 114.3 mm     |  |
| Board material                       | FR4                    |  |
| Copper thickness (Top/Bottom layers) | 0.070mm (Cu + Plating) |  |
| Therml vias separation / diameter    | 1.2mm / 0.3mm          |  |

#### 3 PCB Layout 2s2p



Figure 38. PCB Layout 2s2p

| Dimension                            | Value                  |  |
|--------------------------------------|------------------------|--|
| Board finish thickness               | 1.60 mm ± 10%          |  |
| Board dimension                      | 76.2 mm x 114.3 mm     |  |
| Board material                       | FR4                    |  |
| Copper thickness (Top/Bottom layers) | 0.070mm (Cu + Plating) |  |
| Copper thickness (Inner layers)      | 0.035mm                |  |
| Therml vias separation / diameter    | 1.2mm / 0.3mm          |  |

# 4 Thermal impedance (Single pulse)



Figure 39. Thermal impedance

# 5 Thermal resistance ( $\theta$ JA / $\Psi$ JT vs PCB copper area - 1s)



Figure 40. Thermal resistance

#### **Operational Notes**

1) Absolute Maximum Ratings

Operating the IC over the absolute maximum ratings may damage the IC. In addition, it is impossible to predict all destructive situations such as short-circuit modes or open circuit modes. Therefore, it is important to consider circuit protection measures, like adding a fuse, in case the IC is expected to be operated in a special mode exceeding the absolute maximum ratings.

2) Reverse connection of power supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply terminals.

3) Power supply lines

Design the PCB layout pattern to provide low impedance ground and supply lines. Separate the ground and supply lines of the digital and analog blocks to prevent noise in the ground and supply lines of the digital block from affecting the analog block. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

4) GND Voltage

The voltage of GND pin must be the lowest voltage of all pins of the IC at all operating conditions. Ensure that no pins are at a voltage below the ground pin at any time, even during transient condition.

5) Thermal consideration

Use a thermal design that allows for a sufficient margin by taking into account the permissible power dissipation (Pd) in actual operating conditions. Consider Pc that does not exceed Pd in actual operating conditions (Pc≥Pd).

6) Short between pins and mounting errors

Be careful when mounting the IC on printed circuit boards. The IC may be damaged if it is mounted in a wrong orientation or if pins are shorted together. Short circuit may be caused by conductive particles caught between the pins.

7) Operation Under Strong Electromagnetic Field

Operating the IC in the presence of a strong electromagnetic field may cause the IC to malfunction.

8) Thermal shutdown circuit (TSD)

The IC incorporates a built-in thermal shutdown circuit, which is designed to turn off the IC when the internal temperature of the IC reaches 175°C (25°C hysteresis). It is not designed to protect the IC from damage or guarantee its operation. Do not continue to operate the IC after this function is activated. Do not use the IC in conditions where this function will always be activated.

9) Over voltage protection (active clamp)

There is a built-in over voltage protection circuit (active clamp) to absorb the induced current when inductive load is off (Power MOS = off). During active clamp and when IN=0V, TSD will not function so keep IC temperature below 150°C.

Over current protection circuit (OCP)

The IC incorporates an over-current protection circuit that operates in accordance with the rated output capacity. This circuit protects the IC from damage when the load becomes shorted. It is also designed to limit the output current (without latching) in the event of more than 1.2A (typ) flow, such as from a large capacitor or other component connected to the output pin. This protection circuit is effective in preventing damage to the IC in cases of sudden and unexpected current surges. The IC should not be used in applications where the over current protection circuit will be activated continuously.

11) Testing on application boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

12) Regarding input pins of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode.

When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Example of monolithic IC structure

#### 13) GND wiring pattern

When using both small-signal and large-current GND traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the GND traces of external components do not cause variations on the GND voltage. The power supply and ground lines must be as short and thick as possible to reduce line impedance.

#### Back electromotive force (BEMF)

There is a possibility that the BEMF is changed by using the operating condition, environment and the individual characteristics of motor. Please make sure there is no problem when operating the IC even though the BEMF is changed.

Ordering Information



# **Marking Diagrams**



**Physical Dimension, Tape and Reel Information** 



# **Revision History**

| ision mistory                                                                                                                                                                                                                                                            |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Date Rev                                                                                                                                                                                                                                                                 |     | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 16.Dec.2014                                                                                                                                                                                                                                                              | 002 | New Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| P.3 About "Absolute Maximum Ratings", add a postscript to Clamp Energy(repetitive). P.4 About "Output Sink Current", change the limit values of P.4 About "Output Sink Current" & "Output Leak Current, ac P.12 About "I/O Equivalent Circuits", add a postscript to pul |     | P.1 About "Feature",add a postscript to explanatory note of AEC-Q100. P.3 About "Absolute Maximum Ratings", add a postscript to explanatory note of Active Clamp Energy(repetitive). P.4 About "Output Sink Current", change the limit values of Typ & Max. P.4 About "Output Sink Current" & "Output Leak Current, add a postscript to V <sub>DIR</sub> condition. P.12 About "I/O Equivalent Circuits", add a postscript to pull-down resistance of input terminal.                                                                                  |  |  |  |  |
| 23.May.2016                                                                                                                                                                                                                                                              | 004 | P4 About name of Electrical Characteristics items, correct following name.  Before: Output sink current (I <sub>L(OFF)</sub> ) After: Output leak current(I <sub>L(OFF)</sub> )  About Output leak current (Open load detected), correct the limit values.  P17 About Figure26., correct V <sub>DD</sub> condition.  P22 About Open detection Note of Detection functions, add an explanatory note.  P26 About Operational Notes, correct No.5.  About Operational Notes, correct No.10.  P27 About Ordering Information, correct Package information. |  |  |  |  |

# **Notice**

#### **Precaution on using ROHM Products**

1. If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| ĺ | JAPAN USA |        | EU       | CHINA   |
|---|-----------|--------|----------|---------|
|   | CLASSII   | ОГАСОШ | CLASSIIb | OL ACOM |
|   | CLASSIV   | CLASSⅢ | CLASSIII | CLASSⅢ  |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

#### **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

#### **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- Even under ROHM recommended storage condition, solderability of products out of recommended storage time period
  may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is
  exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

#### **Precaution for Foreign Exchange and Foreign Trade act**

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### Other Precaution

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

Notice-PAA-E Rev.003

#### **General Precaution**

- 1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this docume nt is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sale s representative.
- 3. The information contained in this doc ument is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

**Notice – WE** © 2015 ROHM Co., Ltd. All rights reserved. Rev.001