

# AOZ6605PI-1

EZBuck<sup>™</sup> 5A Synchronous Buck Regulator

## **General Description**

The AOZ6605PI-1 works from 4.5V to 18V input voltage range, and provides up to 5A of continuous output current with an output voltage adjustable down to 0.8V.

The AOZ6605PI-1 comes in EPAD-SO8 package and is rated over a -40°C to +85°C operating ambient temperature range.

#### **Features**

- 4.5V to 18V operating input voltage range
- Synchronous Buck with internal low R<sub>DS(ON)</sub> (53mΩ/ 26mΩ) high-side and low-side MOSFETs
- External program soft start
- U-PEM (pulse energy mode) enables 86% plus efficiency with Io=10mA (Vin=12V, Vo=5V)
- Adjacent pin short protection
- Output voltage adjustable to 0.8V
- 5A continuous output current
- 600kHz PWM operation
- Cycle-by-cycle current limit
- Pre-bias start-up
- Extensive protection features
- EPAD-SO8 package

## **Applications**

- High reliable DC/DC converters
- High performance LCD TV
- High performance cable modems



## **Typical Application**



Figure 1. 5A Synchronous Buck Regulator, Fs = 600kHz



# **Ordering Information**

| Part Number | Ambient Temperature Range | Package       | Environmental |
|-------------|---------------------------|---------------|---------------|
| AOZ6605PI-1 | -40°C to +85°C            | 8-Pin EPAD SO | Green Product |



AOS Green Products use reduced levels of Halogens, and are also RoHS compliant. Please visit http://www.aosmd.com/media/AOSGreenPolicy.pdf for additional information.

# **Pin Configuration**



# **Pin Description**

| Pin Number  | Pin Name | Pin Function                                                                                                               |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------|
| 1           | SS       | Soft Start Pin.                                                                                                            |
| 2           | EN       | Enable pin. Logic high to enable the device.                                                                               |
| 3           | VIN      | Supply voltage input. When VIN rises above the UVLO threshold and EN is logic high, the device starts up.                  |
| 4           | GND      | Power ground.                                                                                                              |
| 5           | BST      | Bootstrap. Requires a capacitor connected between LX and BST to form a floating supply across the high-side switch driver. |
| 6           | VCC      | Internal LDO output.                                                                                                       |
| 7           | COMP     | External loop compensation pin. Connect a RC network between COMP and GND to compensate the control loop.                  |
| 8           | FB       | Feedback input. The FB pin is used to set the output voltage via a resistive voltage divider between the output and GND.   |
| Exposed Pad | LX       | Switching node. LX is the drain of the internal low-side power FETs.                                                       |

Rev. 1.1 December 2017 **www.aosmd.com** Page 2 of 16



## **Absolute Maximum Ratings**

Exceeding the Absolute Maximum Ratings may damage the device.

| Parameter                                                | Rating                         |
|----------------------------------------------------------|--------------------------------|
| Supply Voltage (V <sub>IN</sub> ), EN (V <sub>EN</sub> ) | +20V                           |
| LX to GND                                                | -0.7V to V <sub>IN</sub> +0.3V |
| LX to GND (20ns)                                         | -5V to 22V                     |
| VCC, FB, COMP to GND                                     | -0.3V to 6V                    |
| VBST to LX                                               | 6V                             |
| Junction Temperature (T <sub>J</sub> )                   | +150°C                         |
| Storage Temperature (T <sub>S</sub> )                    | -65°C to +150°C                |
| ESD Rating <sup>(1)</sup>                                | 2.0kV                          |

#### Note:

1. Devices are inherently ESD sensitive, handling precautions are required. Human body model rating:  $1.5k\Omega$  in series with 100pF.

## **Maximum Operating Ratings**

The device is not guaranteed to operate beyond the Maximum Operating ratings.

| Parameter                                                                | Rating                       |
|--------------------------------------------------------------------------|------------------------------|
| Supply Voltage (V <sub>IN</sub> )                                        | 4.5V to 18V                  |
| Output Voltage Range                                                     | 0.8V to 0.85*V <sub>IN</sub> |
| Ambient Temperature (T <sub>A</sub> )                                    | -40°C to +85°C               |
| Package Thermal Resistance<br>EPAD SO8 (θ <sub>JA</sub> ) <sup>(2)</sup> | 40°C/W                       |

#### Note:

2. The value of  $\theta_{JA}$  is measured with the device mounted on a 1-in<sup>2</sup> FR-4 four layer board with 2oz copper and Vias, in a still air environment with  $T_A = 25^{\circ}C$ . The value in any given application depends on the user's specification board design.

## **Electrical Characteristics**

 $T_A = 25$ °C,  $V_{IN} = V_{EN} = 12$ V,  $V_{OUT} = 3.3$ V unless otherwise specified. Specifications in **BOLD** indicate a temperature range of -40°C to +85°C. These specifications are guaranteed by design.

| Symbol            | Parameter                             | Conditions                                                             | Min.  | Тур.       | Max   | Units  |
|-------------------|---------------------------------------|------------------------------------------------------------------------|-------|------------|-------|--------|
| V <sub>IN</sub>   | Supply Voltage                        |                                                                        | 4.5   |            | 18    | V      |
| V <sub>UVLO</sub> | Input Under-Voltage Lockout Threshold | V <sub>IN</sub> rising<br>V <sub>IN</sub> falling                      | 3.3   | 4.0<br>3.7 | 4.47  | V<br>V |
| \ <u>'</u>        | VCC Regulator                         |                                                                        |       | 5          |       | V      |
| V <sub>CC</sub>   | VCC Load Regulator                    | I <sub>CC</sub> = 5mA                                                  |       | 3          |       | %      |
| I <sub>IN</sub>   | Supply Current (Quiescent)            | I <sub>OUT</sub> = 0A                                                  |       | 250        |       | μА     |
| I <sub>OFF</sub>  | Shutdown Supply Current               | V <sub>EN</sub> = 0V<br>-40°C < T <sub>Junction</sub> < 125°C          |       | 1          | 10    | μΑ     |
|                   |                                       | V <sub>EN</sub> = 0V                                                   |       | 0.1        |       | μΑ     |
| $V_{FB}$          | Feedback Voltage                      | T <sub>A</sub> = 25°C                                                  | 0.591 | 0.600      | 0.609 | V      |
| R <sub>O</sub>    | Load Regulation                       | PWM mode<br>1A < ILoad < 5A                                            |       | 0.5        |       | %      |
| S <sub>V</sub>    | Line Regulation                       | 4.5V < V <sub>IN</sub> < 18V                                           |       | 1          |       | %      |
| I <sub>FB</sub>   | Feedback Voltage Input Current        |                                                                        |       |            | 200   | nA     |
| V <sub>EN</sub>   | EN Input Threshold                    | Off threshold<br>On threshold<br>-40°C < T <sub>Junction</sub> < 125°C | 2     |            | 0.6   | V      |
| V <sub>HYS</sub>  | EN Input Hysteresis                   |                                                                        |       | 300        |       | mV     |
| I <sub>EN</sub>   | EN Input Current                      | V <sub>EN</sub> = 5V                                                   |       |            | 5     | μΑ     |
| t <sub>SS</sub>   | SS Time                               | C <sub>SS</sub> = 22nF                                                 | 0.9   | 2          | 3.7   | ms     |
| Modulator         |                                       |                                                                        |       | •          |       |        |
| f <sub>O</sub>    | Frequency                             |                                                                        | 500   | 600        | 650   | kHz    |
| D <sub>MAX</sub>  | Maximum Duty Cycle                    |                                                                        |       | 85         |       | %      |
| D <sub>MIN</sub>  | Controllable Minimum Duty Cycle       |                                                                        |       |            | 6.5   | %      |
| Gm <sub>cs</sub>  | Current Sense Transconductance        |                                                                        |       | 8          |       | A/V    |

Rev. 1.1 December 2017 www.aosmd.com Page 3 of 16



# **Electrical Characteristics**

 $T_A$  = 25°C,  $V_{IN}$  =  $V_{EN}$  = 12V,  $V_{OUT}$  = 3.3V unless otherwise specified. Specifications in **BOLD** indicate a temperature range of -40°C to +85°C. These specifications are guaranteed by design.

| Symbol           | Parameter                           | Conditions                                      | Min. | Тур.       | Max | Units         |
|------------------|-------------------------------------|-------------------------------------------------|------|------------|-----|---------------|
| Gm <sub>a</sub>  | Error Amplifier Transconductance    |                                                 | 300  | 400        | 500 | μ <b>A</b> /V |
| I <sub>CH</sub>  | Charging Current of Error Amplifier |                                                 |      | 40         |     | μΑ            |
| Protection       |                                     |                                                 |      |            |     |               |
| I <sub>LIM</sub> | Current Limit                       |                                                 | 6    | 6.5        |     | Α             |
| V <sub>OVP</sub> | Over Voltage Protection             | Off threshold<br>On threshold                   |      | 720<br>620 |     | mV            |
| T <sub>OTP</sub> | Over-temperature Shutdown Llmit     | T <sub>J</sub> rising<br>T <sub>J</sub> falling |      | 150<br>100 |     | °C            |
| Output Stage     |                                     |                                                 |      |            |     |               |
| R <sub>H</sub>   | High-Side Switch On-Resistance      | V <sub>BST-LX</sub> = 5V                        |      | 53         |     | mΩ            |
| $R_L$            | Low-Side Switch On-Resistance       | V <sub>CC</sub> = 5V                            |      | 26         |     | mΩ            |

Rev. 1.1 December 2017 www.aosmd.com Page 4 of 16



# **Functional Block Diagram**





# **Efficiency**

### Efficiency vs. Load Current (VIN=12V)



#### Efficiency vs. Load Current (VIN=5V)



# **Thermal Derating**

Thermal Derating (VIN=12V)



## Thermal Derating (VIN=5V)





# **Typical Characteristics**

Circuit of Typical Application.  $T_A$  = 25°C,  $V_{IN}$  =  $V_{EN}$  = 12V,  $V_{OUT}$  = 3.3V, unless otherwise specified.















# Typical Characteristics (continued)

Circuit of Typical Application.  $T_A$  = 25°C,  $V_{IN}$  =  $V_{EN}$  = 12V,  $V_{OUT}$  = 3.3V, unless otherwise specified.







## **Detailed Description**

The AOZ6605PI-1 is a current-mode step down regulator with integrated high-side NMOS switch and low-side NMOS switch. It operates from a 4.5V to 18V input voltage range and supplies up to 5A of load current. Features include, enable control, Power-On Reset, input under voltage lockout, output over voltage protection, external soft-start and thermal shut down.

The AOZ6605PI-1 is available in EPAD-SO8 package.

#### **Enable and Soft Start**

The AOZ6605PI-1 has external soft start feature to limit in-rush current and ensure the output voltage ramps up smoothly to regulation voltage. A soft start process begins when the input voltage rises to 4.1V and voltage on EN pin is HIGH. The soft start time is programmed by external soft start capacitor, and can be calculated by below equation:

$$T_{SS(ms)} = \frac{Css(nF)x0.6V}{5uA}$$

The EN pin of the AOZ6605PI-1 is active high. Connect the EN pin to VIN if enable function is not used. Pull it to ground will disable the AOZ6605PI-1. Do not leave it open. The voltage on EN pin must be above 2 V to enable the AOZ6605PI-1. When voltage on EN pin falls below 0.6V, the AOZ6605PI-1 is disabled.

#### **Light Load and PWM Operation**

Under low output current settings, the AOZ6605PI-1 will operate with pulse energy mode to obtain high efficiency. In pulse energy mode, the PWM will not turn off until the inductor current reaches to 800mA and the current signal exceeds the error voltage.

#### **Steady-State Operation**

Under heavy load steady-state conditions, the converter operates in fixed frequency and Continuous-Conduction Mode (CCM).

The AOZ6605PI-1 integrates an internal N-MOSFET as the high-side switch. Inductor current is sensed by amplifying the voltage drop across the drain to source of the high side power MOSFET. Output voltage is divided down by the external voltage divider at the FB pin. The difference of the FB pin voltage and reference is amplified by the internal transconductance error amplifier. The error voltage is compared against the current signal, which is sum of inductor current signal

and ramp compensation signal, at PWM comparator input. If the current signal is less than the error voltage, the internal high-side switch is on. The inductor current flows from the input through the inductor to the output. When the current signal exceeds the error voltage, the high-side switch is off. The inductor current is freewheeling through the internal low-side N-MOSFET switch to output. The internal adaptive FET driver guarantees no turn on overlap of both high-side and low-side switch.

Comparing with regulators using freewheeling Schottky diodes, the AOZ6605PI-1 uses freewheeling NMOSFET to realize synchronous rectification. It greatly improves the converter efficiency and reduces power loss in the low-side switch.

The AOZ6605PI-1 uses a N-Channel MOSFET as the high-side switch. Since the NMOSFET requires a gate voltage higher than the input voltage, a boost capacitor is needed between LX pin and BST pin to drive the gate. The boost capacitor is charged while LX is low.

#### **Output Voltage Programming**

Output voltage can be set by feeding back the output to the FB pin by using a resistor divider network. In the application circuit shown in Figure 1. The T-type resistor divider network includes  $R_1$   $R_2$ . Usually, a design is started by picking a fixed  $R_2$  value and calculating the required R1 with equation below.

$$V_{O} = 0.6 \times \left(1 + \frac{R_{1}}{R_{2}}\right)$$

Some standard value of  $R_1$ ,  $R_2$  and most used output voltage values are listed in Table 1.

| VO (V) | R1 (kΩ) | <b>R2 (k</b> Ω) |
|--------|---------|-----------------|
| 1.0    | 10      | 15              |
| 1.2    | 10      | 10              |
| 1.5    | 15      | 10              |
| 1.8    | 20      | 10              |
| 2.5    | 31.6    | 10              |
| 3.3    | 68.1    | 15              |
| 5.0    | 110     | 15              |

Table 1.



Combination of R1 and R2 should be large enough to avoid drawing excessive current from the output, which will cause power loss.

#### **Protection Features**

The AOZ6605PI-1 has multiple protection features to prevent system circuit damage under abnormal conditions.

#### **Over Current Protection (OCP)**

The sensed inductor current signal is also used for over current protection. Since the AOZ6605PI-1 employs peak current mode control, during over current conditions, the peak inductor current is automatically limited to cycle-by cycle, and if output drop to some level after current limit, then the AOZ6605PI-1 will shut down and auto restart with hiccup mode.

#### Power-On Reset (POR)

A power-on reset circuit monitors the VIN voltage. When the VIN voltage exceeds 4V, the converter starts operation. When VIN voltage falls below 3.7V, the converter will be shut down.

#### **Thermal Protection**

An internal temperature sensor monitors the junction temperature. It shuts down the internal control circuit and high side NMOS if the junction temperature exceeds 150°C. The regulator will restart automatically under the control of soft-start circuit when the junction temperature decreases to 100°C.

## Application Information

The basic AOZ6605PI-1 application circuit is show in Figure 1. Component selection is explained below.

#### **Input Capacitor**

The input capacitor must be connected to the  $V_{\text{IN}}$  pin and GND pin of AOZ6605PI-1 to maintain steady input voltage and filter out the pulsing input current. The voltage rating of input capacitor must be greater than maximum input voltage plus ripple voltage.

The input ripple voltage can be approximated by equation below:

$$\Delta V_{IN} = \frac{I_O}{f \times C_{IN}} \times \left(1 - \frac{V_O}{V_{IN}}\right) \times \frac{V_O}{V_{IN}}$$

Since the input current is discontinuous in a buck converter, the current stress on the input capacitor is another concern when selecting the capacitor. For a buck circuit the RMS value of input capacitor current can be calculated by:

$$I_{CIN\_RMS} = I_O \times \sqrt{\frac{V_O}{V_{IN}}} \left(1 - \frac{V_O}{V_{IN}}\right)$$

If we let m equal the conversion ratio:

$$\frac{V_O}{V_{IN}} = m$$

The relation between the input capacitor RMS current and voltage conversion ratio is calculated and shown in Figure. 2 below. It can be seen that when  $V_O$  is half of  $V_{IN},\ C_{IN}$  is under the worst current stress. The worst current stress on  $C_{IN}$  is  $0.5 \cdot I_O$ .



Figure 2. I<sub>CIN</sub> vs. Voltage Conversion Ratio

For reliable operation and best performance, the input capacitors must have current rating higher than I<sub>CIN-RMS</sub> at worst operating conditions. Ceramic capacitors are preferred for input capacitors because of their low ESR and high current rating. Depending on the application circuits, other low ESR tantalum capacitor may also be used. When selecting ceramic capacitors, X5R or X7R type dielectric ceramic capacitors should be used for their better temperature and voltage characteristics. Note that the ripple current rating from capacitor manufactures are based on certain amount of life time. Further derating may be necessary in practical design.

#### Inductor

The inductor is used to supply constant current to output when it is driven by a switching voltage. For given input and output voltage inductance and switching frequency together decide the inductor ripple current, which is:

$$\Delta I_L = \frac{V_O}{f \times L} \times \left(1 - \frac{V_O}{V_{IN}}\right)$$



The peak inductor current is:

$$I_{Lpeak} = I_O + \frac{\Delta I_L}{2}$$

High inductance gives low inductor ripple current but requires larger size inductor to avoid saturation. Low ripple current reduces inductor core losses. It also reduces RMS current through inductor and switches, which results in less conduction loss. Usually, peak to peak ripple current on inductor is designed to be 20% to 40% of output current.

When selecting the inductor, make sure it is able to handle the peak current without saturation even at the highest operating temperature.

The inductor takes the highest current in a buck circuit. The conduction loss on inductor need to be checked for thermal and efficiency requirements.

Surface mount inductors in different shape and styles are available from Coilcraft, Elytone and Murata. Shielded inductors are small and radiate less EMI noise. But they cost more than unshielded inductors. The choice depends on EMI requirement, price and size.

#### **Output Capacitor**

The output capacitor is selected based on the DC output voltage rating, output ripple voltage specification and ripple current rating.

The selected output capacitor must have a higher rated voltage specification than the maximum desired output voltage including ripple. De-rating needs to be considered for long term reliability.

Output ripple voltage specification is another important factor for selecting the output capacitor. In a buck converter circuit, output ripple voltage is determined by inductor value, switching frequency, output capacitor value and ESR. It can be calculated by the equation below:

$$\Delta V_{\rm O} = \Delta I_{\rm L} \times (ESR_{\rm CO} + \frac{1}{8 \times f \times C_{\rm O}})$$

where  $C_{\rm O}$  is output capacitor value and ESR<sub>CO</sub> is the Equivalent Series Resistor of output capacitor. When low ESR ceramic capacitor is used as output capacitor, the impedance of the capacitor at the switching frequency dominates. Output ripple is mainly caused by capacitor value and inductor ripple current. The output ripple voltage calculation can be simplified to:

$$\Delta V_{O} = \Delta I_{L} \times \frac{1}{8 \times f \times C_{O}}$$

If the impedance of ESR at switching frequency dominates, the output ripple voltage is mainly decided by capacitor ESR and inductor ripple current. The output ripple voltage calculation can be further simplified to:

$$\Delta V_{O} = \Delta I_{L} \times ESR_{CO}$$

For lower output ripple voltage across the entire operating temperature range, X5R or X7R dielectric type of ceramic, or other low ESR tantalum are recommended to be used as output capacitors.

In a buck converter, output capacitor current is continuous. The RMS current of output capacitor is decided by the peak to peak inductor ripple current. It can be calculated by:

$$I_{CO\_RMS} = \frac{\Delta I_L}{\sqrt{12}}$$

Usually, the ripple current rating of the output capacitor is a smaller issue because of the low current stress. When the buck inductor is selected to be very small and inductor ripple current is high, output capacitor could be overstressed.

#### **Loop Compensation**

The AOZ6605PI-1 employs peak current mode control for easy use and fast transient response. Peak current mode control eliminates the double pole effect of the output L&C filter. It greatly simplifies the compensation loop design.

With peak current mode control, the buck power stage can be simplified to be a one-pole and one-zero system in frequency domain. The pole is dominant pole can be calculated by:

$$f_{p1} = \frac{1}{2\pi \times C_O \times R_L}$$

The zero is a ESR zero due to output capacitor and its ESR. It is can be calculated by:

$$f_{\rm Z1} = \frac{1}{2\pi \times C_{\rm O} \times ESR_{\rm CO}}$$

where

C<sub>O</sub> is the output filter capacitor;



R<sub>I</sub> is load resistor value;

 $\mathsf{ESR}_{\mathsf{CO}}$  is the equivalent series resistance of output capacitor;

The compensation design is actually to shape the converter control loop transfer function to get desired gain and phase. Several different types of compensation network can be used for the AOZ6605PI-1. For most cases a series capacitor and resistor network connected to the COMP pin sets the pole-zero and is adequate for a stable high-bandwidth control loop.

In the AOZ6605PI-1, FB pin and COMP pin are the inverting input and the output of internal error amplifier. A series R and C compensation network connected to COMP provides one pole and one zero. The pole is:

$$f_{p2} = \frac{G_{EA}}{2\pi \times Cc \times G_{VEA}}$$

Where

 $G_{EA}$  is the error amplifier transconductance, which is  $480 \times 10^{-6}$  A/V;

 $G_{VEA}$  is the error amplifier voltage gain, which is 4800:

C<sub>c</sub> is compensation capacitor in Figure 1;

The zero given by the external compensation network, capacitor  $C_c$  and resistor  $R_c$ , is located at:

$$f_{z2} = \frac{1}{2\pi \times C_c \times R_c}$$

To design the compensation circuit, a target crossover frequency  $f_{\rm C}$  for close loop must be selected. The system crossover frequency is where control loop has unity gain. The crossover is the also called the converter

bandwidth. Generally a higher bandwidth means faster response to load transient. However, the bandwidth should not be too high because of system stability concern. When designing the compensation loop, converter stability under all line and load condition must be considered.

Usually, it is recommended to set the bandwidth to be equal or less than 1/10 of switching frequency.

The strategy for choosing  $R_c$  and  $C_c$  is to set the cross over frequency with Rc and set the compensator zero

with  $C_c$ . Using selected crossover frequency,  $f_C$ , to calculate  $R_c$ :

$$R_c = f_C \times \frac{V_O}{V_{FB}} \times \frac{2\pi \times C_o}{G_{EA} \times G_{CS}}$$

where  $f_{\text{C}}$  is desired crossover frequency. For best performance, fc is set to be about 1/10 of switching frequency:

 $V_{FB}$  is 0.6V;

 $G_{EA}$  is the error amplifier transconductance, which is 480 x 10<sup>-6</sup> A/V;

 $G_{CS}$  is the current sense circuit transconductance, which is 8 A/V;

The compensation capacitor  $C_c$  and resistor  $R_c$  together make a zero. This zero is put somewhere close to the dominate pole  $f_{p1}$  but lower than 1/5 of selected crossover frequency.  $C_c$  can is selected by:

$$C_c = \frac{C_O \times R_L}{Rc}$$

An easy-to-use application software which helps to design and simulate the compensation loop can be found at <a href="https://www.aosmd.com">www.aosmd.com</a>.

# Thermal Management and Layout Consideration

In the AOZ6605PI-1 buck regulator circuit high pulsing current flows through two circuit loops. The first loop starts from the input capacitors, to the VIN pin, to the LX pad to the filter inductor to the output capacitor and load and then return to the input capacitor through ground. Current flows in the first loop when the high side switch is on. The second loop starts from inductor, to the output capacitors and load, to the low side NMOSFET. Current flows in the second loop when the low side NMOSFET is on

In PCB layout minimizing the two loops area reduces the noise of this circuit and improves efficiency. A ground plane is strongly recommended to connect input capacitor, output capacitor and GND pin of the AOZ6605PI-1.

In the AOZ6605PI-1 buck regulator circuit, the major power dissipating components are the AOZ6605PI-1 and the output inductor. The total power dissipation of converter circuit can be measured by input power minus output power.

$$P_{total\_loss} = V_{IN} \times I_{IN} - V_O \times I_O$$



The power dissipation of inductor can be approximately calculated by output current and DCR of inductor.

$$P_{inductor\ loss} = I_O^2 \times R_{inductor} \times 1.1$$

The actual junction temperature can be calculated with power dissipation in the AOZ6605PI-1 and thermal impedance from junction to ambient.

$$T_{junction} = (P_{total\ loss} - P_{inductor\ loss}) \times \Theta_{JA}$$

The maximum junction temperature of AOZ6605PI-1 is 150°C, which limits the maximum load current capability.

The thermal performance of the AOZ6605PI-1 is strongly affected by the PCB layout. Extra care should be taken by users during design process to ensure that the IC will operate under the recommended environmental conditions.

- The exposed pad (LX) is connected to internal Highside FET source and Lowside FET drains.
  Connect a large copper plane to LX pin to help thermal dissipation.
- Do not use thermal relief connection to the VIN and the GND pin. Pour a maximized copper area to the GND pin and the VIN pin to help thermal dissipation.
- 3. Input capacitor should be connected to the VIN pin and the GND pin as close as possible.
- 4. Make the current trace from LX pins to L to Co to the GND as short as possible.
- Pour copper plane on all unused board area and connect it to stable DC nodes, like VIN, GND or VOUT.
- 6. Keep sensitive signal trace away from the LX pad.

Rev. 1.1 December 2017 **www.aosmd.com** Page 13 of 16



# Package Dimensions, SO-8 EP1







# RECOMMENDED LAND PATTERN



## **Dimensions in millimeters**

| Symbols | Min.           | Nom.     | Max. |  |  |
|---------|----------------|----------|------|--|--|
| Α       | 1.40           | 1.55     | 1.70 |  |  |
| A1      | 0.00           | 0.05     | 0.10 |  |  |
| A2      | 1.40           | 1.50     | 1.60 |  |  |
| В       | 0.31           | 0.406    | 0.51 |  |  |
| С       | 0.17           | _        | 0.25 |  |  |
| D       | 4.80           | 4.96     | 5.00 |  |  |
| D0      | 3.20           | 3.60     |      |  |  |
| D1      | 3.10           | 3.30     | 3.50 |  |  |
| Е       | 5.80           | 6.00     | 6.20 |  |  |
| е       | _              | 1.27     | _    |  |  |
| E1      | 3.80           | 3.90     | 4.00 |  |  |
| E2      | 2.21 2.41 2.61 |          |      |  |  |
| E3      | 0.40 REF       |          |      |  |  |
| L       | 0.40           | 0.95     | 1.27 |  |  |
| у       | _              | _        | 0.10 |  |  |
| θ       | 0°             | 3°       | 8°   |  |  |
| L1–L1'  | _              | 0.04     | 0.12 |  |  |
| L1      |                | 1.04 REF | =    |  |  |

## **Dimensions in inches**

| Symbols | Min.      | Nom.  | Max.  |  |  |
|---------|-----------|-------|-------|--|--|
| Α       | 0.055     | 0.061 | 0.067 |  |  |
| A1      | 0.000     | 0.002 | 0.004 |  |  |
| A2      | 0.055     | 0.059 | 0.063 |  |  |
| В       | 0.012     | 0.016 | 0.020 |  |  |
| С       | 0.007     | _     | 0.010 |  |  |
| D       | 0.189     | 0.195 | 0.197 |  |  |
| D0      | 0.126     | 0.134 | 0.142 |  |  |
| D1      | 0.122     | 0.130 | 0.138 |  |  |
| E       | 0.228     | 0.236 | 0.244 |  |  |
| е       | _         | 0.050 | _     |  |  |
| E1      | 0.150     | 0.153 | 0.157 |  |  |
| E2      | 0.087     | 0.095 | 0.103 |  |  |
| E3      | 0.016 REF |       |       |  |  |
| L       | 0.016     | 0.037 | 0.050 |  |  |
| у       | _         | _     | 0.004 |  |  |
| θ       | 0°        | 3°    | 8°    |  |  |
| L1–L1'  | _         | 0.002 | 0.005 |  |  |
| L1      | 0.041 REF |       |       |  |  |

#### Notes:

- 1. Package body sizes exclude mold flash and gate burrs.
- 2. Dimension L is measured in gauge plane.
- 3. Tolerance 0.10mm unless otherwise specified.
- 4. Controlling dimension is millimeter, converted inch dimensions are not necessarily exact.
- 5. Die pad exposure size is according to lead frame design.
- 6. Followed from JEDEC MS-012



# Tape and Reel Dimensions, SO-8, EP1



UNIT: mm

| Package | A0    | В0    | K0    | D0    | D1    | Е     | E1    | E2    | P0    | P1    | P2    | Т     |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| SO-8    | 6.40  | 5.20  | 2.10  | 1.60  | 1.50  | 12.00 | 1.75  | 5.50  | 8.00  | 4.00  | 2.00  | 0.25  |
| (12mm)  | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 | ±0.10 |



#### **Leader/Trailer and Orientation**



Rev. 1.1 December 2017 www.aosmd.com Page 15 of 16



## Part Marking



#### **LEGAL DISCLAIMER**

Applications or uses as critical components in life support devices or systems are not authorized. AOS does not assume any liability arising out of such applications or uses of its products. AOS reserves the right to make changes to product specifications without notice. It is the responsibility of the customer to evaluate suitability of the product for their intended application. Customer shall comply with applicable legal requirements, including all applicable export control rules, regulations and limitations.

AOS' products are provided subject to AOS' terms and conditions of sale which are set forth at: <a href="http://www.aosmd.com/terms">http://www.aosmd.com/terms</a> and conditions of sale

#### LIFE SUPPORT POLICY

ALPHA AND OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS.

## As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Rev. 1.1 December 2017 **www.aosmd.com** Page 16 of 16