









HD3SS3411-Q1

SLASE82A -JUNE 2015-REVISED JULY 2015

# HD3SS3411-Q1 One Channel Differential 2:1 Mux/Demux

#### Features 1

- Q100 Automotive Qualified
- Compatible with Multiple Interface Standards Including FPD Link, LVDS, PCIE Gen II, III, XAUI, and USB3.1
- Operates up to 10 Gbps
- Wide -3 dB Differential BW of ~ 7.5 GHz
- Excellent Dynamic Characteristics (at 4 GHz)
  - Insertion Loss = -1.1 dB
  - Return Loss = -11.3 dB
  - Off Isolation = -19 dB
- Bidirectional "Mux/De-Mux" Differential Switch
- Supports Common Mode Voltage 0 V to 2 V
- Single Supply Voltage V<sub>CC</sub> of 3.3 V ±10%
- Industrial Temperature Range of -40°C to 105°C

#### Applications 2

- Automotive Infotainment
- Industrial Data Switching
- Desktop and Notebook PCs
- Server/Storage Area Networks
- PCI Express Backplanes
- Shared I/O Ports

### 3 Description

The HD3SS3411-Q1 is a high-speed bi-directional passive switch in multiplexer or demultiplexer configurations. Based on control pin SEL, the device provides switching of differential channels between Port B to Port A or Port C to Port A.

The HD3SS3411-Q1 is a generic analog differential passive switch that can work for any high speed interface application as long as it is biased at a common mode voltage range of 0 V to 2 V and has differential signaling with differential amplitude up to 1800 mVpp. The device employs adaptive tracking that ensures the channel remains unchanged for entire common mode voltage range.

Excellent dynamic characteristics of the device allow high speed switching with minimum attenuation to the signal eye diagram with little added jitter. It consumes < 2 mW of power when operational and has a shutdown mode exercisable by OEn pin resulting < 2 µW.

#### Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE   | BODY SIZE (NOM)   |  |  |  |
|--------------|-----------|-------------------|--|--|--|
| HD3SS3411-Q1 |           |                   |  |  |  |
| HD3SS3411I   | WQFN (14) | 3.50 mm x 3.50 mm |  |  |  |
| HD3SS3411    |           |                   |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.







## **Table of Contents**

| 1 | Feat | tures 1                            |  |  |  |  |  |
|---|------|------------------------------------|--|--|--|--|--|
| 2 | Арр  | Applications 1                     |  |  |  |  |  |
| 3 | Des  | cription 1                         |  |  |  |  |  |
| 4 | Rev  | ision History 2                    |  |  |  |  |  |
| 5 | Pin  | Configuration and Functions 3      |  |  |  |  |  |
| 6 | Spe  | cifications 4                      |  |  |  |  |  |
|   | 6.1  | Absolute Maximum Ratings 4         |  |  |  |  |  |
|   | 6.2  | ESD Ratings 4                      |  |  |  |  |  |
|   | 6.3  | Recommended Operating Conditions 4 |  |  |  |  |  |
|   | 6.4  | Thermal Information 4              |  |  |  |  |  |
|   | 6.5  | Electrical Characteristics 5       |  |  |  |  |  |
|   | 6.6  | Timing Requirements 5              |  |  |  |  |  |
|   | 6.7  | Typical Characteristics 6          |  |  |  |  |  |
| 7 | Deta | ailed Description7                 |  |  |  |  |  |
|   | 7.1  | Overview 7                         |  |  |  |  |  |
|   | 7.2  | Functional Block Diagram 7         |  |  |  |  |  |
|   | 7.3  | Feature Description7               |  |  |  |  |  |
|   | 7.4  | Device Functional Modes8           |  |  |  |  |  |
|   |      |                                    |  |  |  |  |  |

| 8  | App   | lication and Implementation                     | 9  |
|----|-------|-------------------------------------------------|----|
|    | 8.1   | Application Information                         | 9  |
|    | 8.2   | Typical Application                             | 9  |
|    | 8.3   | Design Requirements                             | 10 |
|    | 8.4   | Detailed Design Procedure                       | 10 |
|    | 8.5   | Application Curves                              | 12 |
| 9  | Pow   | er Supply Recommendations 1                     | 12 |
| 10 | Laye  | out 1                                           | 13 |
|    | 10.1  | Layout Guidelines                               | 13 |
|    | 10.2  | Layout Example                                  | 14 |
| 11 | Dev   | ice and Documentation Support 1                 | 15 |
|    | 11.1  | Documentation Support                           | 15 |
|    | 11.2  | Receiving Notification of Documentation Updates | 15 |
|    | 11.3  | Community Resources                             | 15 |
|    | 11.4  | Trademarks                                      | 15 |
|    | 11.5  | Electrostatic Discharge Caution                 | 15 |
|    | 11.6  | Glossary                                        | 15 |
| 12 | Mec   | hanical, Packaging, and Orderable               |    |
|    | Infor | mation 1                                        | 15 |

Copyright © 2015, Texas Instruments Incorporated

## 4 Revision History

2

Submit Documentation Feedback

| Cł | hanges from Original (June 2015) to Revision A Pag                                                                        |   |  |
|----|---------------------------------------------------------------------------------------------------------------------------|---|--|
| •  | Changed the "Operating free-air Temperature" MAX value From: 85°C To: 105°C in <i>Recommended Operating</i><br>Conditions | 4 |  |
| •  | Changed the MAX value of $R_{(FLAT_{ON})}$ From: 0.5 $\Omega$ To: 1 $\Omega$ in the <i>Electrical Characteristics</i>     | 5 |  |

#### TEXAS INSTRUMENTS

www.ti.com



## 5 Pin Configuration and Functions



#### **Pin Functions**

| NAME | NO                | TYPE | DESCRIPTION                                                   |  |
|------|-------------------|------|---------------------------------------------------------------|--|
| Ар   | 2                 | I/O  | Port A, High Speed Positive Signal                            |  |
| An   | 3                 | I/O  | Port A, High Speed Negative Signal                            |  |
| Вр   | 13                | I/O  | Port B, High Speed Positive Signal                            |  |
| Bn   | 12                | I/O  | Port B, High Speed Negative Signal                            |  |
| Ср   | 10                | I/O  | Port C, High Speed Positive Signal                            |  |
| Cn   | 9                 | I/O  | Port C, High Speed Negative Signal                            |  |
| GND  | 5,8,11,14,<br>Pad | G    | Ground                                                        |  |
| OEn  | 1                 | I    | Active Low Chip Enable<br>L: Normal operation<br>H: Shutdown  |  |
| RSVD | 6                 | I/O  | eserved Pin – connect or pull-down to GND                     |  |
| SEL  | 7                 | I    | Port select pin<br>.: Port A to Port B<br>H: Port A to Port C |  |
| VCC  | 4                 | Р    | 3.3 V power                                                   |  |

### 6 Specifications

### 6.1 Absolute Maximum Ratings<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted)

|                                         |                                               | MIN  | MAX                   | UNIT |
|-----------------------------------------|-----------------------------------------------|------|-----------------------|------|
| Supply voltage range (V <sub>CC</sub> ) | Absolute minimum/maximum supply voltage range | -0.5 | 4                     | V    |
| Voltage repai                           | Differential I/O                              | -0.5 | 2.5                   | V    |
| Voltage range                           | Control pin                                   | -0.5 | V <sub>DD</sub> + 0.5 | v    |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
|                    | Electrostatio disabarga | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±500  | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                             | MIN  | NOM MAX         | UNIT            |
|-------------------|---------------------------------------------|------|-----------------|-----------------|
| V <sub>CC</sub>   | Supply voltage                              | 3    | 3.6             | V               |
| VIH               | Input high voltage (SEL, OEn Pin)           | 2    | V <sub>CC</sub> | V               |
| VIL               | Input low voltage (SEL OEn Pin)             | -0.1 | 0.8             | V               |
| $V_{\text{Diff}}$ | High speed signal pins differential voltage | 0    | 1.8             | V <sub>PP</sub> |
| V <sub>CM</sub>   | Common mode voltage (differential pins)     | 0    | 2               | V               |
| T <sub>A</sub>    | Operating free-air temperature              | -40  | 105             | °C              |

### 6.4 Thermal Information

|                       |                                              | 14 PINS | UNIT |
|-----------------------|----------------------------------------------|---------|------|
| $R_{	heta JA}$        | Junction-to-ambient thermal resistance       | 50.5    |      |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 63.1    |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 26.4    | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 2.2     | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 26.5    |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 7.3     |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                             | TEST CONDITIONS                                                                                                                                                                                               | MIN | ΤΥΡ   | MAX | UNITS |
|------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|-------|
| I <sub>CC</sub>        | Device active Current                                 | V <sub>CC</sub> = 3.3 V, OEn = 0                                                                                                                                                                              |     | 0.6   | 0.8 | mA    |
| I <sub>STDN</sub>      | Device shutdown Current                               | V <sub>CC</sub> = 3.3 V, OEn = 0                                                                                                                                                                              |     | 0.3   | 0.6 | μA    |
| C <sub>ON</sub>        | Outputs ON Capacitance                                |                                                                                                                                                                                                               |     | 0.6   |     | pF    |
| R <sub>ON</sub>        | Output ON resistance                                  | $V_{CC}$ = 3.3 V; $V_{CM}$ = 0 V to 2 V ; $I_{O}$ = –8 mA                                                                                                                                                     |     | 5     | 8   | Ω     |
| ∆R <sub>ON</sub>       | On resistance match between pairs of the same channel | $V_{CC} = 3.3 \text{ V}$ ; -0.35 V $\leq V_{IN} \leq 2.35 \text{ V}$ ;<br>$I_{O} = -8 \text{ mA}$                                                                                                             |     |       | 0.5 | Ω     |
| R <sub>(FLAT_ON)</sub> | On resistance flatness $(R_{ON(MAX)} - R_{ON(MAIN)})$ | $V_{DD} = 3.3 \text{ V}; -0.35 \text{ V} \le V_{IN} \le 2.35 \text{ V}$                                                                                                                                       |     |       | 1   | Ω     |
| I <sub>IH(CTRL)</sub>  | Input high current, control pins (SEL, OEn)           |                                                                                                                                                                                                               |     |       | 1   | μA    |
| I <sub>IL(CTRL)</sub>  | Input low current, control pins (SEL, OEn)            |                                                                                                                                                                                                               |     |       | 1   | μA    |
|                        |                                                       | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$                                                                                                                                                         |     |       | 1   | μA    |
| I <sub>IH(HS)</sub>    | Input high current, high speed pins                   | $ \begin{array}{l} \mbox{[A/B/C][p/n] $V_{IN}$ = 2 $V$ for non-selected $port, $C$ with $SEL = 0$, and $B$ with $SEL = $V_{CC}$ (Note there is a 20 $K\Omega$ pull-down in non-selected port) } \end{array} $ |     | 100   | 140 | μA    |
| I <sub>IL(HS)</sub>    | Input low current, high speed pins                    | [A/B/C][p/n]                                                                                                                                                                                                  |     |       | 1   | μA    |
| High Speed             | d Performance                                         |                                                                                                                                                                                                               |     |       |     |       |
|                        |                                                       | f = 0.3 MHz                                                                                                                                                                                                   |     | -0.5  |     |       |
| L                      | Differential Insertion Loss                           | f = 2.5 GHz                                                                                                                                                                                                   |     | -0.7  |     | dB    |
|                        |                                                       | f = 4 GHz                                                                                                                                                                                                     |     | -1.1  |     |       |
| BW                     | -3 dB Bandwidth                                       |                                                                                                                                                                                                               |     | 7.5   |     | GHz   |
|                        |                                                       | f = 0.3 MHz                                                                                                                                                                                                   |     | -26.4 |     |       |
| RL                     | Differential return loss                              | f = 2.5 GHz                                                                                                                                                                                                   |     | -16.6 |     | dB    |
|                        |                                                       | f = 4 GHz                                                                                                                                                                                                     |     | -11.3 |     |       |
|                        |                                                       | f = 0.3 MHz                                                                                                                                                                                                   |     | -75   |     |       |
| OI                     | Differential OFF isolation                            | f = 2.5 GHz                                                                                                                                                                                                   |     | -22   |     | dB    |
|                        |                                                       | f = 4 GHz                                                                                                                                                                                                     |     | -19   |     |       |
| Xtalk                  | Differential Crosstalk                                | f = 4 GHz                                                                                                                                                                                                     |     | -35   |     | dB    |

### 6.6 Timing Requirements

|                       |                          | MIN | NOM | MAX | UNIT |
|-----------------------|--------------------------|-----|-----|-----|------|
| t <sub>PD</sub>       | Switch propagation delay |     |     | 80  | ps   |
| t <sub>SW</sub>       | Switching time           |     |     | 0.5 | ns   |
| t <sub>SK_INTRA</sub> | Intra-pair output skew   |     |     | 5   | ps   |

HD3SS3411-Q1 SLASE82A – JUNE 2015 – REVISED JULY 2015



www.ti.com

## 6.7 Typical Characteristics





### 7 Detailed Description

### 7.1 Overview

The HD3SS3411-Q1 is a high-speed bi-directional passive switch in mux or demux configurations. Based on control pin SEL, the device switches one differential channels between Port B or Port C to Port A.

The HD3SS3411-Q1 is a generic analog differential passive switch that can work for any high speed interface applications as long as it is biased at a common mode voltage range of 0 V to 2 V and has differential signaling with differential amplitude up to 1800 mVpp. The device employs an adaptive tracking that ensures the channel remains unchanged for entire common mode voltage range.

| PORT A CHANNEL | PORT B OR PORT C CHANNEL CONNECTED TO PORT A<br>CHANNEL |         |  |
|----------------|---------------------------------------------------------|---------|--|
|                | SEL = L                                                 | SEL = H |  |
| Ар             | Вр                                                      | Ср      |  |
| An             | Bn                                                      | Cn      |  |

| Table 1 | MUX | Pin | Connections <sup>(1)</sup> |
|---------|-----|-----|----------------------------|
|---------|-----|-----|----------------------------|

(1) The HD3SS3411-Q1 can tolerate polarity inversions for all differential signals on Ports A, B and C. Care should be taken to ensure the same polarity is maintained on Port A vs. Port B/C.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Output Enable and Power Savings

The HD3SS3411-Q1 has two power modes, normal operating mode and shutdown mode. During shutdown mode, the device consumes very-little current to save the maximum power. The OEn control pin is used to toggle between the two modes.

HD3SS3411-Q1 consumes < 2 mW of power when operational and has a shutdown mode exercisable by the OEn pin resulting < 20  $\mu$ W.

7



### 7.4 Device Functional Modes

The OEn control pin selects the functional mode of HD3SS3411-Q1. To enter standby/shutdown mode, the OEn control pin is pulled high through a resistor and must remain high. For active/normal operation, the OEn control pin should be pulled low to GND or dynamically controlled to switch between H or L.

### **Table 2. Device Power Modes**

| OEn | Device State | Signal Pins |
|-----|--------------|-------------|
| L   | Normal       | Normal      |
| Н   | Shutdown     | Tri-stated  |



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

HD3SS3411-Q1 mux channels have independent adaptive common mode tracking allowing RX and TX paths to have different common mode voltage simplifying system implementation and avoiding inter-operational issues.

HD3SS3411-Q1 mux does not provide common mode biasing for the channel. Therefore, it is required that the device is biased from either side for all active channels.

The HD3SS3411 supports several high-speed data protocols with a differential amplitude of < 1800 mVpp and a common mode voltage of < 2 V, as with USB 3.1 and DisplayPort 1.3. The one select input (SEL) pin can be controlled by an available GPIO pin within a system or from a microcontroller.



### 8.2 Typical Application



## 8.3 Design Requirements

For this design example, use the values shown in Table 3.

| PARAMETER                         | VALUE      |  |  |  |
|-----------------------------------|------------|--|--|--|
| V <sub>CC</sub> voltage           | 3.3 V      |  |  |  |
| Ap/n, Bp/n, Cp/n CM input voltage | 0 V to 2 V |  |  |  |
| SEL/OEn pin max voltage for low   | 0 V        |  |  |  |
| SEL/OEn pin min voltage for high  | 3.3 V      |  |  |  |

### 8.4 Detailed Design Procedure

### 8.4.1 AC Coupling Capacitors

Many interfaces require AC coupling between the transmitter and receiver. The 0402 capacitors are the preferred option to provide AC coupling, and the 0603 size capacitors will also work. The 0805 size capacitors and C-packs should be avoided. When placing AC coupling capacitors symmetric placement is best. A capacitor value of 0.1  $\mu$ F is best and the value should be match for the ± signal pair. The placement should be along the TX pairs on the system board, which are usually routed on the top layer of the board.

There are several placement options for the AC coupling capacitors. Because the switch requires a bias voltage, the capacitors must only be placed on one side of the switch. If they are placed on both sides of the switch, a biasing voltage should be provided. A few placement options are shown below. In Figure 4, the coupling capacitors are placed between the switch and endpoint. In this situation, the switch is biased by the system/host controller.



Figure 4. AC Coupling Capacitors Between Switch TX and Endpoint TX



### **Detailed Design Procedure (continued)**

In Figure 5, the coupling capacitors are placed on the host transmit pair and endpoint transmit pair. In this situation, the switch on the top is biased by the endpoint and the lower switch is biased by the host controller.



Figure 5. AC Coupling Capacitors on Host TX and Endpoint TX

If the common mode voltage in the system is higher than 2 V, the coupling capacitors are placed on both sides of the switch (shown in Figure 6). A biasing voltage of less than 2 V is required in this case.



Figure 6. AC Coupling Capacitors on Both Sides of Switch



### 8.5 Application Curves



### 9 Power Supply Recommendations

There is no power supply sequence required for HD3SS3411-Q1. However, it is recommended that OEn is asserted low after device supply  $V_{CC}$  is stable and in specifications. It is also recommended that ample decoupling capacitors are placed at the device  $V_{CC}$  near the pin.



### 10 Layout

### 10.1 Layout Guidelines

#### 10.1.1 Critical Routes

- The high speed differential signals must be routed with great care to minimize signal quality degradation between the connector and the source or sink of the high speed signals by following the guidelines provided in this document. Depending on the configuration schemes, the speed of each differential pair can reach a maximum speed of 10 Gbps. These signals are to be routed first before other signals with highest priority.
- Each differential pair should be routed together with controlled differential impedance of 85-Ω to 90-Ω and 50-Ω common mode impedance. Keep away from other high speed signals. The number of vias should be kept to minimum. Each pair should be separated from adjacent pairs by at least 3 times the signal trace width. Route all differential pairs on the same group of layers (Outer layers or inner layers) if not on the same layer. No 90 degree turns on any of the differential pairs. If bends are used on high speed differential pairs, the angle of the bend should be greater than 135 degrees.
- Length matching:
  - Keep high speed differential pairs lengths within 5 mil of each other to keep the intra-pair skew minimum.
    The inter-pair matching of the differential pairs is not as critical as intra-pair matching.
- Keep high speed differential pair traces adjacent to ground plane.
- Do not route differential pairs over any plane split.
- ESD components on the high speed differential lanes should be placed nearest to the connector in a pass through manner without stubs on the differential path.
- For ease of routing, the P and N connection of the USB3.1 differential pairs to the HD3SS3411-Q1 pins can be swapped.

#### 10.1.2 General Routing/Placement Rules

- Follow 20H rule (H is the distance to ref-plane) for separation of the high speed trace from the edge of the plane.
- Minimize parallelism of high speed clocks and other periodic signal traces to high speed lines.
- All differential pairs should be routed on the top or bottom layer (microstrip traces) if possible or on the same group of layers. Vias should only be used in the breakout region of the device to route from the top to bottom layer when necessary. Avoid using vias in the main region of the board at all cost. Use a ground reference via next to signal via. Distance between ground reference via and signal need to be calculated to have similar impedance as traces.
- All differential signals should not be routed over plane split. Changing signal layers is preferable to crossing plane splits.
- Use of and proper placement of stitching caps when split plane crossing is unavoidable to account for high frequency return current path.
- Route differential traces over a continuous plane with no interruptions.
- Do not route differential traces under power connectors or other interface connectors, crystals, oscillators, or any magnetic source.
- Route traces away from etching areas like pads, vias, and other signal traces. Try to maintain a 20 mil keep out distance where possible.
- Decoupling caps should be placed next to each power terminal on the HD3SS3411-Q1. Care should be taken to minimize the stub length of the trace connecting the capacitor to the power pin.
- Avoid sharing vias between multiple decoupling caps.
- Place vias as close as possible to the decoupling cap solder pad.
- Widen VCC/GND planes to reduce effect of static and dynamic IR drop.

TEXAS INSTRUMENTS

www.ti.com

### 10.2 Layout Example





### **11** Device and Documentation Support

### **11.1 Documentation Support**

### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| HD3SS3411RWARQ1  | PREVIEW       | WQFN         | RWA                | 14   | 3000           | TBD             | Call TI                       | Call TI              | -40 to 105   |                         |         |
| HD3SS3411TRWARQ1 | ACTIVE        | WQFN         | RWA                | 14   | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 105   | 3411Q                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



#### OTHER QUALIFIED VERSIONS OF HD3SS3411-Q1 :

• Catalog : HD3SS3411

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

K0

(mm)

1.15

**P1** 

(mm)

8.0

w

(mm)

12.0

Pin1

Quadrant

Q2



HD3SS3411TRWARQ1

www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



330.0

12.4

3.75

3.75

| *All dimensions are nominal |   |                    |  |                          |                          |    |            |
|-----------------------------|---|--------------------|--|--------------------------|--------------------------|----|------------|
| Device                      | 0 | Package<br>Drawing |  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | () | B0<br>(mm) |

14

3000

RWA

WQFN



# PACKAGE MATERIALS INFORMATION

20-Apr-2023



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| HD3SS3411TRWARQ1 | WQFN         | RWA             | 14   | 3000 | 346.0       | 346.0      | 33.0        |

# **RWA0014A**



# **PACKAGE OUTLINE**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.
  The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RWA0014A**

# **EXAMPLE BOARD LAYOUT**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# **RWA0014A**

# **EXAMPLE STENCIL DESIGN**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated