| | | | | | | | | | | RE | VISI | ONS | <br>S | | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----|--|----|-----|--------------|------------|------|----------|----|------|-----|------------------|-------|------|------------------|-----|-------|---------------|-----|-----|------|------|---| | LTR | | | | | | | DESC | CRIP | TION | | | | | | | | DAT | E (YR | - <b>M</b> O- | DA) | A | PPRO | OVED | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ļ | | | | • | | | | | | | | | | | | | | | <b>.</b> | | | | | | | | | | | | | | | | | REV | | | | | | | | | | | | | | | , | | | | | | | | | | | SHEET | | | | | | | | | | | | | | | | | | | | | | | | | | REV | | | | | | | | | | | | | | | <br> | | | | | | _ | | | Щ | | SHEET | | | | | | | igsqcup | L. | _ | | | | | | | | | | <u> </u> | | _ | | | Щ | | REV STATUS | $\vdash$ | RE | | | | | lacksquare | - | | | | | | | | | | | <u> </u> | _ | _ | | | | | PMIC N/A PMIC N/A STANDARDIZED MILITARY DRAWING APPROVED BY CHECKED BY MICROCIRCUITS, LINEAR, MICROPROCESSOR COMPATIBLE, 12-BIT ANALOG-TO-DIGITAL CONVERTERS, MULTICHIP | | | | | | | | | | | | | | | | | | | | | | | | | | THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE AMSC N/A | | | | 91 | -08 | G APF<br>-30 | )<br> | AL. | | _ | | ╄ | SIZE<br><b>A</b> | <br>6 | 720 | ODE<br><b>68</b> | | OF | <u>59</u> | | -88 | 361 | 15 | | DESC FORM 193 SEP 87 | | 0000 | | |----|------|----| | ١. | SCOP | 15 | - 1.1 <u>Scope</u>. This drawing describes device requirements for class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". - 1.2 Part or Identifying Number (PIN). The complete PIN shall be as shown in the following example: 1.2.1 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: | Device type | Generic number | Circuit function | |-------------|----------------|------------------------------------------------------------------------------------| | 01 | 674AU | Multi-chip, high performance, 12-bit A/D | | 02 | 674AT | converter with microprocessor interface Multi-chip, medium performance, 12-bit A/D | | | | converter with microprocessor interface | 1.2.2 <u>Case outline(s)</u>. The case outline(s) shall be as designated in appendix C of MIL-M-38510, and as follows: | Outline letter | <u>Case outline</u> | |----------------|----------------------------------------------------------------------| | X | D-10 (28-lead, 1.490" x .610" x .232"), dual-in-line package | | 3 | C-4 (28-terminal, 460" x .460" x .100"), square chip carrier package | ### 1.3 Absolute maximum ratings. | V <sub>n</sub> to digital common | 0 V dc to +16.5 V dc | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------| | V <sub>CC</sub> to digital common | 0 V dc to -16.5 V dc | | VEE to digital common | 0 V dc to +7 V dc | | LOGIC to digital common | | | Analog common to digital common | ±1 V dc | | Control inputs (CE, CS, A <sub>D</sub> , 12/8, R/C) to | | | Analog common to digital common | -0.5 V dc to V <sub>LOGIC</sub> +0.5 V dc | | Analog inputs (REF IN, BIP OFF, 10 V <sub>IN</sub> ) to | LOGIC | | analog common | ±16.5 V dc | | | ±24 V dc | | 20 V <sub>IN</sub> analog input voltage to analog common | | | V <sub>REF</sub> OUT | Indefinite short to common | | | 10 ms short to V <sub>rr</sub> | | Power dissipation ( $T_A = +25^{\circ}C$ ): $$ | 833 mW | | Power dissipation (T <sub>A</sub> = +25°C): Lead temperature (soldering, 10 seconds) | +300°C | | Storage temperature range | -65°C to +150°C | | Junction temperature (T <sub>1</sub> ) | +175°C | | The series of th | | | Thermal resistance, junčtion-to-case (Θ <sub>JC</sub> )<br>Thermal resistance, junction-to-ambient(Θ <sub>JA</sub> ): | See MIL-M-38510, appendix C | | Thermal resistance, junction-to-ambient( $\theta_{A}$ ): | | | Case X | +60°C/W | | Case 3 | +70°c/W | | | | | mmended operating conditions. | | | minierided operating conditions. | | # 1.4 Recomm | Logic supply (V <sub>LOGIC</sub> ) | +4.75 V dc to +5.25 V dc | |------------------------------------|--------------------------| | Positive supply (V <sub>CC</sub> ) | +11.4 V dc to +16.5 V dc | | Negative supply (V <sub>rr</sub> ) | -11.4 V dc to -16.5 V dc | | Logic supply (V <sub>LOGIC</sub> ) | -55°C to +125°C | | STANDARDIZED MILITARY DRAWING | A | | | |------------------------------------------------------|---|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>2 | #### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standard, and bulletin</u>. Unless otherwise specified, the following specification, standard, and bulletin of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein. **SPECIFICATION** MILITARY MIL-M-38510 Microcircuits, General Specification for. STANDARD MILITARY MIL-STD-883 Test Methods and Procedures for Microelectronics. BULLETIN **MILITARY** MIL-BUL-103 List of Standardized Military Drawings (SMD,s). (Copies of the specification, standard, and bulletin required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. #### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-M-38510 and herein. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.2 herein. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1. - 3.2.3 <u>Truth table</u>. The truth table shall be as specified on figure 2. - 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full ambient operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I. - 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-STD-883 (see 3.1 herein). The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103 (see 6.6 herein). | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-88615 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 3 | TABLE I. <u>Electrical performance characteristics</u>. | Test | Symbol | Conditions 1/<br>-55°C ≤ T <sub>A</sub> < +125°C | Device<br>types | Group A<br>subgroups | Limits | | Unit | | |---------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------|--------|-------|----------|--| | | <u> </u> | -55°C < T < +125°C<br>V <sub>CC</sub> = +15 V, V <sub>LOGIC</sub> = +5 V<br>V <sub>EE</sub> = -15 V<br>unless otherwise specified | | <u> </u> | Min | Max | | | | Power supply current from V <sub>LOGIC</sub> 2/ | ILOGIC | Three-state outputs | All | 1, 2, 3 | | +45 | mA | | | Power supply current from V <sub>CC</sub> <u>2</u> / | ıcc | | All | 1, 2, 3 | <br> | +5 | | | | Power supply current from V <sub>EE</sub> <u>2</u> / | IEE | | All | 1, 2, 3 | -29 | | | | | Integral linearity | LE | Unipolar 10 V span | All | 1 | -0.5 | +0.5 | LSB | | | error | | Bipolar 20 V span | <br> - | 2, 3 | -1.0 | +1.0 | <u> </u> | | | Differential linearity<br>error (minimum<br>resolution for which<br>no missing codes are<br>guaranteed) | DLE | Unipolar 10 V span<br>Bipolar 20 V span | ALL | 1, 2, 3 | 12 | | Bits | | | Unipolar offset<br>voltage error | V <sub>IO</sub> | 10 V span | All | 1 | -2 | +2 | LSB | | | Unipolar offset<br>voltage drift | AV <sub>10</sub> | | | 2, 3 | -1 | +1 | | | | Bipolar offset error | BZ | 20 V span | All | 1 | -4 | +4 | | | | Bipolar offset drift | ΔBZ | | 01 | 2, 3 | _1_ | +1 | 1 | | | | AT_ | <u> </u> | 02 | 2, 3 | -2 | +2 | | | | Gain error | A <sub>E</sub> | With 50Ω resistor from<br>REF OUT to REF IN<br>Bipolar 20 V span<br>T <sub>A</sub> = +25°C | ALL | 1. | -0.25 | +0.25 | % of F | | | Gain error drift | ΔA <sub>E</sub> | Bipolar 20 V span | 01 | 2, 3 | | 12.5 | _ppm/°C | | | | ΔT | | 02 | 1 | | 25 | [ | | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-88615 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | _ | REVISION LEVEL | SHEET<br>4 | TABLE I. <u>Electrical performance characteristics</u> - Continued. | Test | Symbol | Conditions 1/<br>-55°C < T <sub>A</sub> < +125°C | Device<br>types | Group A subgroups | Lim | its Uni | Unit | |-------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------|------|---------|----------| | | | -55°C < T < +125°C<br>V <sub>CC</sub> = +15 V, V <sub>LQG</sub> IC = +5 V<br>V <sub>EE</sub> = -15 V<br>unless otherwise specified | , , , , , , , , , , , , , , , , , , , | | Min | Max | | | Power supply sensitivity to $v_{CC}$ <u>3</u> / <u>4</u> / | +PSS1 | Unipolar 10 V span | All | 1, 2, 3 | -1 | +1 | LSB | | Power supply sensitivity to VLOGIC 3/5/ | +PSS2 | Unipolar 10 V span | All | 1, 2, 3 | -0.5 | +0.5 | LSB | | Power supply sensitivity to V <sub>EE</sub> 3/6/ | -PS\$3 | Unipolar 10 V span | All | 1, 2, 3 | -1 | +1 | LSB | | Input impedance <u>2</u> / | Z <sub>IN</sub> | 10 V span | All | 1, 2, 3 | 3 | 7 | kΩ | | | | 20 V span | All | 1, 2, 3 | 6 | 14 | j | | Internal reference voltage <u>7</u> / | V <sub>REF</sub> | Bipolar 20 V span I <sub>REFOUT</sub> = 2 mA | All | 1, 2, 3 | +9.9 | +10.1 | <b>v</b> | | Logic input high voltage (CE, CS, 12/8, R/C, A <sub>D</sub> ) <u>2</u> / <u>8</u> / | V <sub>IH</sub> | Logic "1" | All | 1, 2, 3 | +2.0 | | V | | Logic input lowvoltage (CE, CS, 12/8, R/C, A <sub>0</sub> ) _2/ <u>8</u> / | v <sub>IL</sub> | Logic "O" | All | 1, 2, 3 | | +0.8 | v | | Logic input current 2/ | I <sub>IN(LOG)</sub> | V <sub>IH</sub> = 5.0 V<br> V <sub>IL</sub> = 0.0 V | All | 1, 2, 3 | -100 | +100 | μА | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-88615 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 5 | | | TABLE I | . Electrical performance cha | aracterist | ics - Contir | nued. | | _ | |-------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------|-----------------|-------------------|--------------------|------|------------| | Test | Symbol | Conditions 1/<br>-55°C \left T_A \left +125°C<br>V_CC = +15 V, V_LOGIC = +5 V<br>V_FF = -15 V | Device<br>types | Group A subgroups | Lim | its | Unit | | | | VEF = -15 V<br>unless otherwise specified | | | Min | Max | | | Logic low output voltage 2/ (DB11-DB0, STS) | v <sub>oL</sub> | Logic "0",<br>Isink = +1.6 mA | ALL | 1, 2, 3 | | +0.4 | V | | Logic high output<br>voltage <u>2</u> /<br>(DB11-DBO) | V <sub>ОН</sub> | Logic "1",<br>I <sub>source</sub> = 500 μA | ALL | 1, 2, 3 | +2.4 | | V | | Three-state output<br>leakage current<br>(DB11-DBO) | IOLT | High-Z state,<br>Vapplied = 5.0 V | <br> All<br> | 1, 2, 3 | <br> -20<br> <br> | +20 | μ <b>A</b> | | Functional tests 2/ | | (See 4.3.1c) | ALL | 7, 8 | | | | | Low R/C pulse width 9/ | t <sub>HRL</sub> | See figure 3 | ALL | 9, 10, | 50 | | ns | | STS delay from R/C 10/ | t <sub>DS</sub> | | | | | 200 | | | Data valid after R/C low 11/ | t <sub>HDR</sub> | | | | 25 | | | | STS delay after valid<br>data | t <sub>HS</sub> | | | | 30 | 600 | | | 9/<br>High R/C pulse width | t <sub>HRH</sub> | | | | 150 | | | | Data access time 12/ | t <sub>DDR</sub> | | | | | 150 | | | STS delay from CE 10/ | t <sub>DSC</sub> | | | | | 200 | | | CE pulse width 9/ | <sup>t</sup> HEC | | | | 50 | | | | CS to CE setup | tssc | | | | 50 | | | | CS low during CE high | t <sub>HSC</sub> | | | | 50 | | - | | R/C to CE setup | t <sub>SRC</sub> | | | - | 50 | | | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-88615 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>6 | TABLE I. $\underline{ \mbox{Electrical performance characteristics}} \mbox{ - Continued}.$ | Test | Symbol | Conditions 1/<br> ~55°C < T. < +125°C | Device<br>types | Group A<br>subgroups | Lim | its | Unit | |----------------------------------------|------------------|----------------------------------------|-----------------|----------------------|-----|-----------|------| | | | Conditions 1/<br> -55°C \ | .,,,,,,, | | Min | <br> Max | Ī | | R/C low during CE high | t <sub>HRC</sub> | See figure 4 | <br> All<br> | 9, 10, | 50 | <br> | ns | | A <sub>O</sub> to CE setup | t <sub>SAC</sub> | | | _ | 0 | | | | A <sub>O</sub> valid during CE<br>high | t <sub>HAC</sub> | | <br> | | 50 | | | | Conversion time | t <sub>C</sub> | 8-bit cycle, see figure 4 | All | 9, 10, | 6 | 10 | μs | | _ | | 12-bit cycle, see figure 4 | | | 9 | 15 | | | Access time (from CE) | t <sub>DD</sub> | See figure 5 | Ali | 9, 10, | | 150 | ns | | Data valid after CE low | t <sub>HD</sub> | | | | 25 | | | | Output float delay | t <sub>HL</sub> | | <br> | | | 150 | | | CS to CE setup | t <sub>SSR</sub> | | | | 50 | | | | $R/\overline{C}$ to CE setup | t <sub>SRR</sub> | | | | 0 | | | | A <sub>O</sub> to CE setup | tSAR | | <br> | | 50 | | | | CS valid after CE low | t <sub>HSR</sub> | | | | 0 | | | | R/C high after CE low | t <sub>HRR</sub> | | <br> <br> | | 0 | | | | A <sub>O</sub> valid after CE low | t <sub>HAR</sub> | <u>T</u> | | | 50 | | | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-88615 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 7 | #### TABLE I. Electrical performance characteristics - Continued. - 1/ $12/\overline{8}$ connected to $V_{\text{LOGIC}}$ , $A_{\Omega}$ and $\overline{\text{CS}}$ at logic "0", CE at logic "1". 10 V unipolar: $50\Omega$ resistor pin 8 to pin 10, $50\Omega$ resistor pin 12 to ground. Analog input connected to pin 13. 20 V bipolar: $50\Omega$ resistor pin 8 to pin 12, $50\Omega$ resistor pin 8 to pin 10. Analog input connected to pin 14. These conditions apply unless otherwise noted. - 2/ Device types are tested to the conditions stated in table I, but are guaranteed to the specified limits for the following variations in the supply voltage ranges. $V_{LOGIC} = 5 \text{ V to } \pm 5\%$ , $V_{CC} = +12 \text{ V } \pm 5\%$ and +15 V to $\pm 10\%$ , $V_{EE} = -12 \text{ V } \pm 5\%$ and -15 V $\pm 10\%$ . - 3/ Maximum change in full scale calibration due to supply voltage shifts. Full scale calibration to be measured at minimum and maximum voltage settings for each individual supply. - $\underline{4}$ / +13.5 V $\leq$ V<sub>CC</sub> $\leq$ +16.5 V, V<sub>LOGIC</sub> = 5 V, V<sub>EE</sub> = -15 V and +11.4 V $\leq$ V<sub>CC</sub> $\leq$ +12.6 V, V<sub>LOGIC</sub> = 5 V, V<sub>EE</sub> = -12 V. - 5/ 4.75 V $\leq$ V<sub>LOGIC</sub> $\leq$ 5.25 V, V<sub>CC</sub> = 15 V, V<sub>EE</sub> = -15 V. - $\underline{6}$ / -16.5 V ≤ V<sub>EE</sub> ≤ -13.5 V, V<sub>LOGIC</sub> = 5 V, V<sub>CC</sub> = +15 V and -12.6 V ≤ V<sub>EE</sub> ≤ -11.4 V, V<sub>LOGIC</sub> = 5 V, V<sub>CC</sub> = +12 V. - 7/ Reference should be buffered for operation on ±12 V supplies. External load should not change during conversion. - 8/ 12/8 is not TTL compatible and must be hard-wired to $V_{LOGIC}$ or digital common. - 9/ Pulse width is measured at the Schottky TTL input logic threshold voltage (1.3 V). - $\frac{10}{(1.3 \text{ V})}$ and $t_{DSC}$ are measured from the point when the input signal crosses the Schottky TTL logic threshold voltage (1.3 V) to when the STS output reaches 2.4 V. No external loading is applied to STS. - 11/ t<sub>HDR</sub>, t<sub>HD</sub>, and t<sub>HL</sub> are measured from the point when the input signal crosses the Schottky TTL logic threshold voltage (1.3 V), to when the output voltage has moved 0.5 V in the direction of its final high impedance output voltage. Each individual data bit (DBO DB11) is measured for both logic one to "high Z" and logic zero to "high Z" transitions. External loading is as shown on figure 6. - 12/ topp and top are measured from the point when the input signal crosses the Schottky TTL logic threshold voltage (1.3 V), to when the output crosses either 2.4 V for a logic one, or 0.4 V for a logic zero. Each individual data bit (DBO DB11) is measured for both "high Z" to logic zero transitions. External loading is as shown on figure 7. - 13/ t<sub>c</sub> is measured as the time from when the STS line crosses the 1.0 V level, going positive, to when it crosses the 1.0 V level going negative. No external loading is applied to STS. - 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.6 herein). The certificate of compliance submitted to DESC-ECS prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-STD-883 (see 3.1 herein) and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-STD-883 (see 3.1 herein) shall be provided with each lot of microcircuits delivered to this drawing. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-88615 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 8 | | | · · · · · · · · · · · · · · · · · · · | |----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Device types | 01 and 02 | | Case outlines | X and 3 | | Terminal number | Terminal symbol | | 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 | +5 V supply (V <sub>LOGIC</sub> ) Data mode select (12/8) Chip select (CS) Byte address/short cycle (A <sub>O</sub> ) Read/convert (R/C) Chip enable (CE) +12 V/ +15 V supply (V <sub>CC</sub> ) +10 V reference (REF OUT) Analog common (AC) Reference input (REF IN) -12 V/ -15 supply (V <sub>EE</sub> ) Bipolar offset (BIP OFF) 10 V span input (10 V <sub>IN</sub> ) 20 V span input (20 V <sub>IN</sub> ) Digital common (DC) DBO DB1 DB2 DB3 DB4 DB5 DB6 DB7 DB8 DB9 DB10 DB11 (MSB) Status (STS) | FIGURE 1. <u>Terminal connections</u>. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-88615 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>9 | | CE | cs | R/C | 12/8 | A <sub>O</sub> | Operation | |---------------|-----------------|-----------------|---------------|----------------|-------------------------------------------------------------------| | 0<br> X<br> 1 | X<br> 1<br> 0 | X<br> X<br> O | X<br>X | x<br>x<br>o | None<br>None<br>Initiate 12-bit conversion | | 1 | 0<br> <br> 0 | 1 | )<br> <br> 1 | 1<br> <br> X | Initiate 8-bit conversion Enable 12-bit parallel output | | 1 1 | 0<br>0 | 1 | 0 | 0 | Enable 8 most significant bits<br>Enable 4LSBs + 4 trailing zeros | FIGURE 2. <u>Truth table</u>. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-88615 | |------------------------------------------------------|-----------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>10 | # LOW PULSE FOR R/C - OUTPUTS ENABLED AFTER CONVERSION HIGH PULSE FOR $R/\overline{C}$ - OUTPUTS ENABLED WHILE $R/\overline{C}$ HIGH, OTHERWISE HIGH-Z FIGURE 3. High/low pulse for R/C. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-88615 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 11 | FIGURE 4. Convert start timing. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-88615 | |------------------------------------------------------|-----------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>12 | FIGURE 5. Read cycle timing. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-88615 | |------------------------------------------------------|-----------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>13 | LOGIC 1 TO HIGH-Z LOGIC O TO HIGH-Z 10 pF 5 V FIGURE 6. Load circuit for output float delay test. FIGURE 7. Load circuit for access time test. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-88615 | |---------------------------------------------------------------------------------------|-----------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>14 | - 3.8 <u>Notification of change</u>. Notification of change to DESC-ECS shall be required in accordance with MIL-STD-883 (see 3.1 herein). - 3.9 <u>Verification and review</u>. DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with section 4 of MIL-M-38510 to the extent specified in MIL-STD-883 (see 3.1 herein). - 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply: - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C, or D using the circuit submitted with the certificate of compliance (see 3.6 herein). - (2) $T_{\Delta} = +125^{\circ}C$ , minimum - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer. - c. Internal visual inspection shall be in accordance with method 2017 of MIL-STD-883. - 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply. - 4.3.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. Subgroups 4, 5, and 6 in table I, method 5005 of MIL-STD-883 shall be omitted. - c. Subgroups 7 and 8 tests shall verify the truth table on figure 2. - 4.3.2 Groups C and D inspection. - a. End-point electrical parameters shall be as specified in table II herein. - b. Steady-state life test conditions, method 1005 of MIL-STD-883: - Test condition A, B, C, or D using the circuit submitted with the certificate of compliance (see 3.6 herein). - (2) $T_A = +125^{\circ}C$ , minimum. - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - PACKAGING - 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-M-38510. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-88615 | |---------------------------------------------------------------------------------------|-----------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>15 | #### TABLE II. <u>Electrical test requirements</u>. | MIL-STD-883 test requirements | Subgroups<br>(per method 5005,<br>table I) | |-------------------------------------------------------------------|--------------------------------------------| | Interim electrical parameters (method 5004) | 1 | | Final electrical test parameters (method 5004) | 1*, 2, 3 | | Group A test requirements (method 5005) | 1, 2, 3, 7, 8, 9<br>10**, 11** | | Group C and D end-point<br>electrical parameters<br>(method 5005) | 1 | - \* PDA applies to subgroup 1. - \*\* Subgroups 10 and 11, if not tested, shall be guaranteed to the limits specified in table I. ## 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use when military specifications do not exist and qualified military devices that will perform the required function are not available for OEM application. When a military specification exists and the product covered by this drawing has been qualified for listing on QPL-38510, the device specified herein will be inactivated and will not be used for new design. The QPL-38510 product shall be the preferred item for all applications. - 6.2 Replaceability. Replaceability is determined as follows: - a. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - b. When a QPL source is established, the device specified in this drawing will be replaced by the microcircuit identified as PIN M38510/14005, O6BXX. - 6.3 <u>Configuration control of SMD's.</u> All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-481 using DD Form 1693, Engineering Change Proposal (Short Form). - 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and the applicable SMD. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-ECS, telephone (513) 296-6022. - 6.5 <u>Comments</u>. Comments on this drawing should be directed to DESC-ECS, Dayton, Ohio 45444, or telephone (513) 296-5375. - 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-ECS. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-88615 | |---------------------------------------------------------------------------------------|-----------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>16 |