Power logic 12-bit shift register; open-drain outputs

Rev. 1 — 17 April 2014

Product data sheet

## 1. General description

The NPIC6C4894-Q100 is a 12-stage serial shift register. It has a storage latch associated with each stage for strobing data from the serial input (D) to the parallel open-drain outputs (QP0 to QP11). Data is shifted on positive-going clock (CP) transitions. The data in each shift register stage is transferred to the storage register when the latch enable (LE) input is HIGH. Data in the storage register drives the gate of the output extended-drain NMOS transistor whenever the output enable input (OE) is HIGH. A LOW on OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the registers. Two serial outputs (QS1 and QS2) are available for cascading a number of NIC6C4894-Q100 devices. Serial data is available at QS1 on positive-going clock edges to allow high-speed operation in cascaded systems with a fast clock rise time. The same serial data is available at QS2 on the next negative going clock edge. It is used for cascading NPIC6C4894-Q100 devices when the clock has a slow rise time. The open-drain outputs are 33 V/100 mA continuous current extended-drain NMOS transistors designed for use in systems that require moderate load power such as LEDs. Integrated voltage clamps in the outputs, provide protection against inductive transients. This protection makes the device suitable for power driver applications such as relays, solenoids and other low-current or medium-voltage loads.

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

### 2. Features and benefits

- Automotive product qualification in accordance with AEC-Q100 (Grade 1)
  - ◆ Specified from -40 °C to +125 °C
- Low R<sub>DSon</sub>
- 12 Power EDNMOS transistor outputs of 100 mA continuous current
- 250 mA current limit capability
- Output clamping voltage 33 V
- 30 mJ avalanche energy capability
- Low power consumption
- Latch-up performance exceeds 100 mA per JESD 78 Class II level A
- ESD protection:
  - HBM AEC-Q100-002 revision D class H2 exceeds 2500 V
  - CDM AEC-Q100-011 revision C1 class C6 exceeds 1000 V



Power logic 12-bit shift register; open-drain outputs

## 3. Applications

- LED sign
- Graphic status panel
- Fault status indicator

## 4. Ordering information

#### Table 1.Ordering information

| Type number       | Package           | ackage  |                                                                           |          |  |  |  |  |
|-------------------|-------------------|---------|---------------------------------------------------------------------------|----------|--|--|--|--|
|                   | Temperature range | Name    | Description                                                               | Version  |  |  |  |  |
| NPIC6C4894D-Q100  | –40 °C to +125 °C | SO20    | plastic small outline package; 20 leads;<br>body width 7.5 mm             | SOT163-1 |  |  |  |  |
| NPIC6C4894PW-Q100 | –40 °C to +125 °C | TSSOP20 | plastic thin shrink small outline package; 20 leads;<br>body width 4.4 mm | SOT360-1 |  |  |  |  |

## 5. Functional diagram



NPIC6C4894\_Q100

# NPIC6C4894-Q100

#### Power logic 12-bit shift register; open-drain outputs







NPIC6C4894\_Q100
Product data sheet

All information provided in this document is subject to legal disclaimers.

3 of 21

Power logic 12-bit shift register; open-drain outputs

## 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

### Table 2.Pin description

| Symbol          | Pin                                      | Description         |
|-----------------|------------------------------------------|---------------------|
| LE              | 1                                        | latch enable input  |
| D               | 2                                        | serial data input   |
| СР              | 3                                        | clock input         |
| QP0 to QP11     | 4, 5, 6, 7, 8, 9, 18, 17, 16, 15, 14, 13 | parallel output     |
| GND             | 10                                       | ground (0 V)        |
| QS1             | 11                                       | serial output       |
| QS2             | 12                                       | serial output       |
| OE              | 19                                       | output enable input |
| V <sub>CC</sub> | 20                                       | supply voltage      |

Power logic 12-bit shift register; open-drain outputs

## 7. Functional description

#### Table 3. Function table<sup>[1]</sup>

At the positive clock edge, the information in the 10<sup>th</sup> register stage is transferred to the 11<sup>th</sup> register stage and the QS output

| Control      | Control |    | Input Parallel output |           | Serial output |                    |                    |
|--------------|---------|----|-----------------------|-----------|---------------|--------------------|--------------------|
| СР           | OE      | LE | D                     | QP0       | QPn           | QS1 <sup>[2]</sup> | QS2 <sup>[3]</sup> |
| ↑            | L       | Х  | Х                     | Z         | Z             | Q10S               | no change          |
| $\downarrow$ | L       | Х  | Х                     | Z         | Z             | no change          | Q11S               |
| ↑            | Н       | L  | Х                     | no change | no change     | Q10S               | no change          |
| ↑            | Н       | Н  | L                     | Z         | QPn-1         | Q10S               | no change          |
| 1            | Н       | Н  | Н                     | L         | QPn-1         | Q10S               | no change          |
| $\downarrow$ | Н       | Н  | Н                     | no change | no change     | no change          | Q11S               |

[1] H = HIGH voltage level; L = LOW voltage level; X = don't care; ↑ = LOW-to-HIGH clock transition; ↓ = HIGH-to-LOW clock transition;
 Z = high-impedance OFF-state.

[2] Q10S = the data in register stage 10 before the LOW to HIGH clock transition.

[3] Q11S = the data in register stage 11 before the HIGH to LOW clock transition.



Power logic 12-bit shift register; open-drain outputs

## 8. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol             | Parameter                          | Conditions                                                 | Min  | Max  | Unit |
|--------------------|------------------------------------|------------------------------------------------------------|------|------|------|
| V <sub>CC</sub>    | supply voltage                     |                                                            | -0.5 | +7.0 | V    |
| VI                 | input voltage                      |                                                            | -0.3 | +7.0 | V    |
| V <sub>DS</sub>    | drain-source voltage               | QPn [1] -                                                  |      | +33  | V    |
| Vo                 | output voltage                     | QSn                                                        | -0.5 | +7.0 | V    |
| I <sub>IK</sub>    | input clamping current             | $V_{I} < 0.5 \text{ V or } V_{I} > V_{CC} + 0.5 \text{ V}$ | -    | ±50  | mA   |
| I <sub>ОК</sub>    | output clamping current            | QSn; $V_0 < 0.5$ V or $V_0 > V_{CC} + 0.5$ V               | -    | ±100 | mA   |
| I <sub>d(SD)</sub> | source-drain diode current         | continuous                                                 | -    | 250  | mA   |
|                    |                                    | pulsed [2]                                                 | -    | 500  | mA   |
| ID                 | drain current                      | T <sub>amb</sub> = 25 °C                                   |      |      |      |
|                    |                                    | continuous; each output; all outputs on                    | -    | 100  | mA   |
|                    |                                    | pulsed; each output; all outputs on [2]                    | -    | 250  | mA   |
| I <sub>DM</sub>    | peak drain current                 | single output; T <sub>amb</sub> = 25 °C [2]                | -    | 250  | mA   |
| E <sub>AS</sub>    | non-repetitive avalanche<br>energy | single pulse; see Figure 8 and 3 Figure 16                 | -    | 30   | mJ   |
| I <sub>AL</sub>    | avalanche current                  | see Figure 8 and Figure 16 [3]                             | -    | 200  | mA   |
| T <sub>stg</sub>   | storage temperature                |                                                            | -65  | +150 | °C   |
| P <sub>tot</sub>   | total power dissipation            | $T_{amb} = 25 \ ^{\circ}C$                                 |      |      |      |
|                    |                                    | SO20                                                       | -    | 1500 | mW   |
|                    |                                    | TSSOP20                                                    | -    | 1250 | mW   |
|                    |                                    | $T_{amb} = 125 \text{ °C}$ [4]                             |      |      |      |
|                    |                                    | SO20                                                       | -    | 300  | mW   |
|                    |                                    | TSSOP20                                                    | -    | 250  | mW   |

[1] Each power EDNMOS source is internally connected to GND.

[2] Pulse duration  $\leq$  100  $\mu s$  and duty cycle  $\leq$  2 %.

 $[3] V_{DS} = 15 V; starting junction temperature (T_j) = 25 \ ^\circ\text{C}; L = 1.5 \text{ H}; avalanche current (I_{AL}) = 200 \text{ mA}.$ 

For SO20 package: above 25 °C the value of P<sub>tot</sub> derates linearly with 12 mW/°C.
 For TSSOP20 package: above 25 °C the value of P<sub>tot</sub> derates linearly with 10 mW/°C.

6 of 21

Power logic 12-bit shift register; open-drain outputs





- (1) The word generator has the following characteristics:  $t_r,\,t_f \leq$  10 ns;  $Z_O$  = 50  $\Omega.$
- (2) The input pulse duration ( $t_W$ ) is increased until peak current  $I_{AL}$  = 200 mA. Energy test level is defined as: E<sub>AS</sub> =  $I_{AL} \times V_{(BR)DSS} \times t_{AL}/2$  = 30 mJ.

Fig 8. Test circuit and waveform for measuring single-pulse avalanche energy

## 9. Recommended operating conditions

#### Table 5. Recommended operating conditions

| Symbol           | Parameter           | Conditions                                                                             |        | Min | Тур | Max  | Unit |
|------------------|---------------------|----------------------------------------------------------------------------------------|--------|-----|-----|------|------|
| V <sub>CC</sub>  | supply voltage      |                                                                                        |        | 4.5 | 5.0 | 5.5  | V    |
| VI               | input voltage       |                                                                                        |        | 0   | -   | 5.5  | V    |
| I <sub>D</sub>   | drain current       | pulsed drain output current;<br>$V_{CC} = 5 V$ ; $T_{amb} = 25 °C$ ;<br>all outputs on | [1][2] | -   | -   | 250  | mA   |
| T <sub>amb</sub> | ambient temperature |                                                                                        |        | -40 | -   | +125 | °C   |

[1] Pulse duration  $\leq$  100  $\mu$ s and duty cycle  $\leq$  2 %.

[2] Technique should limit  $T_j-T_{amb}$  to 10  $^\circ C$  maximum.

Power logic 12-bit shift register; open-drain outputs

## **10. Static characteristics**

#### Table 6. Static characteristics

At recommended operating conditions unless otherwise specified; Voltages are referenced to GND (ground = 0 V).

| Symbol               | Parameter                            | Conditions                                                         | Tar                 | <sub>nb</sub> = 25 | °C                  | T <sub>amb</sub> = -40 °C to 125 °C |      |     | Unit       |
|----------------------|--------------------------------------|--------------------------------------------------------------------|---------------------|--------------------|---------------------|-------------------------------------|------|-----|------------|
|                      |                                      |                                                                    | Min                 | Тур                | Max                 | Min                                 | Тур  | Max |            |
| V <sub>IH</sub>      | HIGH-level<br>input voltage          |                                                                    | 0.85V <sub>CC</sub> | -                  | -                   | -                                   | -    | -   | V          |
| V <sub>IL</sub>      | LOW-level<br>input voltage           |                                                                    | -                   | -                  | 0.15V <sub>CC</sub> | -                                   | -    | -   | V          |
| V <sub>OH</sub>      | HIGH-level                           | $QSn; V_I = V_{IH} \text{ or } V_{IL}$                             |                     |                    |                     |                                     |      |     |            |
|                      | output voltage                       | $I_{O} = -20 \ \mu A; \ V_{CC} = 4.5 \ V$                          | 4.4                 | 4.49               | -                   | -                                   | -    | -   | V          |
|                      |                                      | $I_{O} = -4 \text{ mA}; V_{CC} = 4.5 \text{ V}$                    | 4.0                 | 4.2                | -                   | -                                   | -    | -   | V          |
| V <sub>OL</sub>      | LOW-level                            | $QSn; V_I = V_{IH} \text{ or } V_{IL}$                             |                     |                    |                     |                                     |      |     |            |
|                      | output voltage                       | $I_{O} = 20 \ \mu A; V_{CC} = 4.5 \ V$                             | -                   | 0.005              | 0.1                 | -                                   | -    | -   | V          |
|                      |                                      | $I_{O} = 4 \text{ mA}; V_{CC} = 4.5 \text{ V}$                     | -                   | 0.3                | 0.5                 | -                                   | -    | -   | V          |
| lı                   | input leakage<br>current             | $V_{CC}$ = 5.5 V; $V_{I}$ = $V_{CC}$ or GND                        | -                   | -                  | ±1                  | -                                   | -    | -   | μA         |
| V <sub>(BR)DSS</sub> | drain-source<br>breakdown<br>voltage | QPn; I <sub>O</sub> = 1 mA                                         | 33                  | 37                 | -                   | -                                   | -    | -   | V          |
| V <sub>SD</sub>      | source-drain<br>voltage              | QPn; I <sub>O</sub> = 100 mA                                       | -1.2                | -0.85              | -                   | -                                   | -    | -   | V          |
| I <sub>CC</sub>      | supply current                       | $V_{CC}$ = 5.5 V; $V_{I}$ = $V_{CC}$ or GND                        |                     |                    |                     |                                     |      |     |            |
|                      |                                      | OE = LOW                                                           | -                   | 0.006              | 200                 | -                                   | -    | -   | μA         |
|                      |                                      | OE = HIGH                                                          | -                   | 0.01               | 500                 | -                                   | -    | -   | μA         |
|                      |                                      | OE = LOW; CP = 5 MHz;<br>see <u>Figure 15</u> and <u>Figure 17</u> | -                   | 1                  | 5                   | -                                   | -    | -   | mA         |
| lo                   | output current                       | QPn; V <sub>O</sub> = 0.5 V [1][2][3]                              | -                   | 140                | -                   | -                                   | -    | -   | mA         |
| I <sub>OZ</sub>      | OFF-state<br>output current          | QPn; V <sub>CC</sub> = 5.5 V; V <sub>DS</sub> = 30 V               | -                   | 0.002              | 0.2                 | -                                   | 0.15 | 0.3 | μ <b>A</b> |
| R <sub>DSon</sub>    | drain-source                         | see Figure 18 and Figure 19 [1][2]                                 |                     |                    |                     |                                     |      |     |            |
|                      | on-state                             | $V_{CC} = 4.5 \text{ V}; I_{O} = 50 \text{ mA}$                    | -                   | 2.7                | 9                   | -                                   | 4.3  | 12  | Ω          |
|                      | resistance                           | V <sub>CC</sub> = 4.5 V; I <sub>O</sub> = 100 mA                   | -                   | 2.8                | 10                  | -                                   | -    | -   | Ω          |

[1] Technique should limit  $T_i - T_{amb}$  to 10 °C maximum.

[2] These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts.

[3] The output current is defined for a consistent comparison between devices from different sources. It is the current that produces a voltage drop of 0.5 V.

8 of 21

Power logic 12-bit shift register; open-drain outputs

## **11. Dynamic characteristics**

#### Table 7. Dynamic characteristics

At recommended operating conditions unless otherwise specified; Voltages are referenced to GND (ground = 0 V); For test circuit, see Figure 15.

| Symbol                | Parameter                             | Conditions                                                                                                               |                                         |     |     | T <sub>amb</sub> = 25 °C |     |  |
|-----------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----|-----|--------------------------|-----|--|
|                       |                                       |                                                                                                                          |                                         |     | Тур | Max                      |     |  |
| t <sub>pd</sub>       | propagation delay                     | CP to QSn; see Figure 9                                                                                                  | [1]                                     | -   | 5   | -                        | ns  |  |
| t <sub>TLH</sub>      | LOW to HIGH output                    | QPn; see Figure 12                                                                                                       |                                         | -   | 60  | -                        | ns  |  |
|                       | transition time                       | QSn; see Figure 9                                                                                                        |                                         | -   | 6   | -                        | ns  |  |
| t <sub>THL</sub>      | HIGH to LOW output                    | QPn; see Figure 12                                                                                                       |                                         | -   | 18  | -                        | ns  |  |
|                       | transition time                       | QSn; see Figure 9                                                                                                        |                                         | -   | 6   | -                        | ns  |  |
| t <sub>PLZ</sub>      | LOW to OFF-state propagation delay    | CP, LE and OE to QPn; I <sub>O</sub> = 75 mA;<br>see Figure 10, Figure 11, Figure 12 and Figure 20                       | -                                       | 105 | -   | ns                       |     |  |
| t <sub>PZL</sub>      | OFF-state to LOW propagation delay    | CP, LE and OE to QPn; $I_0 = 75 \text{ mA}$ ;<br>see Figure 10, Figure 11, Figure 12 and Figure 20                       |                                         |     | 10  | -                        | ns  |  |
| f <sub>clk(max)</sub> | maximum clock<br>frequency            | CP; see <u>Figure 9</u>                                                                                                  | [2]                                     | 10  | -   | -                        | MHz |  |
| t <sub>su</sub>       | set-up time                           | D to CP; see Figure 13                                                                                                   |                                         | 20  | -   | -                        | ns  |  |
| t <sub>h</sub>        | hold time                             | D to CP; see Figure 13                                                                                                   |                                         | 20  | -   | -                        | ns  |  |
| tw                    | pulse width                           | P, LE; see Figure 9 and Figure 11                                                                                        |                                         | 40  | -   | -                        | ns  |  |
| t <sub>rr</sub>       | reverse recovery time                 | $_{O} = -100 \text{ mA}; \text{ dI/dt} = 10 \text{ A/}\mu\text{s}; \text{ see } \frac{\text{Figure } 14}{\text{[3][4]}}$ |                                         | -   | 120 | -                        | ns  |  |
| t <sub>a</sub>        | reverse recovery<br>current rise time | $I_O = -100 \text{ mA}; \text{ dI/dt} = 10 \text{ A/}\mu\text{s}; \text{ see } \frac{\text{Figure } 14}{10 \text{ mA}}$  | • · · · · · · · · · · · · · · · · · · · |     |     |                          | ns  |  |

[1]  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ .

[2] This is the maximum serial clock frequency assuming cascaded operation where serial data is passed from one stage to a second stage. The clock period allows for CP → QSn propagation delay and setup time plus some timing margin.

[3] Technique should limit  $T_j - T_{amb}$  to 10 °C maximum.

[4] These parameters are measured with voltage-sensing contacts separate from the current-carrying contacts.

Power logic 12-bit shift register; open-drain outputs



### **11.1 Waveforms and test circuits**



# NPIC6C4894-Q100

#### Power logic 12-bit shift register; open-drain outputs





11 of 21

# NPIC6C4894-Q100

#### Power logic 12-bit shift register; open-drain outputs



The shaded areas indicate when the input is permitted to change for predictable output performance.  $V_{OL}$  is the typical output voltage level that occurs with the output load.

### Fig 13. Set-up and hold times

#### Table 8.Measurement points

| Supply voltage  | Input              | Output             |                    |                    |
|-----------------|--------------------|--------------------|--------------------|--------------------|
| V <sub>CC</sub> | V <sub>M</sub>     | V <sub>M</sub>     | V <sub>X</sub>     | V <sub>Y</sub>     |
| 5 V             | 0.5V <sub>CC</sub> | 0.5V <sub>DS</sub> | 0.1V <sub>DS</sub> | 0.9V <sub>DS</sub> |



- (1) The open-drain QPn terminal under test is connected to testpoint K. All other terminals are connected together and connected to testpoint A.
- (2) The V<sub>1</sub> amplitude and R<sub>G</sub> are adjusted for dI/dt = 10 A/ $\mu$ s. A V<sub>1</sub> double-pulse train is used to set I<sub>O</sub> = 0.1 A, where t<sub>1</sub> = 10  $\mu$ s, t<sub>2</sub> = 7  $\mu$ s and t<sub>3</sub> = 3  $\mu$ s.

Fig 14. Test circuit and waveform for measuring reverse recovery current

NPIC6C4894\_Q100

# NPIC6C4894-Q100

#### Power logic 12-bit shift register; open-drain outputs



#### Table 9. Test data

| Supply voltage | Input |                                 |                | Load  |                 |                     |
|----------------|-------|---------------------------------|----------------|-------|-----------------|---------------------|
|                | VI    | t <sub>r</sub> , t <sub>f</sub> | V <sub>M</sub> | CL    | R <sub>L1</sub> | R <sub>L2</sub> [1] |
| 5 V            | 5 V   | ≤ 10 ns                         | 50%            | 30 pF | 200 Ω           | 2 kΩ                |

[1] Do not connect  $R_{L2}$  when measuring the supply current (I<sub>CC</sub>).

# NPIC6C4894-Q100

#### Power logic 12-bit shift register; open-drain outputs



NPIC6C4894\_Q100

# NPIC6C4894-Q100

### Power logic 12-bit shift register; open-drain outputs



# NPIC6C4894-Q100

Power logic 12-bit shift register; open-drain outputs

## 12. Package outline



#### Fig 21. Package outline SOT163-1 (SO20)

NPIC6C4894\_Q100

Power logic 12-bit shift register; open-drain outputs



#### Fig 22. Package outline SOT360-1 (TSSOP20)

All information provided in this document is subject to legal disclaimers.

NPIC6C4894\_Q100

Power logic 12-bit shift register; open-drain outputs

## **13. Abbreviations**

| Table 10. Abbreviations |                                                   |  |  |  |  |
|-------------------------|---------------------------------------------------|--|--|--|--|
| Acronym                 | Description                                       |  |  |  |  |
| CDM                     | Charged Device Model                              |  |  |  |  |
| CMOS                    | Complementary Metal Oxide Semiconductor           |  |  |  |  |
| DUT                     | Device Under Test                                 |  |  |  |  |
| EDNMOS                  | Extended Drain Negative Metal Oxide Semiconductor |  |  |  |  |
| ESD                     | ElectroStatic Discharge                           |  |  |  |  |
| НВМ                     | Human Body Model                                  |  |  |  |  |
| TTL                     | Transistor-Transistor Logic                       |  |  |  |  |

## 14. Revision history

### Table 11.Revision history

| Document ID         | Release date | Data sheet status  | Change notice | Supersedes |
|---------------------|--------------|--------------------|---------------|------------|
| NPIC6C4894_Q100 v.1 | 20140417     | Product data sheet | -             | -          |

Power logic 12-bit shift register; open-drain outputs

## 15. Legal information

### 15.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

#### Suitability for use in automotive applications - This NXP

Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

#### Power logic 12-bit shift register; open-drain outputs

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 16. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

## NPIC6C4894-Q100

Power logic 12-bit shift register; open-drain outputs

### 17. Contents

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features and benefits 1            |
| 3    | Applications 2                     |
| 4    | Ordering information 2             |
| 5    | Functional diagram 2               |
| 6    | Pinning information 4              |
| 6.1  | Pinning 4                          |
| 6.2  | Pin description 4                  |
| 7    | Functional description 5           |
| 8    | Limiting values 6                  |
| 8.1  | Test circuit and waveform 7        |
| 9    | Recommended operating conditions 7 |
| 10   | Static characteristics 8           |
| 11   | Dynamic characteristics 9          |
| 11.1 | Waveforms and test circuits        |
| 12   | Package outline 16                 |
| 13   | Abbreviations 18                   |
| 14   | Revision history 18                |
| 15   | Legal information                  |
| 15.1 | Data sheet status 19               |
| 15.2 | Definitions 19                     |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks 20                      |
| 16   | Contact information 20             |
| 17   | Contents 21                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP Semiconductors N.V. 2014.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 17 April 2014 Document identifier: NPIC6C4894\_Q100