



3.3V 3.2Gbps CML Low Power Limiting Post Amplifier with TTL LOS

## **General Description**

The SY88973BL low-power, limiting post amplifier is designed for use in fiber optic receivers. The device connects to typical transimpedance amplifiers (TIAs). The linear signal output from TIAs can contain significant amounts of noise and may vary in amplitude over time. The SY88973BL quantizes these signals and outputs typically 800mV<sub>PP</sub> voltage-limited waveforms.

The SY88973BL operates from a single +3.3V  $\pm 10\%$  power supply, over an industrial temperature range of -40°C to +85°C. With its wide bandwidth and high gain, signals with data rates up to 3.2Gbps and as small as  $10mV_{PP}$  can be amplified to drive devices with CML inputs or AC-coupled PECL inputs.

The SY88973BL incorporates a loss-of-signal (LOS), opencollector TTL output with external 4.75k $\Omega$  to 10k $\Omega$  pull-up resistor to fully comply with SFP MSA. A programmable, lossof-signal level-set pin (LOSLVL) sets the sensitivity of the input amplitude detection. LOS asserts high if the input amplitude falls below the threshold sets by LOSLVL and deasserts low otherwise. LOS can be fed back to the enable (/EN) input to maintain output stability under a loss-of-signal condition. /EN de-asserts the true output signal without removing the input signal. Typically, 4.6dB LOS hysteresis is provided to prevent chattering.

Please see Micrel's website at www.micrel.com for a complete selection of optical module ICs.

All support documentation can be found on Micrel's web site at: <u>www.micrel.com</u>.

## **Typical Performance**



### Features

- Multi-rate up to 3.2Gbps operation
- Wide gain-bandwidth product
- 38dB differential gain
- 2GHz 3dB bandwidth
- Low noise 50Ω CML data outputs
  - 800mV<sub>PP</sub> output swing
  - 60ps edge rates
  - 5ps<sub>RMS</sub> typ. random jitter
  - 15ps<sub>PP</sub> typ. deterministic jitter
- Chatter-free, Loss-of-Signal (LOS) output
  No internal pull-up resistor- fully compliant with SFP MSA
  - 4.6dB electrical hysteresis
  - OC-TTL output
- Programmable LOS sensitivity using single external resistor
- Internal 50Ω data input termination
- TTL /EN input allows feedback from LOS
- Wide operating range:
  - Single 3.3V ±10%
  - -40°C to +85°C industrial temperature range
- Available in a tiny 3mm x 3mm 16-pin QFN package

## **Applications**

- 1.25Gbps and 2.5Gbps Gigabit Ethernet
- 1.062Mbps and 2.125Gbps Fibre Channel
- 155Mbps, 622Gbps, 1.25Gbps, and 2.5Gbps SONET/SDH
- Gigabit interface converter (GBIC)
- Small form factor (SFF) and small form factor pluggable (SFP) transceivers
- Parallel 10G Ethernet
- High-gain line driver and line receiver

## Markets

- Telecom/datacom
- Optical transceiver

# **Typical Application Circuit**



# Ordering Information<sup>(1)</sup>

| Part Number                     | Package<br>Type | Operating<br>Range | Package Marking                         | Lead<br>Finish      |
|---------------------------------|-----------------|--------------------|-----------------------------------------|---------------------|
| SY88973BLMG <sup>(3)</sup>      | QFN-16          | Industrial         | 973B with<br>Pb-Free bar-line indicator | Pb-Free<br>Matte-Sn |
| SY88973BLMGTR <sup>(2, 3)</sup> | QFN-16          | Industrial         | 973B with<br>Pb-Free bar-line indicator | Pb-Free<br>Matte-Sn |

Notes:

1. Contact factory for die availability. Dice are guaranteed at TA =  $25^{\circ}$ C, DC Electricals only.

2. Tape and Reel.

3. Pb-Free package is recommended for new designs.

# **Pin Configuration**



16-pin QFN

# **Pin Description**

| Pin Number<br>(QFN)         | Pin Name       | Туре                                        | Pin Function                                                                                                                                                                                                           |
|-----------------------------|----------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15                          | /EN            | TTL Input: Default<br>is high.              | Enable: De-asserts true data output when high. Incorporates 25k $\Omega$ pullup to VCC.                                                                                                                                |
| 1, 4                        | DIN, /DIN      | Differential Data<br>Input                  | Differential data input. Each pin internally terminates to REF through 50 $\Omega.$                                                                                                                                    |
| 6                           | REF            |                                             | Reference Voltage: Bypass with $0.01 \mu F$ low ESR capacitor from REF to VCC to stabilize LOSLVL and REF.                                                                                                             |
| 14                          | LOSLVL         | Input: Default is<br>maximum<br>sensitivity | Loss-of-Signal Level Set: A resistor from this pin to VCC sets the threshold for the data input amplitude at which the LOS output will be asserted.                                                                    |
| 2, 3, 10, 11<br>Exposed Pad | GND            | Ground                                      | Device ground. Exposed pad must be soldered (or equivalent) to the same potential as the ground pins.                                                                                                                  |
| 7                           | LOS            | Open Collector TTL<br>Output                | Loss-of-Signal: asserts high when the data input amplitude falls below the threshold set by LOSLVL. For proper operation, connect an external $4.75k \Omega$ to $10k\Omega$ pull-up resistor between this pin and Vcc. |
| 9, 12                       | DOUT,<br>/DOUT | Differential CML<br>Output                  | Differential data output.                                                                                                                                                                                              |
| 5, 8, 13, 16                | VCC            | Power Supply                                | Positive power supply. Bypass with $0.1\mu$ F   $0.01\mu$ F low ESR capacitors. $0.01\mu$ F capacitors should be as close as possible to VCC pins.                                                                     |

# **Functional Block Diagram**



## Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage (V <sub>CC</sub> )     | 0V to 4.0V            |
|---------------------------------------|-----------------------|
| /EN, LOSLVL Voltage                   | 0V to V <sub>CC</sub> |
| REF Current                           | ±1mA                  |
| LOS Current                           | ±5mA                  |
| DOUT, /DOUT Current                   | ±25mA                 |
| DIN, /DIN Current                     | ±10mA                 |
| Lead Temperature (soldering, 20sec.)  | 260°C                 |
| Storage Temperature (T <sub>s</sub> ) | –65°C to +150°C       |

# **Operating Ratings**<sup>(2)</sup>

| Supply Voltage (V <sub>CC</sub> )      | +3.0V to +3.6V |
|----------------------------------------|----------------|
| Ambient Temperature (T <sub>A</sub> )  |                |
| Junction Temperature (T <sub>J</sub> ) |                |
| Package Thermal Resistance             |                |
| QFN                                    |                |
| $A_{\rm eff}$ (Still-Air)              | 61°C/W         |

| $\theta_{JA}$ (Still-Air) | .61°C/W |
|---------------------------|---------|
| $\psi_{JB} \ \ldots$      | .38°C/W |

# **DC Electrical Characteristics**

 $V_{CC}$  = 3.0V to 3.6V;  $T_A$  = -40°C to +85°C, typical values at  $V_{CC}$  = 3.3V,  $T_A$  = 25°C.

| Symbol          | Parameter                     | Condition        | Min                    | Тур                    | Max                    | Units    |
|-----------------|-------------------------------|------------------|------------------------|------------------------|------------------------|----------|
| I <sub>CC</sub> | Power Supply Current          | Note 4<br>Note 5 |                        | 28<br>45               | 42<br>62               | mA<br>mA |
| $V_{REF}$       | REF Voltage                   |                  |                        | V <sub>CC</sub> -1.3   |                        | V        |
| VLOSLVL         | LOSLVL Voltage Range          |                  | V <sub>REF</sub>       |                        | Vcc                    | V        |
| V <sub>OH</sub> | Output HIGH Voltage           | Note 6           | V <sub>CC</sub> -0.020 | V <sub>CC</sub> -0.005 | Vcc                    | V        |
| V <sub>OL</sub> | Output LOW Voltage            | Note 6           | V <sub>CC</sub> -0.475 | V <sub>CC</sub> -0.400 | V <sub>CC</sub> -0.350 | V        |
| VOFFSET         | Differential Output Offset    | Note 6           |                        |                        | ±80                    | mV       |
| Zo              | Single-Ended Output Impedance |                  | 40                     | 50                     | 60                     | Ω        |
| ZI              | Single-Ended Input Impedance  |                  | 40                     | 50                     | 60                     | Ω        |

# **TTL DC Electrical Characteristics**

| $V_{CC} = 3.0V$ | to 3.6V: T <sub>4</sub> = | = −40°C to +85°C. |
|-----------------|---------------------------|-------------------|
| VCC - 0.0V      | $100.00, 1_{A} =$         | -+0.010+00.0      |

| Symbol          | Parameter              | Condition                       | Min  | Тур | Max | Units |
|-----------------|------------------------|---------------------------------|------|-----|-----|-------|
| I <sub>OH</sub> | LOS Output Leakage     | V <sub>OH</sub> = 3.6V          |      |     | 100 | uA    |
| V <sub>OL</sub> | LOS Output LOW Level   | Sinking 2mA                     |      |     | 0.5 | V     |
| V <sub>IH</sub> | /EN Input HIGH Voltage |                                 | 2.0  |     |     | V     |
| V <sub>IL</sub> | /EN Input LOW Voltage  |                                 |      |     | 0.8 | V     |
| IIH             | /EN Input HIGH Current | V <sub>IN</sub> = 2.7V          |      |     | 20  | μΑ    |
|                 |                        | $V_{\text{IN}} = V_{\text{CC}}$ |      |     | 100 | μA    |
| IIL             | /EN Input LOW Current  | $V_{IN} = 0.5V$                 | -300 |     |     | uA    |

Notes:

1. Permanent device damage may occur if Absolute Maximum Ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.

3. Thermal performance assumes the use of 4-layer PCB. Exposed pad must be soldered (or equivalent) to the device's most negative potential on the PCB.

4. Excludes current of CML output stage. See "Detailed Description."

<sup>5.</sup> Total device current with no output load.

Output levels are based on a 50Ω to V<sub>CC</sub> load impedance. If the load impedance is different, the output level will be changed. Amplifier is in limiting mode.

dB

# AC Electrical Characteristics<sup>(4)</sup>

| Symbol                          | Parameter                              | Condition | Mi | n Typ   | Max  | Units                                 |
|---------------------------------|----------------------------------------|-----------|----|---------|------|---------------------------------------|
| PSRR                            | Power Supply Rejection Ratio           |           |    | 35      |      | dB                                    |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Times<br>(20% to 80%) | Note 7    |    | 60      | 120  | ps                                    |
| t <sub>JITTER</sub>             | Deterministic Random                   | Note 8    |    | 15<br>5 |      | рз <sub>РР</sub><br>рз <sub>гмз</sub> |
| VID                             | Differential Input Voltage Swing       |           | 10 | )       | 1800 | $mV_{PP}$                             |
| V <sub>OD</sub>                 | Differential Output Voltage Swing      | Note 7    | 70 | 0 800   | 950  | $mV_{PP}$                             |
| HYS                             | LOS Hysteresis                         | Note 9    | 2  | 4.6     | 8    | dB                                    |
| toff                            | LOS Release Time                       |           |    | 0.1     | 0.5  | μs                                    |
| t <sub>ON</sub>                 | LOS Assert Time                        |           |    | 0.2     | 0.5  | μs                                    |
| V <sub>SR</sub>                 | LOS Sensitivity Range                  | Note 10   | 10 | )       | 35   | $mV_{PP}$                             |
| B <sub>-3dB</sub>               | -3dB Bandwidth                         |           |    | 2.0     |      | GHz                                   |
| A <sub>V(Diff)</sub>            | Differential Voltage Gain              |           | 32 | 38      |      | dB                                    |

**Notes:** 7. Amplifier in limiting mode. Input is a 200MHz square wave, t<sub>r</sub> < 300ps.

Single-Ended Small-Signal Gain

Deterministic jitter measured using 2.488Gbps K28.5 pattern, V<sub>ID</sub> = 10mV<sub>PP</sub>. Random jitter measured using 2.488Gbps K28.7 pattern, V<sub>ID</sub> = 10mV<sub>PP</sub>.

9. Electrical signal.

S<sub>21</sub>

10. This is the detectable range of input amplitudes that can assert LOS. The input amplitude to de-assert LOS is 2–8dB higher than the assert amplitude. See "Typical Operating Characteristics" for graphs showing how to choose a particular V<sub>LOSLVL</sub> or R<sub>LOSLVL</sub> for a particular LOS assert, and its associated de-assert amplitude. If increased LOS sensitivity and hysteresis are required, an application note entitled: "Notes on Sensitivity and Hysteresis in Micrel Post Amplifiers" is available at <a href="http://www.micrel.com/PDF/HBW/App-Notes/an-45.pdf">http://www.micrel.com/PDF/HBW/App-Notes/an-45.pdf</a>.

26

32

## **Typical Operating Characteristics**

 $V_{\text{CC}}$  = 3.3V,  $T_{\text{A}}$  = 25°C,  $R_{\text{LOAD}}$  = 50 $\Omega$  to  $V_{\text{CC}},$  unless otherwise noted.



# Description

The SY88973BL low-power, limiting post amplifier operates from a single +3.3V  $\pm$ 10% power supply, over an industrial temperature range of -40°C to +85°C. Signals with data rates up to 3.2Gbps and as small as 10mV<sub>PP</sub> can be amplified. Figure 1 shows the allowed input voltage swing. The SY88973BL generates a LOS output, providing feedback to /EN for output stability. LOSLVL sets the sensitivity of the input amplitude detection.

#### Input Amplifier/Buffer

The SY88973BL's inputs are internally terminated with  $50\Omega$ -to-REF. Unless unaffected by this internal termination scheme, upstream devices need to be AC-coupled to the SY88973BL's inputs. Figure 2 shows a simplified schematic of the input structure.

The high sensitivity of the input amplifier detects and amplifies signals as small as  $10mV_{PP}$ . The input amplifier allows input signals as large as  $1800mV_{PP}$ . Input signals are linearly amplified with a typical 38dB differential voltage gain. Since it is a limiting amplifier, the SY88973BL outputs, typically  $800mV_{PP}$ , voltage-limited waveforms for input signals that are greater than  $10mV_{PP}$ . Applications requiring the SY88973BL to operate with high gain should have the upstream TIA placed as close as possible to the SY88973BL's input pins to ensure the device's best performance.

### **Output Buffer**

The SY88973BL's CML output buffer is designed to drive  $50\Omega$  lines. The output buffer requires appropriate termination for proper operation. An external  $5\Omega$  resistor - to-VCC or equivalent for each output pin provides this. Figure 3 shows a simplified schematic of the output structure and includes an appropriate termination method. Of course, driving a downstream device with a CML input that is internally terminated with  $5\Omega$  -to-V<sub>CC</sub> eliminates the need for external termination. As noted in the previous section, the amplifier outputs, typically,  $800mV_{PP}$ , waveforms across  $25\Omega$  total loads. The output buffer, thus, switches typically 16mA tail-current. Figure 4 shows the power supply current measurement which excludes the 16mA tail-current.

### Loss-of-Signal (LOS)

The SY88973BL incorporates a chatter-free, LOS opencollector TTL output. For proper operation, an external 4.75k $\Omega$  to 10k $\Omega$  pull-up resistor between LOS and Vcc is required. LOS is used to determine that the input amplitude is too small to be considered a valid input. LOS asserts high if the input amplitude falls below the threshold set by LOSLVL and de-asserts low otherwise. LOS can be fed back to the enable (/EN) input to maintain output stability under a loss of signal condition. /EN de-assert low the true output signal without removing the input signals. Typically, 4.6dB LOS hysteresis is provided to prevent chattering.

#### Loss-of-Signal Level Set

A programmable, loss-of-signal level set pin sets the threshold of the input amplitude detection. Connecting an external resistor between  $V_{CC}$  and LOSLVL sets the voltage at LOSLVL. This voltage ranges from  $V_{CC}$  to  $V_{REF}$ . The external resistor creates a voltage divider between  $V_{CC}$  and REF as shown in Figure 6. If desired, an appropriate external voltage may be applied rather than using a resistor. The relationship between  $V_{LOSLVL}$  and  $R_{LOSLVL}$  is given by:

$$V_{LOSLVL} = V_{CC} - 1.3 \frac{R_{LOSLVL}}{R_{LOSLVL} + 2.8}$$

where voltages are in volts and resistances are in  $k\Omega$ .

The smaller the external resistor, which implies a smaller voltage difference from  $L_{OSLVL}$  to  $V_{CC}$ , the lower the LOS sensitivity. Hence, larger input amplitude is required to deassert LOS. The "Typical Operating Characteristics" section contains graphs showing the relationship between the input amplitude detection sensitivity and  $V_{LOSLVL}$  or  $R_{LOSLVL}$ .

#### .. . .

## Hysteresis

The SY88973BL provides typically 4.6dB LOS electrical hysteresis. By definition, a power ratio measured in dB is 10log (power ratio). Power is calculated as  $V_{IN}^2$ /R for an electrical signal. Hence, the same ratio can be stated as 20log (voltage ratio). While in linear mode, the electrical voltage input changes linearly with the optical power and the ratios change linearly as well. Therefore, the optical hysteresis in dB is half the electrical hysteresis in dB given in the datasheet. The SY88973BL provides typically 2.3dB LOS optical hysteresis. As the SY88973BL is an electrical device, this datasheet refers to hysteresis in electrical terms. With 4.6dB LOS hysteresis, a voltage factor of 1.7 is required to de-assert LOS.

### Hysteresis and Sensitivity Improvement

If increased LOS sensitivity and hysteresis are required, an application note entitled "Notes on Sensitivity and Hysteresis in Micrel Post Amplifiers" is available at: http://www.micrel.com/ PDF/HBW/App-Notes/an-45.pdf.







Figure 2. Input Structure



Figure 4. Power Supply Current Measurement



Figure 3. Output Structure



Figure 5. LOS Output Structure



Figure 6. LOSLVL Setting Circuit

9

## **Package Information**





# PCB Thermal Consideration for 16-Pin QFN Package (Always solder, or equivalent, the exposed pad to the PCB)

#### Package Notes:

- 1. Package meets Level 2 qualification.
- 2. All parts are dry-packaged before shipment.
- 3. Exposed pad must be soldered to a ground for proper thermal management; solder void has to be less than 50% of the epad area.

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2007 Micrel, Incorporated.