# 74AC541, 74ACT541 Octal Buffer/Line Driver with 3-STATE Outputs #### **Features** - I<sub>CC</sub> and I<sub>OZ</sub> reduced by 50% - 3-STATE outputs - Inputs and outputs opposite side of package, allowing easier interface to microprocessors - Output source/sink 24mA - 74AC541 is a non-inverting option of the 74AC540 - 74ACT541 has TTL-compatible inputs ### **General Description** The 74AC541 and 74ACT541 are octal buffer/line drivers designed to be employed as memory and address drivers, clock drivers and bus oriented transmitter/ receivers. These devices are similar in function to the 74AC244 and 74ACTC244 while providing flow-through architecture (inputs on opposite side from outputs). This pinout arrangement makes these devices especially useful as an output port for microprocessors, allowing ease of layout and greater PC board density. ## **Ordering Information** | Order Number | Package<br>Number | Package Description | |--------------|-------------------|-----------------------------------------------------------------------------| | 74AC541SC | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide | | 74AC541SJ | M20D | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74AC541MTC | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74AC541PC | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | | 74ACT541SC | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide | | 74ACT541MTC | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering number. All packages are lead free per JEDEC: J-STD-020B standard. ## **Connection Diagram** ## **Logic Symbol** ## **Truth Table** | | Inputs | | | | | | |-----------------|-----------------|---|---------|--|--|--| | OE <sub>1</sub> | OE <sub>2</sub> | I | Outputs | | | | | L | L | Н | Н | | | | | Н | Х | Х | Z | | | | | X | Н | Х | Z | | | | | L | L | L | L | | | | H = HIGH Voltage Level X = Immaterial L = LOW Voltage Level Z = High Impedance ## **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter Rating | | | |-------------------------------------|-----------------------------------------------------|---------------------------------|--| | V <sub>CC</sub> | Supply Voltage | -0.5V to +7.0V | | | I <sub>IK</sub> | DC Input Diode Current | | | | | $V_{I} = -0.5V$ | -20mA | | | | $V_{I} = V_{CC} + 0.5$ | +20mA | | | V <sub>I</sub> | DC Input Voltage | -0.5V to V <sub>CC</sub> + 0.5V | | | I <sub>OK</sub> | DC Output Diode Current | | | | | $V_{O} = -0.5V$ | -20mA | | | | $V_{O} = V_{CC} + 0.5V$ | +20mA | | | Vo | DC Output Voltage | -0.5V to V <sub>CC</sub> + 0.5V | | | Io | DC Output Source or Sink Current | ±50mA | | | I <sub>CC</sub> or I <sub>GND</sub> | DC V <sub>CC</sub> or Ground Current per Output Pin | ±50mA | | | T <sub>STG</sub> | Storage Temperature | −65°C to +150°C | | | T <sub>J</sub> | Junction Temperature | 140°C | | ## **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | Rating | | | |-----------------|-----------------------------------------------------------------------------------------|--------------|--|--| | V <sub>CC</sub> | Supply Voltage | | | | | | AC | 2.0V to 6.0V | | | | | ACT | 4.5V to 5.5V | | | | VI | Input Voltage 0V to | | | | | Vo | Output Voltage 0V to | | | | | T <sub>A</sub> | Operating Temperature -40°C to +85 | | | | | ΔV / Δt | Minimum Input Edge Rate, AC Devices: 125mV/ | | | | | | V <sub>IN</sub> from 30% to 70% of V <sub>CC</sub> , V <sub>CC</sub> @ 3.3V, 4.5V, 5.5V | | | | | ΔV / Δt | Minimum Input Edge Rate, ACT Devices: 125mV/ | | | | | | V <sub>IN</sub> from 0.8V to 2.0V, V <sub>CC</sub> @ 4.5V, 5.5V | | | | ### **DC Electrical Characteristics for AC** | | | | | <b>T</b> <sub>A</sub> = +25°C | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | |--------------------------------|-------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------|-------|-----------------------------------------------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Conditions | Тур. | G | uaranteed Limits | Units | | V <sub>IH</sub> | Minimum HIGH Level | 3.0 | $V_{OUT} = 0.1V$ or | 1.5 | 2.1 | 2.1 | V | | | Input Voltage | 4.5 | V <sub>CC</sub> – 0.1V | 2.25 | 3.15 | 3.15 | | | | | 5.5 | | 2.75 | 3.85 | 3.85 | | | V <sub>IL</sub> | Maximum LOW Level | 3.0 | $V_{OUT} = 0.1V$ or | 1.5 | 0.9 | 0.9 | V | | | Input Voltage | 4.5 | V <sub>CC</sub> – 0.1V | 2.25 | 1.35 | 1.35 | | | | | 5.5 | | 2.75 | 1.65 | 1.65 | | | V <sub>OH</sub> | Minimum HIGH Level | 3.0 | $I_{OUT} = -50\mu A$ | 2.99 | 2.9 | 2.9 | V | | | Output Voltage | 4.5 | | 4.49 | 4.4 | 4.4 | | | | | 5.5 | | 5.49 | 5.4 | 5.4 | | | | | 3.0 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OH} = -12\text{mA}$ | | 2.56 | 2.46 | | | | | 4.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OH} = -24\text{mA}$ | | 3.86 | 3.76 | | | | | 5.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$<br>$I_{OH} = -24\text{mA}^{(1)}$ | | 4.86 | 4.76 | | | V <sub>OL</sub> | Maximum LOW Level | 3.0 | $I_{OUT} = 50\mu A$ | 0.002 | 0.1 | 0.1 | V | | | Output Voltage | 4.5 | | 0.001 | 0.1 | 0.1 | | | | | 5.5 | | 0.001 | 0.1 | 0.1 | | | | | 3.0 | $V_{IN} = V_{IL} \text{ or } V_{IH},$<br>$I_{OL} = 12\text{mA}$ | | 0.36 | 0.44 | | | | | 4.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OL} = 24\text{mA}$ | | 0.36 | 0.44 | | | | | 5.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$<br>$I_{OL} = 24\text{mA}^{(1)}$ | | 0.36 | 0.44 | | | I <sub>IN</sub> <sup>(2)</sup> | Maximum Input<br>Leakage Current | 5.5 | $V_I = V_{CC}$ , GND | | ±0.1 | ±1.0 | μA | | I <sub>OZ</sub> | Maximum 3-STATE<br>Leakage Current | 5.5 | $\begin{aligned} &V_{I}\left(OE\right)=V_{IL},V_{IH};\\ &V_{I}=V_{CC},GND;\\ &V_{O}=V_{CC},GND \end{aligned}$ | | ±0.25 | ±2.5 | μA | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | V <sub>OLD</sub> = 1.65V Max. | | | 75 | mA | | I <sub>OHD</sub> | Output Current <sup>(3)</sup> | 5.5 | V <sub>OHD</sub> = 3.85V Min. | | | -75 | mA | | I <sub>CC</sub> <sup>(2)</sup> | Maximum Quiescent<br>Supply Current | 5.5 | $V_{IN} = V_{CC}$ or GND | | 4.0 | 40.0 | μA | #### Notes: - 1. All outputs loaded; thresholds on input associated with output under test. - 2. $I_{\text{IN}}$ and $I_{\text{CC}}$ @ 3.0V are guaranteed to be less than or equal to the respective limit @ 5.5V $V_{\text{CC}}$ . - 3. Maximum test duration 2.0ms, one output loaded at a time. ## **DC Electrical Characteristics for ACT** | | | | | <b>T</b> <sub>A</sub> = - | +25°C | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | |------------------|-------------------------------------|---------------------|---------------------------------------------------------------------|---------------------------|-------|-----------------------------------------------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Conditions | Тур. | G | uaranteed Limits | Units | | V <sub>IH</sub> | Minimum HIGH Level | 4.5 | $V_{OUT} = 0.1V$ or | 1.5 | 2.0 | 2.0 | V | | | Input Voltage | 5.5 | V <sub>CC</sub> – 0.1V | 1.5 | 2.0 | 2.0 | | | V <sub>IL</sub> | Maximum LOW | 4.5 | $V_{OUT} = 0.1V$ or | 1.5 | 0.8 | 0.8 | V | | | Level Input Voltage | 5.5 | V <sub>CC</sub> – 0.1V | 1.5 | 0.8 | 0.8 | | | V <sub>OH</sub> | Minimum HIGH Level | 4.5 | $I_{OUT} = -50\mu A$ | 4.49 | 4.4 | 4.4 | V | | | Output Voltage | 5.5 | | 5.49 | 5.4 | 5.4 | | | | | 4.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OH} = -24\text{mA}$ | | 3.86 | 3.76 | | | | | 5.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OH} = -24\text{mA}^{(4)}$ | | 4.86 | 4.76 | | | V <sub>OL</sub> | Maximum LOW | 4.5 | $I_{OUT} = 50\mu A$ | 0.001 | 0.1 | 0.1 | V | | | Level Output Voltage | 5.5 | | 0.001 | 0.1 | 0.1 | | | | | 4.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OL} = 24\text{mA}$ | | 0.36 | 0.44 | | | | | 5.5 | $V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OL} = 24\text{mA}^{(4)}$ | | 0.36 | 0.44 | | | I <sub>IN</sub> | Maximum Input<br>Leakage Current | 5.5 | $V_I = V_{CC}$ , GND | | ±0.1 | ±1.0 | μA | | I <sub>OZ</sub> | Maximum 3-STATE<br>Leakage Current | 5.5 | $V_I = V_{IL}, V_{IH};$<br>$V_O = V_{CC}, GND$ | | ±0.25 | ±2.5 | μA | | I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5 | $V_I = V_{CC} - 2.1V$ | 0.6 | | 1.5 | mA | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | V <sub>OLD</sub> = 1.65V Max. | | | 75 | mA | | I <sub>OHD</sub> | Output Current <sup>(5)</sup> | 5.5 | V <sub>OHD</sub> = 3.85V Min. | | | <b>-75</b> | mA | | I <sub>CC</sub> | Maximum Quiescent<br>Supply Current | 5.5 | $V_{IN} = V_{CC}$ or GND | | 4.0 | 40.0 | μA | #### Notes: - 4. All outputs loaded; thresholds on input associated with output under test. - 5. Maximum test duration 2.0ms, one output loaded at a time. ## **AC Electrical Characteristics for AC** | | | | | <sub>Δ</sub> = +25°<br>C <sub>L</sub> = 50p | C,<br>F | T <sub>A</sub> = -40°C<br>C <sub>L</sub> = | c to +85°C,<br>50pF | | |------------------|---------------------|-------------------|------|---------------------------------------------|---------|--------------------------------------------|---------------------|-------| | Symbol | Parameter | $V_{CC}(V)^{(6)}$ | Min. | Тур. | Max. | Min. | Max. | Units | | t <sub>PLH</sub> | Propagation Delay, | 3.3 | 2.0 | 5.5 | 8.0 | 1.5 | 9.0 | ns | | | Data to Output | 5.0 | 1.5 | 4.0 | 6.0 | 1.0 | 6.5 | | | t <sub>PHL</sub> | Propagation Delay, | 3.3 | 2.0 | 5.5 | 8.0 | 1.5 | 8.5 | ns | | | Data to Output | 5.0 | 1.5 | 4.0 | 6.0 | 1.0 | 6.5 | | | t <sub>PZH</sub> | Output Enable Time | 3.3 | 3.0 | 8.0 | 11.5 | 3.0 | 12.5 | ns | | | | 5.0 | 2.0 | 6.0 | 8.5 | 1.5 | 9.5 | | | t <sub>PZL</sub> | Output Enable Time | 3.3 | 2.5 | 7.0 | 10.0 | 2.5 | 11.5 | ns | | | | 5.0 | 1.5 | 5.5 | 7.5 | 1.0 | 8.5 | | | t <sub>PHZ</sub> | Output Disable Time | 3.3 | 3.5 | 9.0 | 12.5 | 2.5 | 14.0 | ns | | | | 5.0 | 2.0 | 7.0 | 9.5 | 1.0 | 10.5 | | | t <sub>PLZ</sub> | Output Disable Time | 3.3 | 2.5 | 6.5 | 9.5 | 2.0 | 10.5 | ns | | | | 5.0 | 2.0 | 5.5 | 7.5 | 1.0 | 8.5 | | #### Note: 6. Voltage range 3.3 is 3.3V $\pm$ 0.3V. Voltage range 5.0 is 5.0V $\pm$ 0.5V. ## **AC Electrical Characteristics for ACT** | | | | T <sub>A</sub> | $\chi = +25^{\circ}$<br>$\zeta_{L} = 50p$ | C,<br>F | | to +85°C,<br>50pF | | |------------------|---------------------|-------------------|----------------|-------------------------------------------|---------|-----|-------------------|-------| | Symbol | Parameter | $V_{CC}(V)^{(7)}$ | Min. | Тур. | Max. | Min | Max | Units | | t <sub>PLH</sub> | Propagation Delay, | 5.0 | 2.0 | 4.5 | 7.0 | 2.0 | 7.5 | ns | | t <sub>PHL</sub> | Data to Output | | 2.0 | 5.5 | 7.0 | 2.0 | 7.5 | | | t <sub>PZH</sub> | Output Enable Time | 5.0 | 2.0 | 5.0 | 9.0 | 2.0 | 9.5 | ns | | t <sub>PZL</sub> | | | 2.0 | 6.5 | 9.0 | 2.0 | 9.5 | | | t <sub>PHZ</sub> | Output Disable Time | 5.0 | 1.5 | 5.5 | 7.5 | 1.5 | 8.0 | ns | | t <sub>PLZ</sub> | | | 1.5 | 5.5 | 7.5 | 1.5 | 8.0 | | #### Note: 7. Voltage range 5.0 is $5.0V \pm 0.5V$ . ## Capacitance | Symbol | Parameter | Conditions | Тур. | Units | |-----------------|---------------------------------------|------------------------|------|-------| | C <sub>IN</sub> | Input Capacitance | V <sub>CC</sub> = OPEN | 4.5 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance for AC | V <sub>CC</sub> = 5.0V | 30.0 | pF | | | Power Dissipation Capacitance for ACT | | 70.0 | | Figure 1. 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ Figure 2. 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ Figure 4. 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ ACEx<sup>®</sup> Build it Now™ CorePLUS™ CROSSVOLT™ CTL™ Current Transfer Logic™ EcoSPARK<sup>®</sup> EZSWITCH™ \* Fairchild<sup>®</sup> Fairchild Semiconductor® FACT Quiet Series™ $\mathsf{FACT}^{\scriptscriptstyle{\$}}$ FAST® FastvCore<sup>™</sup> FlashWriter<sup>®</sup>\* **FPSTM** $\mathsf{FRFET}^{\mathbb{B}}$ Global Power Resource<sup>sм</sup> Green FPS™ Green FPS™ e-Series™ GTO™ i-Lo™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® PDP-SPM™ Power220® Power247® POWEREDGE® Power-SPM™ PowerTrench® Programmable Active Droop™ QFET<sup>©</sup> QS<sup>TM</sup> QT Optoelectronics™ Quiet Series™ RapidConfigure™ SMART START™ SPM® STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SyncFET™ SYSTEM ® The Power Franchise® p wer TinyBoost™ TinvBuck™ $\mathsf{TinyLogic}^{\mathbb{R}}$ TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ SerDes™ **UHC®** Ultra FRFET™ UniFET™ $VCX^{TM}$ EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor. #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS #### Definition of Terms | Datasheet Identification | Product Status | Definition | |--------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to |