

# IA186EB/IA188EB 8-Bit/16-Bit Microcontrollers

# **Data Sheet**



Copyright © 2008 by Innovasic Semiconductor, Inc.

Published by Innovasic Semiconductor, Inc. 3737 Princeton Drive NE, Suite 130, Albuquerque, NM 87107

MILES™ is a trademark Innovasic Semiconductor, Inc. Intel® is a registered trademark of Intel Corporation



# **TABLE OF CONTENTS**

| 1.  | Intro | duction  | 1                                                   | (        |
|-----|-------|----------|-----------------------------------------------------|----------|
|     | 1.1   | Genera   | al Description                                      | 6        |
|     | 1.2   | Featur   | es                                                  | <i>′</i> |
| 2.  | Pack  | aging, I | Pin Descriptions, and Physical Dimensions           | 8        |
|     | 2.1   | Packag   | ges and Pinouts                                     |          |
|     |       | 2.1.1    | IA186EB 84 PLCC Package                             | 9        |
|     |       | 2.1.2    | IA188EB 84 PLCC Package                             | 1        |
|     |       | 2.1.3    | PLCC Physical Dimensions                            | 13       |
|     |       | 2.1.4    | IA186EB 80 PQFP Package                             | 14       |
|     |       | 2.1.5    | IA188EB 80 PQFP Package                             | 16       |
|     |       | 2.1.6    | PQFP Physical Dimensions                            | 18       |
|     |       | 2.1.7    | IA186EB 80 LQFP Package                             |          |
|     |       | 2.1.8    | IA188EB 80 LQFP Package                             |          |
|     |       | 2.1.9    | LQFP Physical Dimensions                            | 23       |
|     | 2.2   |          | EB Pin/Signal Descriptions                          |          |
|     | 2.3   |          | EB Pin/Signal Descriptions                          |          |
| 3.  |       |          | Ratings, Thermal Characteristics, and DC Parameters |          |
| 4.  | Func  |          | Description                                         |          |
|     | 4.1   | Device   | e Architecture                                      | 43       |
|     |       | 4.1.1    | Bus Interface Unit                                  |          |
|     |       | 4.1.2    | Clock Generator                                     |          |
|     |       | 4.1.3    | Interrupt Control Unit                              |          |
|     |       | 4.1.4    | Timer/Counter Unit                                  |          |
|     |       | 4.1.5    | Serial Communications Unit                          | 46       |
|     |       | 4.1.6    | Chip-Select Unit                                    |          |
|     |       | 4.1.7    | I/O Port Unit                                       | 4        |
|     |       | 4.1.8    | Refresh Control Unit                                |          |
|     |       | 4.1.9    | Power Management Unit                               |          |
|     | 4.2   |          | neral Architecture                                  |          |
|     | 4.3   |          | ence Documents                                      |          |
| 5.  | AC S  |          | eations                                             |          |
|     | 5.1   |          | est Conditions                                      |          |
|     | 5.2   | Clock    | Input and Clock Output Timing Characteristics       | 55       |
|     | 5.3   | Serial   | Port Mode 0 Timing Characteristics                  | 5        |
| 6.  |       |          | tion                                                |          |
| 7.  | Bus   | Timing   |                                                     | 59       |
| 8.  |       |          | Execution Times                                     |          |
| 9.  |       |          | art Number Cross-Reference                          |          |
| 10. |       |          |                                                     |          |
| 11. |       |          | story                                               |          |
| 12. | For A | Addition | nal Information                                     | 80       |



# **LIST OF FIGURES**

| Figure 1. I | A186EB 84-Pin PLCC Package Diagram                       | 9          |
|-------------|----------------------------------------------------------|------------|
|             | A188EB 84-Pin PLCC Package Diagram                       |            |
| _           | 34-Pin PLCC Physical Package Dimensions                  |            |
| _           | A186EB 80-Pin PQFP Package Diagram                       |            |
|             | A188EB 80-Pin PQFP Package Diagram                       |            |
|             | 30-Pin PQFP Physical Package Dimensions                  |            |
|             | A186EB 80-Pin LQFP Package Diagram                       |            |
| Figure 8. I | A188EB 80-Pin LQFP Package Diagram                       | 21         |
| Figure 9. 8 | 30-Pin LQFP Physical Package Dimensions                  | 23         |
| Figure 10.  | IA186EB/IA188EB Functional Block Diagram                 | 44         |
| Figure 11.  | Clock Circuit Connection Options                         | 45         |
| Figure 12.  | AC Input Characteristics                                 | 50         |
| Figure 13.  | AC Output Characteristics                                | 51         |
| Figure 14.  | Relative Timing Characteristics                          | 52         |
| Figure 15.  | AC Test Load                                             | <b>5</b> 3 |
| Figure 16.  | Typical Output Delay Variations Versus Load Capacitance  | 54         |
| Figure 17.  | Typical Rise and Fall Variations Versus Load Capacitance | 54         |
| Figure 18.  | Clock Input and Clock Output Timing Characteristics      | 55         |
| Figure 19.  | Serial Port Mode 0 Timing Characteristics                | 57         |
| Figure 20.  | Cold Reset Timing                                        | 60         |
| Figure 21.  | Warm Reset Timing                                        | 61         |
| Figure 22.  | Read, Fetch, and Refresh Cycle Timing                    | 62         |
| _           | Write Cycle Timing                                       |            |
| Figure 24.  | Halt Cycle Timing                                        | 64         |
| Figure 25.  | Interrupt Acknowledge (inta1_n, inta0_n) Cycle Timing    | 65         |
| Figure 26.  | hold/hlda Timing                                         | 66         |
| _           | Refresh During Hold Acknowledge Timing                   |            |
| Figure 28.  | Ready Timing                                             | 68         |
|             |                                                          |            |



# **LIST OF TABLES**

| Table 1. IA186EB 84-Pin PLCC Pin Listing                                             | 10 |
|--------------------------------------------------------------------------------------|----|
| Table 2. IA188EB 84-Pin PLCC Pin Listing                                             | 12 |
| Table 3. IA186EB 80-Pin PQFP Pin Listing                                             | 15 |
| Table 4. IA188EB 80-Pin PQFP Pin Listing                                             | 17 |
| Table 5. IA186EB 80-Pin LQFP Pin Listing                                             | 20 |
| Table 6. IA188EB 80-Pin LQFP Pin Listing                                             | 22 |
| Table 7. IA186EB Pin/Signal Descriptions                                             | 24 |
| Table 8. IA188EB Pin/Signal Descriptions                                             | 33 |
| Table 9. IA186EB and IA188EB Absolute Maximum Ratings                                | 41 |
| Table 10. IA186EB and IA188EB Thermal Characteristics                                | 41 |
| Table 11. IA186EB and IA188EB DC Parameters                                          | 42 |
| Table 12. Peripheral Control Block Registers                                         | 48 |
| Table 13. AC Input Characteristics for 5.0-Volt Operation                            | 50 |
| Table 14. AC Input Characteristics for 3.3-Volt Operation                            | 50 |
| Table 15. AC Output Characteristics for 5.0-Volt Operation                           | 51 |
| Table 16. AC Output Characteristics for 3.3-Volt Operation                           | 51 |
| Table 17. Relative Timing Characteristics                                            | 53 |
| Table 18. Clock Input and Clock Output Timing Characteristics for 5.0-Volt Operation | 55 |
| Table 19. Clock Input and Output Characteristics for 3.3-Volt Operation              | 56 |
| Table 20. Serial Port Mode 0 Timing Characteristics                                  | 57 |
| Table 21. Instruction Set Timing                                                     | 69 |
| Table 22. Innovasic Part Number Cross-Reference for the PLCC                         | 75 |
| Table 23. Innovasic Part Number Cross-Reference for the PQFP                         | 76 |
| Table 24. Innovasic Part Number Cross-Reference for the LQFP                         | 77 |
| Table 25. Revision History                                                           | 79 |
|                                                                                      |    |



#### 1. Introduction

The Innovasic Semiconductor IA186EB and IA188EB microcontrollers are form, fit, and function replacements for the original Intel® 80C186EB, 80C188EB, 80L186EB, and 80L188EB 16-bit high-integration embedded processors.

These devices are produced using Innovasic's Managed IC Lifetime Extension System (MILES<sup>TM</sup>). This cloning technology, which produces replacement ICs beyond simple emulations, ensures complete compatibility with the original device, including any "undocumented features." Additionally, the MILES process captures the clone design in such a way that production of the clone can continue even as silicon technology advances.

The IA186EB and IA188EB microcontrollers replace the obsolete Intel 80C186EB and 80C188EB devices, allowing users to retain existing board designs, software compilers/assemblers, and emulation tools, thereby avoiding expensive redesign efforts.

#### 1.1 General Description

The Innovasic Semiconductor IA186EB and IA188EB microcontrollers are an upgrade for the 80C186EB/80C188EB microcontroller designs with integrated peripherals to provide increased functionality and reduce system costs. The IA186EB and IA188EB devices are designed to satisfy requirements of embedded products designed for telecommunications, office automation and storage, and industrial controls.

The IA186EB and IA188EB microcontrollers have a set of base peripherals beneficial to many embedded applications and include a standard numeric interface, an interrupt control unit, a chip-select unit, a DRAM refresh control unit, a power management unit, and three 16-bit timer/counters.

The IA186EB and IA188EB microcontrollers are capable of operating at 5.0 or 3.3 volts. This datasheet discusses both modes of operation. Where applicable, characteristics specific to either 3.3 or 5.0 volt operation are identified separately throughout this datasheet.

Additionally, the IA186EB and IA188EB include two integrated serial ports that support both synchronous and asynchronous communications, simplifying inter-processor and display communications. The IA186EB and IA188EB also have an enhanced chip-select unit and two multiplexed I/O ports. The enhanced chip-select unit offers 10 general chip selects, each with the ability to address up to 1 Mbyte. This enhanced unit enables memory-bank switching to expand the IA186EB/IA188EB 1-Mbyte address space. The I/O ports allow for basic functions such as scanning keypads for input. The ports can also be used to control system power consumption, disabling unneeded components.

The serial ports, I/O capabilities, and enhanced chip selects make the IA186EB/IA188EB an excellent processor for portable data acquisition or communication applications.



#### 1.2 Features

The primary features of the IA186EB and IA188EB microcontrollers are as follows:

- Low-Power Operating Modes
  - Idle (freezes CPU clocks; peripherals are kept active)
  - Power-Down (freezes all internal clocks)
- Low-Power CPU Core (static)
- Direct Addressing Capability
  - Memory: 1 Mbyte
  - I/O: 64 Kbyte
- I/O Ports
  - 2 each, 8-Bit
  - Multiplexed
- Clock Generator
- Chip Selects
  - 10 each, Programmable
  - Integral Wait-State Generator
- Memory Refresh Control Unit
- Interrupt Controller, Programmable
- Counter/Timers
  - 3 each, 16-Bit
  - Programmable
- Serial Channels
  - 2 each, UARTs
  - Integral Baud Rate Generator
- Operating Frequency (system clock input)
  - 66.7 MHz @ 5V
  - 55.5 MHz @ 3.3V

Chapter 4, Functional Description, provides details of the IA186EB and IA188EB microcontrollers, including the features listed above.



# 2. Packaging, Pin Descriptions, and Physical Dimensions

Information on the packages and pin descriptions for the IA186EB and the IA188EB is provided separately. Refer to sections, figures, and tables for information on the device of interest.

#### 2.1 Packages and Pinouts

The Innovasic Semiconductor IA186EB and IA188EB microcontroller is available in the following packages:

- 84-Pin Plastic Leaded Chip Carrier (PLCC), equivalent to original PLCC package
- 80-Pin Plastic Quad Flat Pack (PQFP), equivalent to original PQFP package
- 80-Pin Low-Profile Quad Flat Pack (LQFP), equivalent to original SQFP package



#### 2.1.1 IA186EB 84 PLCC Package

The pinout for the IA186EB 84 PLCC Package is as shown in Figure 1. The corresponding pinout is provided in Table 1.



Figure 1. IA186EB 84-Pin PLCC Package Diagram

Table 1. IA186EB 84-Pin PLCC Pin Listing

| Pin    | Name            |  |  |
|--------|-----------------|--|--|
| 1      | V <sub>cc</sub> |  |  |
| 2      | V <sub>ss</sub> |  |  |
| 3      | error_n         |  |  |
| 4      | rd_n            |  |  |
| 5      | wr_n            |  |  |
| 6<br>7 | ale             |  |  |
|        | bhe_n           |  |  |
| 8      | s2_n            |  |  |
| 9      | s1_n            |  |  |
| 10     | s0_n            |  |  |
| 11     | den_n           |  |  |
| 12     | hlda            |  |  |
| 13     | hold            |  |  |
| 14     | test_n/busy     |  |  |
| 15     | lock_n          |  |  |
| 16     | dt/r_n          |  |  |
| 17     | nmi             |  |  |
| 18     | ready           |  |  |
| 19     | p1.7/gcs7_n     |  |  |
| 20     | p1.6/gcs6_n     |  |  |
| 21     | p1.5/gcs5_n     |  |  |

| Pin | Name            |  |  |
|-----|-----------------|--|--|
| 22  | $V_{ss}$        |  |  |
| 23  | V <sub>cc</sub> |  |  |
| 24  | p1.4/gcs4_n     |  |  |
| 25  | p1.3/gcs3_n     |  |  |
| 26  | p1.2/gcs2_n     |  |  |
| 27  | p1.1/gcs1_n     |  |  |
| 28  | p1.0/gcs0_n     |  |  |
| 29  | lcs_n           |  |  |
| 30  | ucs_n           |  |  |
| 31  | int0            |  |  |
| 32  | int1            |  |  |
| 33  | int2/inta0_n    |  |  |
| 34  | int3/inta1_n    |  |  |
| 35  | int4            |  |  |
| 36  | pdtmr           |  |  |
| 37  | resin_n         |  |  |
| 38  | resout          |  |  |
| 39  | pereq           |  |  |
| 40  | oscout          |  |  |
| 41  | clkin           |  |  |
| 42  | V <sub>cc</sub> |  |  |

| Pin | Name        |  |
|-----|-------------|--|
| 43  | $V_{ss}$    |  |
| 44  | clkout      |  |
| 45  | t0out       |  |
| 46  | t0in        |  |
| 47  | t1out       |  |
| 48  | t1in        |  |
| 49  | p2.7        |  |
| 50  | p2.6        |  |
| 51  | cts0_n      |  |
| 52  | txd0        |  |
| 53  | rxd0        |  |
| 54  | p2.5/bclk0  |  |
| 55  | p2.3/sint1  |  |
| 56  | p2.4/cts1_n |  |
| 57  | p2.0/rxd1   |  |
| 58  | p2.1/txd1   |  |
| 59  | p2.2/bclk1  |  |
| 60  | ncs_n       |  |
| 61  | ad0         |  |
| 62  | ad8         |  |
| 63  | $V_{ss}$    |  |

| Pin | Name            |  |  |
|-----|-----------------|--|--|
| 64  | V <sub>cc</sub> |  |  |
| 65  | V <sub>ss</sub> |  |  |
| 66  | ad1             |  |  |
| 67  | ad9             |  |  |
| 68  | ad2             |  |  |
| 69  | ad10            |  |  |
| 70  | ad3             |  |  |
| 71  | ad11            |  |  |
| 72  | ad4             |  |  |
| 73  | ad12            |  |  |
| 74  | ad5             |  |  |
| 75  | ad13            |  |  |
| 76  | ad6             |  |  |
| 77  | ad14            |  |  |
| 78  | ad7             |  |  |
| 79  | ad15            |  |  |
| 80  | a16             |  |  |
| 81  | a17             |  |  |
| 82  | a18             |  |  |
| 83  | a19/once_n      |  |  |
| 84  | V <sub>ss</sub> |  |  |



#### 2.1.2 IA188EB 84 PLCC Package

The pinout for the IA188EB 84 PLCC Package is as shown in Figure 2. The corresponding pinout is provided in Table 2.



Figure 2. IA188EB 84-Pin PLCC Package Diagram



Table 2. IA188EB 84-Pin PLCC Pin Listing

| Pin    | n Name          |  |  |
|--------|-----------------|--|--|
| 1      | V <sub>cc</sub> |  |  |
| 2      | V <sub>ss</sub> |  |  |
| 3      | Not Connected   |  |  |
|        | rd_n            |  |  |
| 5      | wr_n            |  |  |
| 6<br>7 | ale             |  |  |
|        | rfsh_n          |  |  |
| 8      | s2_n            |  |  |
| 9      | s1_n            |  |  |
| 10     | s0_n            |  |  |
| 11     | den_n           |  |  |
| 12     | hlda            |  |  |
| 13     | hold            |  |  |
| 14     | test_n          |  |  |
| 15     | lock_n          |  |  |
| 16     | dt/r_n          |  |  |
| 17     | nmi             |  |  |
| 18     | ready           |  |  |
| 19     | p1.7/gcs7_n     |  |  |
| 20     | p1.6/gcs6_n     |  |  |
| 21     | p1.5/gcs5_n     |  |  |

| Pin             | Name               |  |  |  |
|-----------------|--------------------|--|--|--|
| 22              | V <sub>ss</sub>    |  |  |  |
| 23              | $V_{cc}$           |  |  |  |
| 24              | p1.4/gcs4_n        |  |  |  |
| 25              | p1.3/gcs3_n        |  |  |  |
| 26              | p1.2/gcs2_n        |  |  |  |
| 27              | p1.1/gcs1_n        |  |  |  |
| 28              | p1.0/gcs0_n        |  |  |  |
| 29              | lcs_n              |  |  |  |
| 30              | ucs_n              |  |  |  |
| 31 int0         |                    |  |  |  |
| 32 int1         |                    |  |  |  |
| 33 int2/inta0_n |                    |  |  |  |
| 34              | int3/inta1_n       |  |  |  |
| 35              | int4               |  |  |  |
| 36              | pdtmr              |  |  |  |
| 37 resin_n      |                    |  |  |  |
| 38 resout       |                    |  |  |  |
| 39 Not Connect  |                    |  |  |  |
| 40 oscout       |                    |  |  |  |
| 41              | 1 clkin            |  |  |  |
| 42              | 42 V <sub>cc</sub> |  |  |  |

| Pin | Name            |  |  |
|-----|-----------------|--|--|
| 43  | V <sub>ss</sub> |  |  |
| 44  | clkout          |  |  |
| 45  | t0out           |  |  |
| 46  | t0in            |  |  |
| 47  | t1out           |  |  |
| 48  | t1in            |  |  |
| 49  | p2.7            |  |  |
| 50  | p2.6            |  |  |
| 51  | cts0_n          |  |  |
| 52  | txd0            |  |  |
| 53  | rxd0            |  |  |
| 54  | p2.5/bclk0      |  |  |
| 55  | p2.3/sint1      |  |  |
| 56  | p2.4/cts1_n     |  |  |
| 57  | p2.0/rxd1       |  |  |
| 58  | p2.1/txd1       |  |  |
| 59  | p2.2/bclk1      |  |  |
| 60  | Not Connected   |  |  |
| 61  | ad0             |  |  |
| 62  | a8              |  |  |
| 63  | V <sub>ss</sub> |  |  |

| Pin | Name            |  |  |
|-----|-----------------|--|--|
| 64  | V <sub>cc</sub> |  |  |
| 65  | V <sub>ss</sub> |  |  |
| 66  | ad1             |  |  |
| 67  | a9              |  |  |
| 68  | ad2             |  |  |
| 69  | a10             |  |  |
| 70  | ad3             |  |  |
| 71  | a11             |  |  |
| 72  | ad4             |  |  |
| 73  | a12             |  |  |
| 74  | ad5             |  |  |
| 75  | a13             |  |  |
| 76  | ad6             |  |  |
| 77  | a14             |  |  |
| 78  | ad7             |  |  |
| 79  | a15             |  |  |
| 80  | a16             |  |  |
| 81  | a17             |  |  |
| 82  | a18             |  |  |
| 83  | a19/once_n      |  |  |
| 84  | $V_{ss}$        |  |  |

#### 2.1.3 PLCC Physical Dimensions

The physical dimensions for the 84 PLCC are as shown in Figure 3.



Legend:

| Symbol | Min    | Nom    | Max    |
|--------|--------|--------|--------|
| Α      | 0.165" | _      | 0.180" |
| A1     | 0.090" | _      | 0.120" |
| D      | _      | 1.190" | _      |
| D1     | _      | 1.154" | _      |
| E      | _      | 1.190" | _      |
| E1     | _      | 1.154" | _      |
| F      | _      | 1.110" | _      |
| F1     | _      | 1.110" | _      |
|        |        |        |        |

Note: The bottom package is bigger than the top package by 0.004 inches (0.002 inches per side). Bottom package dimensions follow those stated in this drawing.

Figure 3. 84-Pin PLCC Physical Package Dimensions



#### 2.1.4 IA186EB 80 PQFP Package

The pinout for the IA186EB 80 PQFP Package is as shown in Figure 4. The corresponding pinout is provided in Table 3.



Figure 4. IA186EB 80-Pin PQFP Package Diagram

Table 3. IA186EB 80-Pin PQFP Pin Listing

| Pin | Name        |  |  |  |
|-----|-------------|--|--|--|
| 1   | cts0_n      |  |  |  |
| 2   | txd0        |  |  |  |
| 3   | rxd0        |  |  |  |
| 4   | p2.5/bclk0  |  |  |  |
| 5   | p2.3/sint1  |  |  |  |
| 6   | p2.4/cts1_n |  |  |  |
| 7   | p2.0/rxd1   |  |  |  |
| 8   | p2.1/txd1   |  |  |  |
| 9   | p2.2/bclk1  |  |  |  |
| 10  | ad0         |  |  |  |
| 11  | ad8         |  |  |  |
| 12  | Vss         |  |  |  |
| 13  | Vcc         |  |  |  |
| 14  | Vss         |  |  |  |
| 15  | ad1         |  |  |  |
| 16  | ad9         |  |  |  |
| 17  | ad2         |  |  |  |
| 18  | ad10        |  |  |  |
| 19  | ad3         |  |  |  |
| 20  | ad11        |  |  |  |

| Pin | Name       |
|-----|------------|
| 21  | ad4        |
| 22  | ad12       |
| 23  | ad5        |
| 24  | ad13       |
| 25  | ad6        |
| 26  | ad14       |
| 27  | ad7        |
| 28  | ad15       |
| 29  | a16        |
| 30  | a17        |
| 31  | a18        |
| 32  | a19/once_n |
| 33  | Vss        |
| 34  | Vcc        |
| 35  | Vss        |
| 36  | rd_n       |
| 37  | wr_n       |
| 38  | ale        |
| 39  | bhe_n      |
| 40  | s2_n       |

| Name         |
|--------------|
| s1_n         |
| s0_n         |
| den_n        |
| hlda         |
| hold         |
| test_n       |
| lock_n       |
| nmi          |
| ready        |
| p1.7/gcs7_n  |
| p1.6/gcs6_n  |
| p1.5/gcs5_n  |
| Vss          |
| Vcc          |
| p1.4/gcs4_n  |
| p1.3/gcs3_n  |
| p1.2/gcs2_n  |
| pp1.1/gcs1_n |
| p1.0/gcs0_n  |
| lcs_n        |
|              |

| Pin | Name         |
|-----|--------------|
| 61  | ucs_n        |
| 62  | int0         |
| 63  | int1         |
| 64  | int2/inta0_n |
| 65  | int3/inta1_n |
| 66  | int4         |
| 67  | pdtmr        |
| 68  | resin_n      |
| 69  | resout       |
| 70  | oscout       |
| 71  | clkin        |
| 72  | Vcc          |
| 73  | Vss          |
| 74  | clkout       |
| 75  | t0out        |
| 76  | t0in         |
| 77  | t1out        |
| 78  | t1in         |
| 79  | p2.7         |
| 80  | p2.6         |

#### 2.1.5 IA188EB 80 PQFP Package

The pinout for the IA188EB 80 PQFP Package is as shown in Figure 5. The corresponding pinout is provided in Table 4.



Figure 5. IA188EB 80-Pin PQFP Package Diagram

Table 4. IA188EB 80-Pin PQFP Pin Listing

| Pin | Name        |  |  |  |
|-----|-------------|--|--|--|
| 1   | cts0_n      |  |  |  |
| 2   | txd0        |  |  |  |
| 3   | rxd0        |  |  |  |
| 4   | p2.5/bclk0  |  |  |  |
| 5   | p2.3/sint1  |  |  |  |
| 6   | p2.4/cts1_n |  |  |  |
| 7   | p2.0/rxd1   |  |  |  |
| 8   | p2.1/txd1   |  |  |  |
| 9   | p2.2/bclk1  |  |  |  |
| 10  | ad0         |  |  |  |
| 11  | a8          |  |  |  |
| 12  | Vss         |  |  |  |
| 13  | Vcc         |  |  |  |
| 14  | Vss         |  |  |  |
| 15  | ad1         |  |  |  |
| 16  | a9          |  |  |  |
| 17  | ad2         |  |  |  |
| 18  | a10         |  |  |  |
| 19  | ad3         |  |  |  |
| 20  | a11         |  |  |  |

| Pin | Name       |
|-----|------------|
| 21  | ad4        |
| 22  | a12        |
| 23  | ad5        |
| 24  | a13        |
| 25  | ad6        |
| 26  | a14        |
| 27  | ad7        |
| 28  | a15        |
| 29  | a16        |
| 30  | a17        |
| 31  | a18        |
| 32  | a19/once_n |
| 33  | Vss        |
| 34  | Vcc        |
| 35  | Vss        |
| 36  | rd_n       |
| 37  | wr_n       |
| 38  | ale        |
| 39  | rfsh_n     |
| 40  | s2_n       |

| Pin | Name         |  |  |
|-----|--------------|--|--|
| 41  | s1_n         |  |  |
| 42  | s0_n         |  |  |
| 43  | den_n        |  |  |
| 44  | hlda         |  |  |
| 45  | hold         |  |  |
| 46  | test_n       |  |  |
| 47  | lock_n       |  |  |
| 48  | nmi          |  |  |
| 49  | ready        |  |  |
| 50  | p1.7/gcs7_n  |  |  |
| 51  | p1.6/gcs6_n  |  |  |
| 52  | p1.5/gcs5_n  |  |  |
| 53  | Vss          |  |  |
| 54  | Vcc          |  |  |
| 55  | p1.4/gcs4_n  |  |  |
| 56  | p1.3/gcs3_n  |  |  |
| 57  | p1.2/gcs2_n  |  |  |
| 58  | pp1.1/gcs1_n |  |  |
| 59  | p1.0/gcs0_n  |  |  |
| 60  | lcs_n        |  |  |

| Pin | Name         |  |
|-----|--------------|--|
| 61  | ucs_n        |  |
| 62  | int0         |  |
| 63  | int1         |  |
| 64  | int2/inta0_n |  |
| 65  | int3/inta1_n |  |
| 66  | int4         |  |
| 67  | pdtmr        |  |
| 68  | resin_n      |  |
| 69  | resout       |  |
| 70  | oscout       |  |
| 71  | clkin        |  |
| 72  | Vcc          |  |
| 73  | Vss          |  |
| 74  | clkout       |  |
| 75  | t0out        |  |
| 76  | t0in         |  |
| 77  | t1out        |  |
| 78  | t1in         |  |
| 79  | p2.7         |  |
| 80  | p2.6         |  |

### 2.1.6 PQFP Physical Dimensions

The physical dimensions for the 80 PQFP are as shown in Figure 6.



#### Notes:

- Dimension D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25mm per side. Dimension D1 and E1 do not include mold mismatch and are determined a datum plane H.
- Dimension b does not include dambar protrusion.
   Allowable dambar protrusion will not cause the lead width to exceed the maximum b dimension by more than 0.08mm. Dambar cannot be located on the lower radius of the lead foot.

Legend:

| Millimeter          |                 |       |       | Inch       |               |       |
|---------------------|-----------------|-------|-------|------------|---------------|-------|
| Symbol              | Min             | Nom   | Мах   | Min        | Nom           | Max   |
| Α                   | -               | _     | 3.40  | -          | _             | 0.134 |
| A1                  | 0.25            | _     | -     | 0.010      | _             | _     |
| A2                  | 2.55            | 2.72  | 3.05  | 0.100      | 0.107         | 0.120 |
| D                   |                 |       |       | 0.9        |               |       |
| D1                  | 20.0            | 00 Ba | ısic  | 0.7        | '87 Ba        | sic   |
| Е                   | 17.9            | 90 Ba | ısic  | 0.7<br>0.5 | '05 Ba        | sic   |
| E1                  | 14.0            | 00 Ba | ısic  | 0.5        | 51 Ba         | asic  |
| R2                  | 0.013           | _     | 0.30  | 0.005      | _             | 0.012 |
| R1                  | 0.013           | _     | -     | 0.005      |               |       |
| θ                   | 0°              | 3.5°  | 7°    | 0°         | $3.5^{\circ}$ | 7°    |
| θ1                  | 0°              | _     | _     | 0°         | _             | _     |
| θ2, θ3 <sup>a</sup> | 7               | ° REI | =     | 7          | 7° REI        | F     |
| θ2, θ3 <sup>b</sup> | 15              | ° RE  | F     | 1          | 5° RE         | F     |
| С                   | 0.11            | 0.15  | 0.23  | 0.004      | 0.006         | 0.009 |
| L                   | 0.73            | 0.88  | 1.03  | 0.029      | 0.035         | 0.041 |
| L1                  | 1.9             | 95 RE | F     | 0.0        | )77 R         | EF    |
| S                   | 0.40            | _     | -     | 0.016      | _             | _     |
| b                   |                 |       |       |            |               | 0.018 |
| е                   | 3.0             | 80 BS | SC    | 0.0        | 031 B         | SC    |
| D2                  | 18.             | 40 R  | EF    |            | 0.724         |       |
| E2                  | 12.             | 00 R  | EF    |            | 0.472         |       |
| Tole                | erances of Form |       | and F | Positio    | n             |       |
| aaa                 |                 | 0.25  |       |            | 0.010         |       |
| bbb                 |                 | 0.20  |       |            | 0.008         |       |
| CCC                 |                 | 0.20  |       |            | 0.008         |       |
|                     |                 |       |       |            |               |       |

<sup>&</sup>lt;sup>a</sup>Alloy 42 L/F.

Figure 6. 80-Pin PQFP Physical Package Dimensions

bCopper L/F.

#### 2.1.7 IA186EB 80 LQFP Package

The pinout for the IA186EB 80 LQFP Package is as shown in Figure 7. The corresponding pinout is provided in Table 5.



Figure 7. IA186EB 80-Pin LQFP Package Diagram



Table 5. IA186EB 80-Pin LQFP Pin Listing

| Pin              | Name            |
|------------------|-----------------|
| 1                | hlda            |
| 2                | hold            |
| 2<br>3<br>4<br>5 | test_n          |
| 4                | lock_n          |
| 5                | nmi             |
| 6<br>7           | ready           |
| 7                | p1.7/gcs7_n     |
| 8                | p1.6/gcs6_n     |
| 9                | p1.5/gcs5_n     |
| 10               | $V_{ss}$        |
| 11               | V <sub>cc</sub> |
| 12               | p1.4/gcs4_n     |
| 13               | p1.3/gcs3_n     |
| 14               | p1.2/gcs2_n     |
| 15               | p1.1/gcs1_n     |
| 16               | p1.0/gcs0_n     |
| 17               | lcs_n           |
| 18               | ucs_n           |
| 19               | int0            |
| 20               | int1            |

| Pin | Name            |
|-----|-----------------|
| 21  | int2/inta0_n    |
| 22  | int3/inta1_n    |
| 23  | int4            |
| 24  | pdtmr           |
| 25  | resin_n         |
| 26  | resout          |
| 27  | oscout          |
| 28  | clkin           |
| 29  | $V_{cc}$        |
| 30  | V <sub>ss</sub> |
| 31  | clkout          |
| 32  | t0out           |
| 33  | t0in            |
| 34  | t1out           |
| 35  | t1in            |
| 36  | p2.7            |
| 37  | p2.6            |
| 38  | cts0_n          |
| 39  | txd0            |
| 40  | rxd0            |

| Pin | Name            |
|-----|-----------------|
| 41  | p2.5/bclk0      |
| 42  | p2.3/sint1      |
| 43  | p2.4/cts1_n     |
| 44  | p2.0/rxd1       |
| 45  | p2.1/txd1       |
| 46  | p2.2/bclk1      |
| 47  | ad0             |
| 48  | ad8             |
| 49  | $V_{ss}$        |
| 50  | V <sub>cc</sub> |
| 51  | V <sub>ss</sub> |
| 52  | ad1             |
| 53  | ad9             |
| 54  | ad2             |
| 55  | ad10            |
| 56  | ad3             |
| 57  | ad11            |
| 58  | ad4             |
| 59  | ad12            |
| 60  | ad5             |

| Pin | Name            |
|-----|-----------------|
| 61  | ad13            |
| 62  | ad6             |
| 63  | ad14            |
| 64  | ad7             |
| 65  | ad15            |
| 66  | a16             |
| 67  | a17             |
| 68  | a18             |
| 69  | a19/once_n      |
| 70  | $V_{ss}$        |
| 71  | Vcc             |
| 72  | V <sub>ss</sub> |
| 73  | rd_n            |
| 74  | wr_n            |
| 75  | ale             |
| 76  | bhe_n           |
| 77  | s2_n            |
| 78  | s1_n            |
| 79  | s0_n            |
| 80  | den_n           |

#### 2.1.8 IA188EB 80 LQFP Package

The pinout for the IA188EB 80 LQFP Package is as shown in Figure 8. The corresponding pinout is provided in Table 6.



Figure 8. IA188EB 80-Pin LQFP Package Diagram



# Table 6. IA188EB 80-Pin LQFP Pin Listing

| Pin | Name            |
|-----|-----------------|
| 1   | hlda            |
| 2   | hold            |
| 3   | test_n          |
| 4   | lock_n          |
| 5   | nmi             |
| 6   | ready           |
| 7   | p1.7/gcs7_n     |
| 8   | p1.6/gcs6_n     |
| 9   | p1.5/gcs5_n     |
| 10  | $V_{ss}$        |
| 11  | V <sub>cc</sub> |
| 12  | p1.4/gcs4_n     |
| 13  | p1.3/gcs3_n     |
| 14  | p1.2/gcs2_n     |
| 15  | p1.1/gcs1_n     |
| 16  | p1.0/gcs0_n     |
| 17  | lcs_n           |
| 18  | ucs_n           |
| 19  | int0            |
| 20  | int1            |

| Pin | Name         |
|-----|--------------|
| 21  | int2/inta0_n |
| 22  | int3/inta1_n |
| 23  | int4         |
| 24  | pdtmr        |
| 25  | resin_n      |
| 26  | resout       |
| 27  | oscout       |
| 28  | clkin        |
| 29  | $V_{cc}$     |
| 30  | $V_{ss}$     |
| 31  | clkout       |
| 32  | t0out        |
| 33  | t0in         |
| 34  | t1out        |
| 35  | t1in         |
| 36  | p2.7         |
| 37  | p2.6         |
| 38  | cts0_n       |
| 39  | txd0         |
| 40  | rxd0         |

| Pin | Name            |  |  |  |  |  |
|-----|-----------------|--|--|--|--|--|
| 41  | p2.5/bclk0      |  |  |  |  |  |
| 42  | p2.3/sint1      |  |  |  |  |  |
| 43  | p2.4/cts1_n     |  |  |  |  |  |
| 44  | p2.0/rxd1       |  |  |  |  |  |
| 45  | p2.1/txd1       |  |  |  |  |  |
| 46  | p2.2/bclk1      |  |  |  |  |  |
| 47  | ad0             |  |  |  |  |  |
| 48  | ad8             |  |  |  |  |  |
| 49  | $V_{ss}$        |  |  |  |  |  |
| 50  | V <sub>cc</sub> |  |  |  |  |  |
| 51  | V <sub>ss</sub> |  |  |  |  |  |
| 52  | ad1             |  |  |  |  |  |
| 53  | ad9             |  |  |  |  |  |
| 54  | ad2             |  |  |  |  |  |
| 55  | ad10            |  |  |  |  |  |
| 56  | ad3             |  |  |  |  |  |
| 57  | ad11            |  |  |  |  |  |
| 58  | ad4             |  |  |  |  |  |
| 59  | ad12            |  |  |  |  |  |
| 60  | ad5             |  |  |  |  |  |

| Pin | Name            |
|-----|-----------------|
| 61  | ad13            |
| 62  | ad6             |
| 63  | ad14            |
| 64  | ad7             |
| 65  | ad15            |
| 66  | a16             |
| 67  | a17             |
| 68  | a18             |
| 69  | a19/once_n      |
| 70  | $V_{ss}$        |
| 71  | V <sub>cc</sub> |
| 72  | V <sub>ss</sub> |
| 73  | rd_n            |
| 74  | wr_n            |
| 75  | ale             |
| 76  | bhe_n           |
| 77  | s2_n            |
| 78  | s1_n            |
| 79  | s0_n            |
| 80  | den_n           |

#### 2.1.9 LQFP Physical Dimensions

The physical dimensions for the 80 LQFP are as shown in Figure 9.



| - 1 |     | _ |    | J. |
|-----|-----|---|----|----|
| L   | _ea | е | ПC | 1. |

|                          | Dime | ension ii    | n mm | Dime  | ension in | Inch         |  |
|--------------------------|------|--------------|------|-------|-----------|--------------|--|
| Symbol                   | Min  | Nom          | Max  | Min   | Mom       | Max          |  |
| Α                        | _    | _            | 1.60 | _     | _         | 0.063        |  |
| $A_1$                    | 0.05 | _            | 0.15 | 0.002 | _         | 0.006        |  |
| $A_2$                    | 1.35 | 1.40         | 1.45 | 0.053 | 0.055     | 0.057        |  |
| b                        | 0.17 | 0.22         | 0.27 | 0.007 | 0.009     | 0.011        |  |
| b₁                       | 0.17 | 0.20         | 0.23 | 0.007 | 0.008     | 0.009        |  |
| С                        | 0.09 | _            | 0.20 | 0.004 | _         | 0.008        |  |
| c₁<br>D                  | 0.09 | _            | 0.16 | 0.004 | _         | 0.006        |  |
|                          |      | 4.00 BS      |      |       | .551 BS   |              |  |
| $D_1$                    |      | 2.00 BS      |      |       | .472 BS   |              |  |
| E                        |      | 4.00 BS      |      |       | .551 BS   |              |  |
| E <sub>1</sub>           |      | 2.00 BS      |      |       | 0.472 BSC |              |  |
| е                        |      | .50 BS       |      |       | .020 BS   |              |  |
| L                        | 0.45 |              | 0.75 |       |           | 0.030        |  |
| $L_1$                    |      | .00 RE       | F    |       | .039 RE   | F            |  |
| $R_1$                    | 0.08 | _            | _    | 0.003 | _         | _            |  |
| R <sub>2</sub><br>S<br>θ | 0.08 | _            | 0.20 | 0.003 | _         | 0.008        |  |
| S                        | 0.20 | _            | _    | 0.008 | _         | _            |  |
| θ                        | 0°   | 3.5°         | 7°   | 0°    | 3.5°      | 7°           |  |
| $\theta_1$               | 0°   | <del>-</del> | _    | 0°    | _         | <del>-</del> |  |
| $\theta_2$               | 11°  | 12°          | 13°  | 11°   | 12°       | 13°          |  |
| θ3                       | 11°  | 12°          | 13°  | 11°   | 12°       | 13°          |  |

- To be determined at seating plane C.

  Dimensions D1 and E1 do not include mold protrusion. D1 and E1 are maximum plastic body size dimensions including mold mismatch.
- Dimension b does not include dambar protrusion. Dambar cannot be located on the lower radius of the foot.
- Exact shape of each corner is optional.
- These dimensions apply to the flat section of the lead between 0.10 and 0.25mm from the lead tip.
- A1 is defined as the distance from the seating plane to the lowest point of the package body.

#### Notes:

- 1. Exact shape of each corner is optional.
- 2. Controlling dimension: mm.

Figure 9. 80-Pin LQFP Physical Package Dimensions



### 2.2 IA186EB Pin/Signal Descriptions

Descriptions of the pin and signal functions for the IA186EB microcontroller are provided in Table 7.

Several of the IA186EB pins have different functions depending on the operating mode of the device. Each of the different signals supported by a pin is listed and defined in Table 7—indexed alphabetically in the first column of the table. Additionally, the name of the pin associated with the signal as well as the pin numbers for the PLCC, LQFP, and PQFP packages are provided in the "Pin" column. If the signal and pin names are the same, a dash is provided in the "Pin-Name" column. Signals not used in a specific package type are designated "NA."

Table 7. IA186EB Pin/Signal Descriptions

|        |            | Pin  |      |      |                                                                                                                                             |
|--------|------------|------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Signal | Name       | PLCC | PQFP | LQFP | Description                                                                                                                                 |
| a16    | a16        | 80   | 66   | 29   | address Bits [16–19]. Input/Output. These pins provide the four most-significant bits of the Address Bus. During the address portion of the |
| a17    | a17        | 81   | 67   | 30   | IA186EB bus cycle, Address Bits [16–19] are presented on the bus and can be latched using the ale signal (see table entry). During the data |
| a18    | a18        | 82   | 68   | 31   | portion of the IA186EB bus cycle, these lines are driven to a logic 0.                                                                      |
| a19    | a19/once_n | 83   | 69   | 32   |                                                                                                                                             |
| ad0    | ad0        | 61   | 47   | 10   | address/data Bits [0-15]. Input/Output. These                                                                                               |
| ad1    | ad1        | 66   | 52   | 15   | pins provide the multiplexed Address Bus and                                                                                                |
| ad2    | ad2        | 68   | 54   | 17   | Data Bus. During the address portion of the                                                                                                 |
| ad3    | ad3        | 70   | 56   | 19   | IA186EB bus cycle, Address Bits [0–15] are                                                                                                  |
| ad4    | ad4        | 72   | 58   | 21   | presented on the bus and can be latched using                                                                                               |
| ad5    | ad5        | 74   | 60   | 23   | the ale signal (see next table entry). During the                                                                                           |
| ad6    | ad6        | 76   | 62   | 25   | data portion of the IA186EB bus cycle, 8- or 16-bit data are present on these lines.                                                        |
| ad7    | ad7        | 78   | 64   | 27   | 10-bit data are present on these lines.                                                                                                     |
| ad8    | ad8        | 62   | 48   | 11   |                                                                                                                                             |
| ad9    | ad9        | 67   | 53   | 16   |                                                                                                                                             |
| ad10   | ad10       | 69   | 55   | 18   |                                                                                                                                             |
| ad11   | ad11       | 71   | 57   | 20   |                                                                                                                                             |
| ad12   | ad12       | 73   | 59   | 22   |                                                                                                                                             |
| ad13   | ad13       | 75   | 61   | 24   |                                                                                                                                             |
| ad14   | ad14       | 77   | 63   | 26   |                                                                                                                                             |
| ad15   | ad15       | 79   | 65   | 28   |                                                                                                                                             |

Table 7. IA186EB Pin/Signal Descriptions (Continued)

|                              |                                   | Pin  |      |      |                                                                                                                                                                                                                                                 |
|------------------------------|-----------------------------------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal                       | Name                              | PLCC | PQFP | LQFP | Description                                                                                                                                                                                                                                     |
| ale                          | ale                               | 6    | 75   | 38   | address latch enable. Output. Active High. This signal is used to latch the address information during the address portion of a bus cycle.                                                                                                      |
| bclk0                        | p2.5/ <b>bclk0</b>                | 54   | 41   | 4    | <b>b</b> aud <b>clock</b> , Serial Port <b>0</b> . Input. The <b>bclk0</b> pin can be used to provide an alternate clock source for Serial Port 0. The input clock rate cannot be greater than one-half the operating frequency of the IA186EB. |
| bclk1                        | p2.2/ <b>bclk1</b>                | 59   | 46   | 9    | <b>b</b> aud <b>clock</b> , Serial Port <b>1</b> . Input. The <b>bclk1</b> pin can be used to provide an alternate clock source for Serial Port 1. The input clock rate cannot be greater than one-half the operating frequency of the IA186EB. |
| bhe_n                        | bhe_n                             | 7    | 76   | 39   | byte high enable. Output. Active Low. When bhe_n is asserted (low), it indicates that the bus cycle in progress is transferring data over the upper half of the data bus.                                                                       |
| bhe_n is<br>multi-<br>plexed | bhe_n is<br>multi-<br>plexed with |      |      |      | Additionally, <b>bhe_n</b> and <b>ad0</b> encode the following bus information:                                                                                                                                                                 |
| with refresh n               | refresh_n                         |      |      |      | ad0 bhe_n Bus Status                                                                                                                                                                                                                            |
| _                            |                                   |      |      |      | 0 0 Word Transfer                                                                                                                                                                                                                               |
|                              |                                   |      |      |      | 0 1 Even Byte Transfer                                                                                                                                                                                                                          |
|                              |                                   |      |      |      | 1 0 Odd Byte Transfer 1 Befresh Operation                                                                                                                                                                                                       |
|                              |                                   |      |      |      | 1 1 Refresh Operation                                                                                                                                                                                                                           |
|                              |                                   |      |      |      | Note: bhe_n is multiplexed with refresh_n.                                                                                                                                                                                                      |
| busy                         | test_n/ <b>busy</b>               | 14   | 3    | 46   | busy. Input. Active High. When the busy input is asserted, it causes the IA186EB to suspend operation during the execution of the Intel 80C187 Numerics Coprocessor instructions. Operation resumes when the pin is sampled low.                |



Table 7. IA186EB Pin/Signal Descriptions (Continued)

|         |                     | Pin  |      |      |                                                                                                                                                                                                                                                                                                  |
|---------|---------------------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal  | Name                | PLCC | PQFP | LQFP | Description                                                                                                                                                                                                                                                                                      |
| clkin   | clkin               | 41   | 28   | 71   | clock input. Input. The clkin pin is the input connection for an external clock. An external oscillator operating at two times the required processor operating frequency can be connected to this pin.  If a crystal is used to supply the clock, it is connected between the clkin pin and the |
|         |                     |      |      |      | <b>oscout</b> pin (see oscout table entry). When a crystal is connected, it drives an internal Pierce oscillator to the IA186EB.                                                                                                                                                                 |
| clkout  | clkout              | 44   | 31   | 74   | clock output. Output. The clkout pin provides a timing reference for inputs and outputs of the IA186EB. This clock output is one-half the input clock (clkin) frequency. The clkout signal has a 50% duty cycle, transitioning every falling edge of clkin.                                      |
| cts0_n  | cts0_n              | 51   | 38   | 1    | clear to send, Serial Port 0. Input. Active Low. When this input is high (i.e., not asserted), data transmission from Serial Port 0 is inhibited. When the signal is asserted (low), data transmission is permitted.                                                                             |
| cts1_n  | p2.4/ <b>cts1_n</b> | 56   | 43   | 6    | clear to send, Serial Port 1. Input. Active Low. When this input is high (i.e., not asserted), data transmission from Serial Port 1 is inhibited. When the signal is asserted (low), data transmission is permitted.                                                                             |
| den_n   | den_n               | 11   | 80   | 43   | data enable. Output. Active Low. This signal is used to enable of bidirectional transceivers in a buffered system. The den_n signal is asserted (low) only when data are to be transferred on the bus.                                                                                           |
| dt/r_n  | dt/r_n              | 16   | NA   | NA   | data transmit/receive. Output. This signal is used to control the direction of data flow for bidirectional buffers in a buffered system. When dt/r_n is high, the direction indicated is transmit; when dt/t_n is low, the direction indicated is receive.                                       |
| error_n | error_n             | 3    | NA   | NA   | error. Input. Active Low. When this signal is asserted (low), it indicates that the last numerics coprocessor operation resulted in an exception condition.                                                                                                                                      |



Table 7. IA186EB Pin/Signal Descriptions (Continued)

|                 |                      | Pin  |      |      |                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------|----------------------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal          | Name                 | PLCC | PQFP | LQFP | Description                                                                                                                                                                                                                                                                                                                                                       |
| gcs0_n          | p1.0/ <b>gcs0_n</b>  | 28   | 16   | 59   | <b>g</b> eneric <b>c</b> hip <b>s</b> elect <b>n</b> (n = 0–7). Output. Active                                                                                                                                                                                                                                                                                    |
| gcs1_n          | p1.1/ <b>gcs1_n</b>  | 27   | 15   | 58   | Low. When programmed and enabled, each of                                                                                                                                                                                                                                                                                                                         |
| gcs2_n          | p1.2/ <b>gcs2_n</b>  | 26   | 14   | 57   | these pins provide a chip select signal that will                                                                                                                                                                                                                                                                                                                 |
| gcs3_n          | p1.3/ <b>gcs3_n</b>  | 25   | 13   | 56   | be asserted (low) whenever the address of a memory or I/O bus cycle is within the address                                                                                                                                                                                                                                                                         |
| gcs4_n          | p1.4/ <b>gcs4_n</b>  | 24   | 12   | 55   | space programmed for that output.                                                                                                                                                                                                                                                                                                                                 |
| gcs5_n          | p1.5/ <b>gcs5_n</b>  | 21   | 9    | 52   | opado programmos for that output                                                                                                                                                                                                                                                                                                                                  |
| gcs6_n          | p1.6/ <b>gcs6_n</b>  | 20   | 8    | 51   |                                                                                                                                                                                                                                                                                                                                                                   |
| gcs7_n          | p1.7/ <b>gcs7_n</b>  | 19   | 7    | 50   |                                                                                                                                                                                                                                                                                                                                                                   |
| hlda            | hlda                 | 12   | 1    | 44   | hold acknowledge. Output. Active High. When hlda is asserted (high), it indicates that the IA186EB has relinquished control of the local bus to another bus master in response to a HOLD request (see next table entry).  When hlda is asserted, the IA186EB data bus and control signals are floated, allowing another bus master to drive the signals directly. |
| hold            | hold                 | 13   | 2    | 45   | hold. Input. Active High. This signal is a request indicating that an external bus master wishes to gain control of the local bus. The IA186EB will relinquish control of the local bus between instruction boundaries not conditioned by a LOCK prefix.                                                                                                          |
| int0<br>(input) | int0 (input)         | 31   | 19   | 62   | interrupt n (n = 04). Input/Output. Active High. These maskable inputs interrupt program                                                                                                                                                                                                                                                                          |
| int1<br>(input) | int1<br>(input)      | 32   | 20   | 63   | flow and cause execution to continue at an interrupt vector of a specific interrupt type as follows:                                                                                                                                                                                                                                                              |
| int2            | int2/inta0_n         | 33   | 21   | 64   | int0: Type 12<br>int1: Type 13                                                                                                                                                                                                                                                                                                                                    |
| int3            | int3/inta1_n         | 34   | 22   | 65   | int2: Type 14<br>int3: Type 15<br>int4: Type 17                                                                                                                                                                                                                                                                                                                   |
| int4<br>(input) | int4<br>(input)      | 35   | 23   | 66   | To allow interrupt expansion, <b>int0</b> and <b>int1</b> can be used with the interrupt acknowledge signals <b>inta0_n</b> and <b>inta1_n</b> (see next table entries) to serve as external interrupt inputs or interrupt acknowledge outputs.                                                                                                                   |
| inta0_n         | int2/ <b>inta0_n</b> | 33   | 21   | 64   | interrupt acknowledge 0. Input/Output. Active Low. This pin provides an interrupt acknowledge handshake in response to an interrupt request on the int0 pin (see previous table entry).                                                                                                                                                                           |

Table 7. IA186EB Pin/Signal Descriptions (Continued)

|         |                      | Pin  |      |      |                                                                                                                                                                                                                                                                                       |
|---------|----------------------|------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal  | Name                 | PLCC | PQFP | LQFP | Description                                                                                                                                                                                                                                                                           |
| inta1_n | int3/ <b>inta1_n</b> | 34   | 22   | 65   | interrupt acknowledge 1. Input/Output. Active Low. This pin provides an interrupt acknowledge handshake in response to an interrupt request on the int1 pin (see previous table entry).                                                                                               |
| lcs_n   | lcs_n                | 29   | 17   | 60   | lower chip select. Output. Active Low. This pin provides a chip select signal that will be asserted (low) whenever the address of a memory bus cycle is within the address space programmed for that output.                                                                          |
| lock_n  | lock_n               | 15   | 4    | 47   | lock. Output. Active Low. When asserted (low), this signal indicates that the bus cycle in progress is cannot be interrupted. While lock_n is active, the IA186EB will not service bus requests such as HOLD.  When resin_n is active, this pin is weakly held                        |
|         |                      |      |      |      | high and must not be driven low.                                                                                                                                                                                                                                                      |
| ncs_n   | ncs_n                | 60   | NA   | NA   | numerics coprocessor select. Output. Active Low. This signal is asserted (low) when the IA186EB accesses an Intel 80C187 Numerics Coprocessor.                                                                                                                                        |
| nmi     | nmi                  | 17   | 5    | 48   | non-maskable interrupt. Input. Active High. When the nmi signal is asserted (high) it causes a Type 2 interrupt to be serviced by the IA186EB.  Note: The assertion of nmi is latched internally by the IA186EB.                                                                      |
| once_n  | a19/once_n           | 83   | 69   | 32   | on-circuit emulation. Input. Active Low. Note: ONCE Mode is used for device testing.  If the once_n pin is driven low during a reset operation, all IA186EB output and input/output pins are placed in a high-impedance state.  This pin is weakly held high while resin_n is active. |



Table 7. IA186EB Pin/Signal Descriptions (Continued)

|        |                     | Pin  |      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------|---------------------|------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal | Name                | PLCC | PQFP | LQFP | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| oscout | oscout              | 40   | 27   | 70   | oscillator output. Output. The oscout pin is the output connection for an external crystal that drives the IA186EB internal Pierce oscillator. (When an external crystal is used, it is connected between this pin and the clkin pin. See clkin table entry.)  Note: If an external oscillator or clock source is used to drive the IA186EB instead of a crystal, oscout must be left unconnected (i.e., must be floated). When the IA186EB is operating in the ONCE mode, oscout does not float. |
| p1.0   | <b>p1.0</b> /gcs0_n | 28   | 16   | 59   | <b>p</b> ort <b>1</b> , Bit [N] (N = $0-7$ ). Output. Each pin of                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| p1.1   | <b>p1.1</b> /gcs1_n | 27   | 15   | 58   | Port 1, <b>p1.0</b> – <b>p1.7</b> , can function individually as a                                                                                                                                                                                                                                                                                                                                                                                                                                |
| p1.2   | <b>p1.2</b> /gcs2_n | 26   | 14   | 57   | general-purpose output line.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| p1.3   | <b>p1.3</b> /gcs3_n | 25   | 13   | 56   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| p1.4   | <b>p1.4</b> /gcs4_n | 24   | 12   | 55   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| p1.5   | <b>p1.5</b> /gcs5_n | 21   | 9    | 52   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| p1.6   | <b>p1.6</b> /gcs6_n | 20   | 8    | 51   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| p1.7   | <b>p1.7</b> /gcs7_n | 19   | 7    | 50   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| p2.0   | <b>p2.0</b> /rxd1   | 57   | 44   | 7    | <b>p</b> ort <b>2</b> , Bit [ <b>0</b> ]. Input. This pin functions as a general-purpose input line.                                                                                                                                                                                                                                                                                                                                                                                              |
| p2.1   | <b>p2.1</b> /txd1   | 58   | 45   | 8    | port 2, Bit [1]. Output. This pin functions as a general-purpose output line.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| p2.2   | <b>p2.2</b> /bclk1  | 59   | 46   | 9    | <b>p</b> ort <b>2</b> , Bit [ <b>2</b> ]. Input. This pin functions as a general-purpose input line.                                                                                                                                                                                                                                                                                                                                                                                              |
| p2.3   | <b>p2.3</b> /sint1  | 55   | 42   | 5    | <b>p</b> ort <b>2</b> , Bit [ <b>3</b> ]. Output. This pin functions as a general-purpose output line.                                                                                                                                                                                                                                                                                                                                                                                            |
| p2.4   | <b>p2.4</b> /cts1_n | 56   | 43   | 6    | <b>p</b> ort <b>2</b> , Bit [ <b>4</b> ]. Input. This pin functions as a general-purpose input line.                                                                                                                                                                                                                                                                                                                                                                                              |
| p2.5   | <b>p2.5</b> /bclk0  | 54   | 41   | 4    | <b>p</b> ort <b>2</b> , Bit [ <b>5</b> ]. Input. This pin functions as a general-purpose input line.                                                                                                                                                                                                                                                                                                                                                                                              |
| p2.6   | p2.6                | 50   | 37   | 80   | <b>p</b> ort <b>2</b> , Bit [ <b>6</b> ]. Input/Output (open drain). This pin functions as a general-purpose bidirectional input/output line.                                                                                                                                                                                                                                                                                                                                                     |
| p2.7   | p2.7                | 49   | 36   | 79   | <b>p</b> ort <b>2</b> , Bit [ <b>7</b> ]. Input/Output (open drain). This pin functions as a general-purpose bidirectional input/output line.                                                                                                                                                                                                                                                                                                                                                     |



Table 7. IA186EB Pin/Signal Descriptions (Continued)

|         |         | Pin  |      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|---------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal  | Name    | PLCC | PQFP | LQFP | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| pdtmr   | pdtmr   | 36   | 24   | 67   | power-down timer. Input/Output (push-pull). Note: The IA186EB enters Powerdown Mode when the PWRDN bit in the Power Control Register is set to 1 and a HALT instruction is executed. Exit from the Powerdown Mode occurs upon receipt of a non-maskable interrupt (i.e., assertion of the nmi input) or a reset (i.e., assertion of the resin_n input).                                                                                                                                                                                          |
|         |         |      |      |      | The <b>pdtmr</b> pin, which is normally connected to an external capacitor, determines the amount of time that the IA186EB waits before resuming normal operation after an exit from the Powerdown when a non-maskable interrupt is received—essentially a delay between the assertion of the <b>nmi</b> input and the enabling of the IA186EB internal clocks. The delay required depends on the start-up characteristics of the crystal oscillator.  The <b>pdtmr</b> pin does not apply when the Powerdown Mode is exited by the receipt of a |
|         |         |      |      |      | reset (i.e., the assertion <b>resin_n</b> ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| pereq   | pereq   | 39   | NA   | NA   | numerics coprocessor external request. Input. Active High. When asserted (high), this signal indicates that a data transfer between an Intel 80C187 Numerics Coprocessor.and memory is pending.                                                                                                                                                                                                                                                                                                                                                  |
| rd_n    | rd_n    | 4    | 73   | 36   | read. Output. Active Low. When asserted (low), rd_n indicates that the accessed memory or I/O device must drive data from the location being accessed onto the data bus.                                                                                                                                                                                                                                                                                                                                                                         |
| ready   | ready   | 18   | 6    | 49   | ready. Input. Active High. When asserted (high) the ready line indicates a bus-cycle completion. This signal must be active to terminate any bus cycle unless the IA186EB Chip-Select Unit is being used, in which case, ready is ignored.                                                                                                                                                                                                                                                                                                       |
| resin_n | resin_n | 37   | 25   | 68   | reset input. Input. Active Low. When resin_n is asserted (low), the IA186EB immediately terminates any bus cycle in progress and assumes an initialized state. All pins are driven to a known state, and resout (see next table entry) is asserted.                                                                                                                                                                                                                                                                                              |



Table 7. IA186EB Pin/Signal Descriptions (Continued)

|        |                    | Pin  |      |      |                                                                                                                                                                                                                                                                       |
|--------|--------------------|------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal | Name               | PLCC | PQFP | LQFP | Description                                                                                                                                                                                                                                                           |
| resout | resout             | 38   | 26   | 69   | reset output. Output. Active High. When resout is asserted, it indicates that the IA186EB is being reset. The resout signal will remain active (high) as long as resin_n remains active (low).                                                                        |
| rxd0   | rxd0               | 53   | 40   | 3    | Receive (rx) data, Serial Port 0. Input/Output. This pin is the serial data input for Serial Port 0. During synchronous serial communications, rxd0 is bidirectional and functions an output for data transmission (txd0 becomes the clock).                          |
| rxd1   | p2.0/ <b>rxd1</b>  | 57   | 44   | 7    | Receive (rx) data, Serial Port 1. Input/Output. This pin is the serial data input for Serial Port 1. During synchronous serial communications, rxd0 is bidirectional and functions an output for data transmission (txd0 becomes the clock).                          |
| s0_n   | s0_n               | 10   | 79   | 42   | status (n = 0–2). Output. During a bus cycle the status (i.e., type) of cycle is encoded on these lines as follows:                                                                                                                                                   |
| s1_n   | s1_n               | 9    | 78   | 41   | s2_n         s1_n         s0_n         Bus Cycle Status           0         0         Interrupt Acknowledge           0         0         1         Read I/O           0         1         0         Write I/O           0         1         1         Processor HALT |
| s2_n   | s2_n               | 8    | 77   | 40   | 1 0 0 Queue Instruction Fetch 1 0 1 Read Memory 1 1 0 Write Memory 1 1 1 No Bus Activity                                                                                                                                                                              |
| sint1  | p2.3/ <b>sint1</b> | 55   | 42   | 5    | serial interrupt, Serial Port 1. Output. Active High. When sint1 is asserted (high), it indicates that Serial Port 1 requires service.                                                                                                                                |
| t0in   | t0in               | 46   | 33   | 76   | timer 0 input. Input. Depending on the Timer Mode programmed for Timer 0, this input is used either as clock input or a control signal.                                                                                                                               |
| t0out  | t0out              | 45   | 32   | 75   | timer 0 output. Output. Depending on the Timer Mode programmed for Timer 0, this output can provide a single clock or a continuous waveform.                                                                                                                          |
| t1in   | t1in               | 48   | 35   | 78   | timer 1 input. Input. Depending on the Timer Mode programmed for Timer 1, this input is used either as clock input or a control signal.                                                                                                                               |



Table 7. IA186EB Pin/Signal Descriptions (Continued)

|                 |                   | Pin                         |                              |                              |                                                                                                                                                                                                                                 |
|-----------------|-------------------|-----------------------------|------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal          | Name              | PLCC                        | PQFP                         | LQFP                         | Description                                                                                                                                                                                                                     |
| t1out           | t1out             | 47                          | 34                           | 77                           | timer 1 output. Output. Depending on the Timer Mode programmed for Timer 1, this output can provide a single clock or a continuous waveform.                                                                                    |
| test_n          | test_n/busy       | 14                          | 3                            | 46                           | test. Input. Active Low. When the test_n input is high (i.e., not asserted), it causes the IA186EB to suspend operation during the execution of the WAIT instruction. Operation resumes when the pin is sampled low (asserted). |
| txd0            | txd0              | 52                          | 39                           | 2                            | Transmit (tx) data, Serial Port 0. Output. This pin is the serial data output for Serial Port 0. During synchronous serial communications, txd0 becomes the transmit clock (rxd0 functions as an output for data transmission). |
| txd1            | p2.1/ <b>txd1</b> | 58                          | 45                           | 8                            | Transmit (tx) data, Serial Port 1. Output. This pin is the serial data output for Serial Port 1. During synchronous serial communications, txd0 becomes the transmit clock (rxd1 functions as an output for data transmission). |
| ucs_n           | ucs_n             | 30                          | 18                           | 61                           | upper chip select. Output. Active Low. This pin provides a chip select signal that will be asserted (low) whenever the address of a memory bus cycle is within the address space programmed for that output.                    |
| V <sub>cc</sub> | V <sub>cc</sub>   | 1, 23,<br>42, 64            | 11, 29,<br>50, 71            | 13, 34,<br>54, 72            | Power ( <b>v</b> <sub>cc</sub> ). This pin provides power for the IA186EB device. It must be connected to a +5V DC power source.                                                                                                |
| V <sub>ss</sub> | V <sub>ss</sub>   | 2, 22,<br>43, 63,<br>65, 84 | 10, 30,<br>49, 51,<br>70, 72 | 12, 14,<br>33, 35,<br>53, 73 | Ground ( $v_{ss}$ ). This pin provides the digital ground (0V) for the IA186EB. It must be connected to a $v_{ss}$ board plane.                                                                                                 |
| wr_n            | wr_n              | 5                           | 74                           | 37                           | write. Output. Active Low. When asserted (low), wr_n indicates that data available on the data bus are to be latched into the accessed memory or I/O device.                                                                    |



# 2.3 IA188EB Pin/Signal Descriptions

Descriptions of the pin and signal functions for the IA188EB microcontroller are provided in Table 8.

Several of the IA188EB pins have different functions depending on the operating mode of the device. Each of the different signals supported by a pin is listed and defined in Table 8—indexed alphabetically in the first column of the table. Additionally, the name of the pin associated with the signal as well as the pin numbers for the PLCC, LQFP, and LQFP packages are provided in the "Pin" column. If the signal and pin names are the same, no entry is provided in the "Pin-Name" column.

Table 8. IA188EB Pin/Signal Descriptions

|        |                    | Pin  |      |      |                                                                                                                                                                                                                                                 |
|--------|--------------------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal | Name               | PLCC | PQFP | LQFP | Description                                                                                                                                                                                                                                     |
| a8     | a8                 | 62   | 48   | 11   | address Bits [819]. Input/Output. These pins                                                                                                                                                                                                    |
| a9     | a9                 | 67   | 53   | 16   | provide the 12 most-significant bits of the                                                                                                                                                                                                     |
| a10    | a10                | 69   | 55   | 18   | Address Bus. During the entire IA188EB bus                                                                                                                                                                                                      |
| a11    | a11                | 71   | 57   | 20   | cycle, Address Bits [8–19] are presented on the bus and can be latched using the <b>ale</b> signal                                                                                                                                              |
| a12    | a12                | 73   | 59   | 22   | (see table entry).                                                                                                                                                                                                                              |
| a13    | a13                | 75   | 61   | 24   | (656 38876 5778 7)                                                                                                                                                                                                                              |
| a14    | a14                | 77   | 63   | 26   |                                                                                                                                                                                                                                                 |
| a15    | a15                | 79   | 65   | 28   |                                                                                                                                                                                                                                                 |
| a16    | a16                | 80   | 66   | 29   |                                                                                                                                                                                                                                                 |
| a17    | a17                | 81   | 67   | 30   |                                                                                                                                                                                                                                                 |
| a18    | a18                | 82   | 68   | 31   |                                                                                                                                                                                                                                                 |
| a19    | <b>a19</b> /once_n | 83   | 69   | 32   |                                                                                                                                                                                                                                                 |
| ad0    | ad0                | 61   | 47   | 10   | address/data Bits [0-7]. Input/Output. These                                                                                                                                                                                                    |
| ad1    | ad1                | 66   | 52   | 15   | pins provide a multiplexed Address Bus and                                                                                                                                                                                                      |
| ad2    | ad2                | 68   | 54   | 17   | Data Bus. During the address portion of the IA188EB bus cycle, Address Bits [0–7] are                                                                                                                                                           |
| ad3    | ad3                | 70   | 56   | 19   | presented on the bus and can be latched using                                                                                                                                                                                                   |
| ad4    | ad4                | 72   | 58   | 21   | the <b>ale</b> signal (see next table entry). During the                                                                                                                                                                                        |
| ad5    | ad5                | 74   | 60   | 23   | data portion of the IA188EB bus cycle, 8-bit                                                                                                                                                                                                    |
| ad6    | ad6                | 76   | 62   | 25   | data are present on these lines.                                                                                                                                                                                                                |
| ad7    | ad7                | 78   | 64   | 27   |                                                                                                                                                                                                                                                 |
| ale    | ale                | 6    | 75   | 38   | address latch enable. Output. Active High. This signal is used to latch the address information during the address portion of a bus cycle.                                                                                                      |
| bclk0  | p2.5/ <b>bclk0</b> | 54   | 41   | 4    | <b>b</b> aud <b>clock</b> , Serial Port <b>0</b> . Input. The <b>bclk0</b> pin can be used to provide an alternate clock source for Serial Port 0. The input clock rate cannot be greater than one-half the operating frequency of the IA188EB. |



Table 8. IA188EB Pin/Signal Descriptions (Continued)

|        |                     | Pin  |      |      |                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------|---------------------|------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal | Name                | PLCC | PQFP | LQFP | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |
| bclk1  | p2.2/ <b>bclk1</b>  | 59   | 46   | 9    | baud clock, Serial Port 1. Input. The bclk1 pin can be used to provide an alternate clock source for Serial Port 1. The input clock rate cannot be greater than one-half the operating frequency of the IA188EB.                                                                                                                                                                                                             |
| clkin  | clkin               | 41   | 28   | 71   | clock input. Input. The clkin pin is the input connection for an external clock. An external oscillator, operating at two times the required processor operating frequency, can be connected to this pin.  If a crystal is used to supply the clock, it is connected between the clkin pin and the oscout pin (see oscout table entry). When a crystal is connected, it drives an internal Pierce oscillator to the IA188EB. |
| clkout | clkout              | 44   | 31   | 74   | clock output. Output. The clkout pin provides a timing reference for inputs and outputs of the IA188EB. This clock output is one-half the input clock (clkin) frequency. The clkout signal has a 50% duty cycle, transitioning every falling edge of clkin.                                                                                                                                                                  |
| cts0_n | cts0_n              | 51   | 38   | 1    | clear to send, Serial Port 0. Input. Active Low. When this input is high (i.e., not asserted), data transmission from Serial Port 0 is inhibited. When the signal is asserted (low), data transmission is permitted.                                                                                                                                                                                                         |
| cts1_n | p2.4/ <b>cts1_n</b> | 56   | 43   | 6    | clear to send, Serial Port 1. Input. Active Low. When this input is high (i.e., not asserted), data transmission from Serial Port 1 is inhibited. When the signal is asserted (low), data transmission is permitted.                                                                                                                                                                                                         |
| den_n  | den_n               | 11   | 80   | 43   | data enable. Output. Active Low. This signal is used to enable of bidirectional transceivers in a buffered system. The den_n signal is asserted (low) only when data are to be transferred on the bus.                                                                                                                                                                                                                       |
| dt/r_n | dt/r_n              | 16   | NA   | NA   | data transmit/receive. Output. This signal is used to control the direction of data flow for bidirectional buffers in a buffered system. When dt/r_n is high, the direction indicated is transmit; when dt/t_n is low, the direction indicated is receive.                                                                                                                                                                   |



Table 8. IA188EB Pin/Signal Descriptions (Continued)

|                 |                      | Pin  |      |      |                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------|----------------------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal          | Name                 | PLCC | PQFP | LQFP | Description                                                                                                                                                                                                                                                                                                                                                       |
| gcs0_n          | p1.0/ <b>gcs0_n</b>  | 28   | 16   | 59   | <b>g</b> eneric <b>c</b> hip <b>s</b> elect <b>n</b> (n = 0–7). Output. Active                                                                                                                                                                                                                                                                                    |
| gcs1_n          | p1.1/ <b>gcs1_n</b>  | 27   | 15   | 58   | Low. When programmed and enabled, each of                                                                                                                                                                                                                                                                                                                         |
| gcs2_n          | p1.2/ <b>gcs2_n</b>  | 26   | 14   | 57   | these pins provide a chip select signal that will                                                                                                                                                                                                                                                                                                                 |
| gcs3_n          | p1.3/ <b>gcs3_n</b>  | 25   | 13   | 56   | be asserted (low) whenever the address of a memory or I/O bus cycle is within the address                                                                                                                                                                                                                                                                         |
| gcs4_n          | p1.4/ <b>gcs4_n</b>  | 24   | 12   | 55   | space programmed for that output.                                                                                                                                                                                                                                                                                                                                 |
| gcs5_n          | p1.5/ <b>gcs5_n</b>  | 21   | 9    | 52   |                                                                                                                                                                                                                                                                                                                                                                   |
| gcs6_n          | p1.6/ <b>gcs6_n</b>  | 20   | 8    | 51   |                                                                                                                                                                                                                                                                                                                                                                   |
| gcs7_n          | p1.7/ <b>gcs7_n</b>  | 19   | 7    | 50   |                                                                                                                                                                                                                                                                                                                                                                   |
| hlda            | hlda                 | 12   | 1    | 44   | hold acknowledge. Output. Active High. When hlda is asserted (high), it indicates that the IA188EB has relinquished control of the local bus to another bus master in response to a HOLD request (see next table entry).  When hlda is asserted, the IA188EB data bus and control signals are floated, allowing another bus master to drive the signals directly. |
| hold<br>(input) | hold<br>(input)      | 13   | 2    | 45   | hold. Input. Active High. This signal is a request indicating that an external bus master wishes to gain control of the local bus. The IA188EB will relinquish control of the local bus between instruction boundaries not conditioned by a lock prefix.                                                                                                          |
| int0<br>(input) | int0<br>(input)      | 31   | 19   | 62   | interrupt N (N = 0-4). Input/Output. Active High. These maskable inputs interrupt program                                                                                                                                                                                                                                                                         |
| int1<br>(input) | int1<br>(input)      | 32   | 20   | 63   | flow and cause execution to continue at an interrupt vector of a specific interrupt type as follows:                                                                                                                                                                                                                                                              |
| int2            | int2/inta0_n         | 33   | 21   | 64   | int0: Type 12<br>int1: Type 13                                                                                                                                                                                                                                                                                                                                    |
| int3            | int3/inta1_n         | 34   | 22   | 65   | int2: Type 14 int3: Type 15                                                                                                                                                                                                                                                                                                                                       |
| int4 (input)    | int4 (input)         | 35   | 23   | 66   | int4: Type 17                                                                                                                                                                                                                                                                                                                                                     |
|                 |                      |      |      |      | To allow interrupt expansion, <b>int0</b> and <b>int1</b> can be used with the interrupt acknowledge signals <b>inta0_n</b> and <b>inta1_n</b> (see next table entries) to serve as external interrupt inputs or interrupt acknowledge outputs.                                                                                                                   |
| inta0_n         | int2/ <b>inta0_n</b> | 33   | 21   | 64   | interrupt acknowledge 0. Output. Active Low. This pin provides an interrupt acknowledge handshake in response to an interrupt request on the int0 pin (see previous table entry).                                                                                                                                                                                 |



Table 8. IA188EB Pin/Signal Descriptions (Continued)

|         |                      | Pin  |      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|----------------------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal  | Name                 | PLCC | PQFP | LQFP | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| inta1_n | int3/ <b>inta1_n</b> | 34   | 22   | 65   | interrupt acknowledge 1. Input/Output. Active Low. This pin provides an interrupt acknowledge handshake in response to an interrupt request on the int1 pin (see previous table entry).                                                                                                                                                                                                                                                                                                          |
| lcs_n   | lcs_n                | 29   | 17   | 60   | lower chip select. Input/Output. Active Low. This pin provides a chip select signal that will be asserted (low) whenever the address of a memory bus cycle is within the address space programmed for that output.                                                                                                                                                                                                                                                                               |
| lock_n  | lock_n               | 15   | 4    | 47   | lock. Output. Active Low. When asserted (low), this signal indicates that the bus cycle in progress is cannot be interrupted. While lock_n is active, the IA188EB will not service bus requests such as HOLD.  When resin_n is active, this pin is weakly held high and must not be driven low.                                                                                                                                                                                                  |
| nmi     | nmi                  | 17   | 5    | 48   | non-maskable interrupt. Input. Active High. When the nmi signal is asserted (high), it causes a Type 2 interrupt to be serviced by the IA188EB.  Note: The assertion of nmi is latched internally by the IA188EB.                                                                                                                                                                                                                                                                                |
| once_n  | a19/ <b>once_n</b>   | 83   | 69   | 32   | on-circuit emulation. Input. Active Low. Note: ONCE Mode is used for device testing.  If the once_n pin is driven low during a reset operation, all IA188EB output and input/output pins are placed in a high-impedance state.  This pin is weakly held high while resin_n is active.                                                                                                                                                                                                            |
| oscout  | oscout               | 40   | 27   | 70   | oscillator output. Output. The oscout pin is the output connection for an external crystal that drives the IA188EB internal Pierce oscillator. (When an external crystal is used, it is connected between this pin and the clkin pin—see clkin table entry.)  Note: If an external oscillator or clock source is used to drive the IA188EB instead of a crystal, oscout must be left unconnected (i.e., must be floated). When the IA188EB is operating in the ONCE mode, oscout does not float. |



Table 8. IA188EB Pin/Signal Descriptions (Continued)

|        |                     | Pin  |      |      |                                                                                                                                               |
|--------|---------------------|------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Signal | Name                | PLCC | PQFP | LQFP | Description                                                                                                                                   |
| p1.0   | <b>p1.0</b> /gcs0_n | 28   | 16   | 59   | port 1, Bit [N] (N = 0-7). Output. Each pin of                                                                                                |
| p1.1   | <b>p1.1</b> /gcs1_n | 27   | 15   | 58   | Port 1, <b>p1.0–p1.7</b> , can function individually as a                                                                                     |
| p1.2   | <b>p1.2</b> /gcs2_n | 26   | 14   | 57   | general-purpose output line.                                                                                                                  |
| p1.3   | <b>p1.3</b> /gcs3_n | 25   | 13   | 56   |                                                                                                                                               |
| p1.4   | <b>p1.4</b> /gcs4_n | 24   | 12   | 55   |                                                                                                                                               |
| p1.5   | <b>p1.5</b> /gcs5_n | 21   | 9    | 52   |                                                                                                                                               |
| p1.6   | <b>p1.6</b> /gcs6_n | 20   | 8    | 51   |                                                                                                                                               |
| p1.7   | <b>p1.7</b> /gcs7_n | 19   | 7    | 50   |                                                                                                                                               |
| p2.0   | <b>p2.0</b> /rxd1   | 57   | 44   | 7    | port 2, Bit [0]. Input. This pin functions as a general-purpose input line.                                                                   |
| p2.1   | <b>p2.1</b> /txd1   | 58   | 45   | 8    | port 2, Bit [1]. Output. This pin functions as a general-purpose output line.                                                                 |
| p2.2   | <b>p2.2</b> /bclk1  | 59   | 46   | 9    | port 2, Bit [2]. Input. This pin functions as a general-purpose input line.                                                                   |
| p2.3   | <b>p2.3</b> /sint1  | 55   | 42   | 5    | port 2, Bit [3]. Output. This pin functions as a general-purpose output line.                                                                 |
| p2.4   | <b>p2.4</b> /cts1_n | 56   | 43   | 6    | <b>p</b> ort <b>2</b> , Bit [ <b>4</b> ]. Input. This pin functions as a general-purpose input line.                                          |
| p2.5   | <b>p2.5</b> /bclk0  | 54   | 41   | 4    | port 2, Bit [5]. Input. This pin functions as a general-purpose input line.                                                                   |
| p2.6   | p2.6                | 50   | 37   | 80   | port 2, Bit [6]. Input/Output (open drain). This pin functions as a general-purpose bidirectional input/output line.                          |
| p2.7   | p2.7                | 49   | 36   | 79   | <b>p</b> ort <b>2</b> , Bit [ <b>7</b> ]. Input/Output (open drain). This pin functions as a general-purpose bidirectional input/output line. |



Table 8. IA188EB Pin/Signal Descriptions (Continued)

|         |         | Pin  |      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|---------|---------|------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Signal  | Name    | PLCC | PQFP | LQFP | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| pdtmr   | pdtmr   | 36   | 24   | 67   | Power-down timer. Input/Output (push-pull).  Note: The IA188EB enters Powerdown Mode when the PWRDN bit in the Power Control Register is set to 1 and a HALT instruction is executed. Exit from the Powerdown Mode occurs upon receipt of a non-maskable interrupt (i.e., assertion of the nmi input) or a reset (i.e., assertion of the resin_n input).  The pdtmr pin, which is normally connected to an external capacitor, determines the amount of time that the IA188EB waits before resuming normal operation after an exit from the Powerdown when a non-maskable interrupt is received—essentially a delay between the assertion of the nmi input and the enabling of the IA188EB internal clocks. The delay required depends on the start-up characteristics of the crystal oscillator. |  |  |  |  |
|         |         |      |      |      | The <b>pdtmr</b> pin does not apply when the Powerdown Mode is exited by the receipt of a reset (i.e., the assertion <b>resin_n</b> ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| rd_n    | rd_n    | 4    | 73   | 36   | read. Output. Active Low. When asserted (low), rd_n indicates that the accessed memory or I/O device must drive data from the location being accessed onto the data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| ready   | ready   | 18   | 6    | 49   | ready. Input. Active High. When asserted (high) the ready line indicates the completion of a bus cycle. This signal must be active to terminate any bus cycle unless the IA188EB Chip-Select Unit is being used, in which case, ready is ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| resin_n | resin_n | 37   | 25   | 68   | reset input. Input. Active Low. When resin_n is asserted (low), the IA188EB immediately terminates any bus cycle in progress and assumes an initialized state. All pins are driven to a known state, and resout (see next table entry) is asserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| resout  | resout  | 38   | 26   | 69   | reset output. Output. Active High. When resout is asserted, it indicates that the IA188EB is being reset. The resout signal will remain active (high) as long as resin_n remains active (low).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| rfsh_n  | rfsh_n  | 7    | 76   | 39   | refresh. Output. Active Low. When rfsh_n is asserted (low), it indicates that a refresh cycle is in progress.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |



Table 8. IA188EB Pin/Signal Descriptions (Continued)

|        |                    | Pin  |      |      |                                                                                                                                                                                                                                              |  |  |  |  |  |
|--------|--------------------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Signal | Name               | PLCC | PQFP | LQFP | Description                                                                                                                                                                                                                                  |  |  |  |  |  |
| rxd0   | rxd0               | 53   | 40   | 3    | Receive (rx) data, Serial Port 0. Input/Output. This pin is the serial data input for Serial Port 0. During synchronous serial communications, rxd0 is bidirectional and functions an output for data transmission (txd0 becomes the clock). |  |  |  |  |  |
| rxd1   | p2.0/ <b>rxd1</b>  | 57   | 44   | 7    | Receive (rx) data, Serial Port 1. Input/Output. This pin is the serial data input for Serial Port 1. During synchronous serial communications, rxd0 is bidirectional and functions an output for data transmission (txd0 becomes the clock). |  |  |  |  |  |
| s0_n   | s0_n               | 10   | 79   | 42   | status N (N = 0–2). Output. During a bus cycle the status (i.e., type) of cycle is encoded on these lines as follows:                                                                                                                        |  |  |  |  |  |
| s1_n   | s1_n               | 9    | 78   | 41   | s2_n         s1_n         s0_n         Bus Cycle Status           0         0         0         Interrupt Acknowledge           0         0         1         Read I/O           0         1         0         Write I/O                     |  |  |  |  |  |
| s2_n   | s2_n               | 8    | 77   | 40   | 0 1 1 Processor HALT 1 0 0 Queue Instruction Fetch 1 0 1 Read Memory 1 1 0 Write Memory 1 1 1 No Bus Activity                                                                                                                                |  |  |  |  |  |
| sint1  | p2.3/ <b>sint1</b> | 55   | 42   | 5    | serial interrupt, Serial Port 1. Output. Active High. When sint1 is asserted (high), it indicates that Serial Port 1 requires service.                                                                                                       |  |  |  |  |  |
| t0in   | t0in               | 46   | 33   | 76   | timer <b>0 in</b> put. Input. Depending on the Timer Mode programmed for Timer 0, this input is used either as clock input or a control signal.                                                                                              |  |  |  |  |  |
| t0out  | t0out              | 45   | 32   | 75   | timer <b>0 out</b> put. Output. Depending on the Timer Mode programmed for Timer 0, this output can provide a single clock or a continuous waveform.                                                                                         |  |  |  |  |  |
| t1in   | t1in               | 48   | 35   | 78   | timer 1 input. Input. Depending on the Timer Mode programmed for Timer 1, this input is used either as clock input or a control signal.                                                                                                      |  |  |  |  |  |
| t1out  | t1out              | 47   | 34   | 77   | timer 1 output. Output. Depending on the Timer Mode programmed for Timer 1, this output can provide a single clock or a continuous waveform.                                                                                                 |  |  |  |  |  |



Table 8. IA188EB Pin/Signal Descriptions (Continued)

|                 |                 | Pin                         |                              |                              |                                                                                                                                                                                                                                 |  |  |  |  |
|-----------------|-----------------|-----------------------------|------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Signal          | Name            | PLCC                        | PQFP                         | LQFP                         | Description                                                                                                                                                                                                                     |  |  |  |  |
| test_n          | test_n          | 14                          | 3                            | 46                           | test. Input. Active Low. When the test_n input is high (i.e., not asserted), it causes the IA188EB to suspend operation during the execution of the WAIT instruction. Operation resumes when the pin is sampled low (asserted). |  |  |  |  |
| txd0            | txd0            | 52                          | 39                           | 2                            | Transmit (tx) data, Serial Port 0. Output. This pin is the serial data output for Serial Port 0. During synchronous serial communications, txd0 becomes the transmit clock (rxd0 functions as an output for data transmission). |  |  |  |  |
| txd1            | p2.1/txd1       | 58                          | 45                           | 8                            | Transmit (tx) data, Serial Port 1. Output. This pin is the serial data output for Serial Port 1. During synchronous serial communications, txd0 becomes the transmit clock (rxd1 functions as an output for data transmission). |  |  |  |  |
| ucs_n           | ucs_n           | 30                          | 18                           | 61                           | upper chip select. Output. Active Low. This pin provides a chip select signal that will be asserted (low) whenever the address of a memory bus cycle is within the address space programmed for that output.                    |  |  |  |  |
| V <sub>cc</sub> | V <sub>cc</sub> | 1, 23,<br>42, 64            | 11, 29,<br>50, 71            | 13, 34,<br>54, 72            | Power ( <b>v</b> <sub>cc</sub> ). This pin provides power for the IA188EB device. It must be connected to a +5V DC power source.                                                                                                |  |  |  |  |
| V <sub>ss</sub> | V <sub>SS</sub> | 2, 22,<br>43, 63,<br>65, 84 | 10, 30,<br>49, 51,<br>70, 72 | 12, 14,<br>33, 35,<br>53, 73 | Ground ( <b>v</b> <sub>ss</sub> ). This pin provides the digital ground (0V) for the IA188EB. It must be connected to a <b>v</b> <sub>ss</sub> board plane.                                                                     |  |  |  |  |
| wr_n            | wr_n            | 5                           | 74                           | 37                           | write. Output. Active Low. When asserted (low), wr_n indicates that data available on the data bus are to be latched into the accessed memory or I/O device.                                                                    |  |  |  |  |



# 3. Maximum Ratings, Thermal Characteristics, and DC Parameters

For the Innovasic Semiconductor IA186EB and IA188EB microcontrollers, the absolute maximum ratings, thermal characteristics, and DC parameters are provided in Tables 9 through 11, respectively.

Table 9. IA186EB and IA188EB Absolute Maximum Ratings

| Parameter                                             | Rating                 |
|-------------------------------------------------------|------------------------|
| Storage Temperature                                   | −65°C to +150°C        |
| Case Temperature under Bias                           | −65°C to +120°C        |
| Supply Voltage with Respect to v <sub>ss</sub>        | -0.5V to +6.5V         |
| Voltage on Pins other than Supply with Respect to vss | -0.5V to +(Vcc + 0.5)V |

Table 10. IA186EB and IA188EB Thermal Characteristics

| Symbol        | Characteristic               | Value                            | Units |
|---------------|------------------------------|----------------------------------|-------|
| $T_A$         | Ambient Temperature          | -40°C to 85°C                    | °C    |
| $P_{D}$       | Power Dissipation            | $MHz \times ICC \times V/1000$   | W     |
| $\Theta_{Ja}$ | 84-Pin PLCC Package          | 30.7                             | °C/W  |
|               | 80-Pin PQFP Package          | 46                               |       |
|               | 80-Pin LQFP Package          | 52                               |       |
| $T_J$         | Average Junction Temperature | $T_A + (P_D \times \Theta_{Ja})$ | °C    |



Table 11. IA186EB and IA188EB DC Parameters

| Symbol            | Parameter                                                                     | Min                   | Max                   | Units  | Notes                      |
|-------------------|-------------------------------------------------------------------------------|-----------------------|-----------------------|--------|----------------------------|
| 5.0V              | Supply Voltage                                                                | 4.5                   | 5.5                   | V      | _                          |
| Operation         |                                                                               |                       |                       |        |                            |
| $V_{CC}$          |                                                                               |                       |                       |        |                            |
| 3.3V              | Supply Voltage                                                                | 3.0                   | 3.6                   | V      | _                          |
| Operation         |                                                                               |                       |                       |        |                            |
| V <sub>CC</sub>   |                                                                               |                       |                       |        |                            |
| $V_{IL}$          | Input Low Voltage                                                             | -0.5                  | 0.3                   | V      | input                      |
|                   |                                                                               |                       | $V_{CC}$              |        | hysteresis on              |
|                   |                                                                               |                       |                       |        | resin_n =                  |
| V                 | Innut High Voltage                                                            | 0.7                   | \/ ·                  | V      | 0.50V                      |
| $V_{IH}$          | Input High Voltage                                                            |                       | V <sub>CC</sub> + 0.5 | V      | _                          |
| V <sub>OL</sub>   | Output Low Voltage Vcc = 5.5V or 3.6V                                         | V <sub>CC</sub>       | 0.45                  | V      | I <sub>OL</sub> = 3 mA     |
|                   | Output Low Voltage Vcc = 5.5V or 3.6V  Output High Voltage Vcc = 5.5V or 3.6V |                       | 0.43                  | V      | $I_{OH} = -2 \text{ mA}$   |
| V <sub>OH</sub>   | Output high voltage vcc = 5.5v of 5.6v                                        | V <sub>CC</sub> – 0.5 | _                     | V      | I <sub>OH</sub> = -2 IIIA  |
| I <sub>LEAK</sub> | Input Leakage Current for Pins: ad15-ad0,                                     | _                     | ± 15                  | μΑ     | $0V \le V_{IN} \le V_{CC}$ |
|                   | ad7-ad0 (IA188EB), ready, hold, resin_n; clkin,                               |                       |                       |        |                            |
|                   | test_n, nmi, int4-int0, t0in, t1in, rdx0, bclk0_n,                            |                       |                       |        |                            |
|                   | cts0_n, rxd1, bclk1_n, cts1_n, p2.6, p2.7                                     |                       |                       |        |                            |
|                   | Input Leakage Current for Pins: error_n, pereq                                | ± 0.275               | ± 7                   | mA     | $0V \le V_{IN} \le V_{CC}$ |
|                   | Input Leakage Current for Pins: a19/once_n,                                   | - 0.275               | -5.0                  | mA     | $V_{IN} = 0.7 V_{CC}$      |
|                   | a18-a16, lock_n                                                               |                       |                       |        |                            |
| $I_{LO}$          | Output Leakage Current                                                        | -                     | ± 15                  | μΑ     | $0.45 \le V_{OUT} \le$     |
|                   |                                                                               |                       |                       |        | $V_{CC}$                   |
| I <sub>CC</sub>   | Supply Current Cold (RESET) Vcc = 5.5V                                        | _                     | 4.6                   | mA/mHz | _                          |
|                   | Supply Current Cold (RESET) Vcc = 3.6V                                        | _                     | 2.2                   | mA/mHz |                            |
| I <sub>ID</sub>   | Supply Current (IDLE)                                                         | _                     | 91                    | mA     |                            |
| I <sub>PD</sub>   | Supply Current Powerdown                                                      |                       | 100                   | μA     |                            |
| C <sub>IN</sub>   | Input Pin Capacitance                                                         | 0                     | 15                    | pF     | $T_F = 1 \text{ MHz}$      |
| C <sub>OUT</sub>  | Output Pin Capacitance                                                        | 0                     | 15                    | pF     | $T_F = 1 MHz$              |
| Operating t       | emperature is -40°C to +85°C.                                                 |                       |                       |        |                            |



# 4. Functional Description

### 4.1 Device Architecture

Architecturally, the IA186EB and IA188EB microcontrollers include the following functional modules:

- Bus Interface Unit
- Clock Generator
- Interrupt Control Unit
- Timer/Counter Unit
- Serial Communications Unit
- Chip-Select Unit
- I/O Port Unit
- Refresh Control Unit
- Power Management Unit

A functional block diagram of the IA186EB/IA188EB is shown in Figure 10. Descriptions of the functional modules are provided in the following subsections.

#### 4.1.1 Bus Interface Unit

The IA186EB/IA188EB bus controller that generates local bus control signals and uses a hold/hlda protocol to share the local bus with other bus masters. The bus controller generates 20 address bits, read and write control signals, and bus-cycle status information. A ready input is used to extend a bus cycle beyond the minimum four clock cycles.





Figure 10. IA186EB/IA188EB Functional Block Diagram

#### 4.1.2 Clock Generator

The IA186EB/IA188EB uses an on-chip clock generator to supply internal and external clocks. The clock generator makes use of a crystal oscillator and includes a divide-by-two counter.

Figure 11 shows the various operating modes of the clock circuit. The clock circuit can use either a parallel resonant fundamental mode crystal network (A) or a third-overtone mode crystal network (B), or it can be driven by an external clock source (C).

The following parameters are recommended when choosing a crystal:

- Temperature Range
  - Application Specific
  - ESR (Equivalent Series Resistance):  $40\Omega$  max
  - C0 (Shunt Capacitance of Crystal): 7.0 pF max
  - CL (Load Capacitance):  $20 pF \pm 2 pF$
  - Drive Level: 1 mW max



Figure 11. Clock Circuit Connection Options



## 4.1.3 Interrupt Control Unit

The IA186EB/IA188EB can receive interrupts from a number of sources, both internal and external. The interrupt control unit serves to merge these requests on a priority basis, for individual service by the CPU. Each interrupt source can be independently masked by the Interrupt Control Unit (ICU) or all interrupts can be globally masked by the CPU.

Internal interrupt sources include the Timers and Serial Channel 0. External interrupt sources come from the five input pins int0–int4. The NMI interrupt pin is not controlled by the ICU and is passed directly to the CPU. Although the Timer and Serial channel each have only one request input to the ICU, separate vector types are generated to service individual interrupts within the Timer and Serial channel units.

### 4.1.4 Timer/Counter Unit

The IA186EB/IA188EB Timer/Counter Unit (TCU) provides three 16-bit programmable timers. Two of these are highly flexible and are connected to external pins for control or clocking. A third timer is not connected to any external pins and can only be clocked internally. However, it can be used to clock the other two timer channels. The TCU can be used to count external events, time external events, generate non-repetitive waveforms, and generate timed interrupts, etc.

#### 4.1.5 Serial Communications Unit

The Serial Control Unit (SCU) of the IA186EB/IA188EB contains two independent channels. Each channel is identical in operation except that only Channel 0 is supported by the integrated interrupt controller (Channel 1 has an external interrupt pin). Each channel has its own baud rate generator that is independent of the Timer/Counter Unit, and can be internally or externally clocked at up to one half the IA186EB/IA188EB operating frequency.

Independent baud rate generators are provided for each of the serial channels. For the asynchronous modes, the generator supplies an 8x baud clock to both the receive and transmit register logic. A 1x baud clock is provided in the synchronous mode.

#### 4.1.6 Chip-Select Unit

The IA186EB/IA188EB Chip-Select Unit (CSU) integrates logic that provides up to ten programmable chip-selects to access both memories and peripherals. In addition, each chip select can be programmed to automatically insert additional clocks (wait-states) into the current bus cycle and automatically terminate a bus cycle independent of the condition of the ready input pin.



### 4.1.7 I/O Port Unit

The I/O Port Unit (IPU) on the IA186EB/IA188EB supports two 8-bit channels of input, output, or input/output operation. Port 1 is multiplexed with the chip select pins and is output only. Most of Port 2 is multiplexed with the serial channel pins. Port 2 pins are limited to either an output or input function, depending on the operation of the serial pin it is multiplexed with.

### 4.1.8 Refresh Control Unit

The Refresh Control Unit (RCU) automatically generates a periodic memory read bus cycle to keep dynamic or pseudo-static memory refreshed. A 9-bit counter controls the number of clocks between refresh requests.

A 12-bit address generator is maintained by the RCU and is presented on the a1–a12 address lines during the refresh bus cycle. Address Bits [a13–a19] are programmable to allow the refresh address block to be located on any 8-Kbyte boundary.

## 4.1.9 Power Management Unit

The IA186EB/IA188EB Power Management Unit (PMU) is provided to control the power consumption of the device. The PMU provides three power modes: Active, Idle, and Powerdown.

Active Mode indicates that all units on the IA186EB/IA188EB are functional and the device consumes maximum power (depending on the level of peripheral operation). Idle Mode freezes the clocks of the execution and bus units at a logic zero state (all peripherals continue to operate normally).

The Powerdown mode freezes all internal clocks at a logic zero level and disables the crystal oscillator. All internal registers hold their values provided  $V_{\rm CC}$  is maintained. Current consumption is reduced to just transistor junction leakage.

## 4.2 Peripheral Architecture

The IA186EB/IA188EB has integrated several common system peripherals with a CPU core to create a compact, yet powerful system. The integrated peripherals are designed to be flexible and provide logical interconnections between supporting units (e.g., the interrupt control unit supports interrupt requests from the timer/counters or serial channels). The list of integrated peripherals includes:

- 7-Input Interrupt Control Unit
- 3-Channel Timer/Counter Unit
- 2-Channel Serial Communications Unit
- 10-Output Chip-Select Unit
- I/O Port Unit



- Refresh Control Unit
- Power Management Unit

The registers associated with each integrated peripheral are contained within a  $128 \times 16$  register file called the Peripheral Control Block (PCB). The PCB can be located in either memory or I/O space on any 256-byte address boundary.

Table 12 provides a list of the registers associated with the PCB.

**Table 12. Peripheral Control Block Registers** 

| PCB    |                      | Р  | СВ   |                     | PCB    |            | PCB    |          |
|--------|----------------------|----|------|---------------------|--------|------------|--------|----------|
| Offset | Function             | Of | fset | Function            | Offset | Function   | Offset | Function |
| 00H    | Reserved             | 4  | 0H   | Timer2<br>Count     | 80H    | GCS0 Start | COH    | Reserved |
| 02H    | End Of<br>Interrupt  | 4  | 2H   | Timer2<br>Compare   | 82H    | GCS0 Stop  | C2H    | Reserved |
| 04H    | Poll                 | 4  | 4H   | Reserved            | 84H    | GCS1 Start | C4H    | Reserved |
| 06H    | Poll Status          | 4  | 6H   | Timer2<br>Control   | 86H    | GCS1 Stop  | C6H    | Reserved |
| 08H    | Interrupt<br>Mask    | 4  | 8H   | Reserved            | 88H    | GCS2 Start | C8H    | Reserved |
| 0AH    | Priority<br>Mask     | 4. | AH   | Reserved            | 8AH    | GCS2 Stop  | CAH    | Reserved |
| 0CH    | In-Service           | 40 | СН   | Reserved            | 8CH    | GCS3 Start | CCH    | Reserved |
| 0EH    | Interrupt<br>Request | 4  | EH   | Reserved            | 8EH    | GCS3 Stop  | CEH    | Reserved |
| 10H    | Interrupt<br>Status  | 5  | 0H   | Port 1<br>Direction | 90H    | GCS4 Start | D0H    | Reserved |
| 12H    | Timer<br>Control     | 5  | 2H   | Port 1 Pin          | 92H    | GCS4 Stop  | D2H    | Reserved |
| 14H    | Serial<br>Control    | 5  | 4H   | Port 1<br>Control   | 94H    | GCS5 Start | D4H    | Reserved |
| 16H    | INT4<br>Control      | 5  | 6H   | Port 1 Latch        | 96H    | GCS5 Stop  | D6H    | Reserved |
| 18H    | INT0<br>Control      | 5  | 8H   | Port 2<br>Direction | 98H    | GCS6 Start | D8H    | Reserved |
| 1AH    | INT1<br>Control      | 5, | AH   | Port 2 Pin          | 9AH    | GCS6 Stop  | DAH    | Reserved |
| 1CH    | INT2<br>Control      | 50 | CH   | Port 2<br>Control   | 9CH    | GCS7 Start | DCH    | Reserved |
| 1EH    | INT3<br>Control      | 5  | EH   | Port 2 Latch        | 9EH    | GCS7 Stop  | DEH    | Reserved |

**Table 12. Peripheral Control Block Registers** (Continued)

| PCB           |                     | PCB           |                    | PCB           |                    | 1 | PCB           |          |
|---------------|---------------------|---------------|--------------------|---------------|--------------------|---|---------------|----------|
| Offset        | Function            | Offset        | Function           | Offset        | Function           |   | Offset        | Function |
| 20H           | Reserved            | 60H           | Serial0<br>Baud    | A0H           | LCS Start          |   | E0H           | Reserved |
| 22H           | Reserved            | 62H           | Serial0<br>Count   | A2H           | LCS Stop           |   | E2H           | Reserved |
| PCB<br>Offset | Function            | PCB<br>Offset | Function           | PCB<br>Offset | Function           |   | PCB<br>Offset | Function |
| 24H           | Reserved            | 64H           | Serial0<br>Control | A4H           | UCS Start          |   | E4H           | Reserved |
| 26H           | Reserved            | 66H           | Serial0<br>Status  | A6H           | UCS Stop           |   | E6H           | Reserved |
| 28H           | Reserved            | 68H           | Serial0<br>RBUF    | A8H           | Relocation         |   | E8H           | Reserved |
| 2AH           | Reserved            | 6AH           | Serial0<br>TBUF    | AAH           | Reserved           |   | EAH           | Reserved |
| 2CH           | Reserved            | 6CH           | Reserved           | ACH           | Reserved           |   | ECH           | Reserved |
| 2EH           | Reserved            | 6EH           | Reserved           | AEH           | Reserved           |   | EEH           | Reserved |
| 30H           | Timer0<br>Count     | 70H           | Serial1<br>Baud    | ВОН           | Refresh<br>Base    |   | F0H           | Reserved |
| 32H           | Timer0<br>Compare A | 72H           | Serial1<br>Count   | В2Н           | Refresh<br>Time    |   | F2H           | Reserved |
| 34H           | Timer0<br>Compare B | 74H           | Serial1<br>Control | В4Н           | Refresh<br>Control |   | F4H           | Reserved |
| 36H           | Timer0<br>Control   | 76H           | Serial1<br>Status  | В6Н           | Reserved           |   | F6H           | Reserved |
| 38H           | Timer1<br>Count     | 78H           | Serial1<br>RBUF    | В8Н           | Power<br>Control   |   | F8H           | Reserved |
| 3AH           | Timer1<br>Compare A | 7AH           | Serial1<br>TBUF    | BAH           | Reserved           |   | FAH           | Reserved |
| 3CH           | Timer1<br>Compare B | 7CH           | Reserved           | BCH           | Step ID            |   | FCH           | Reserved |
| 3EH           | Timer1<br>Control   | 7EH           | Reserved           | BEH           | Reserved           |   | FEH           | Reserved |

### 4.3 Reference Documents

Additional information on the operation and programming of the 80C186EB/80C188EB can be found in the following Intel publications:

- 80C186EB/80C188EB and 80L186EB/80L188EB 16-Bit High-Integration Embedded Processors (272433-006)
- 80C186EB/80C188EB Microprocessor User's Manual (270830-00n)



# 5. AC Specifications

This chapter defines the AC specifications of the IA186EB/IA188EB. Input characteristics are provided in Figure 12 and Tables 13 and 14. Output characteristics are provided in Figure 13 and Tables 15 and 16. Relative timing characteristics are provided in Figure 14 and Table 17. Clock input and clock output timing characteristics are provided in Figure 18 and Tables 18 and 19. Additional timing information is provided in Chapter 7, Bus Timing, and Chapter 8, Instruction Execution Times.



Figure 12. AC Input Characteristics

For specific 5.0- and 3.3-volt characteristics, refer to Tables 13 and 14, respectively.

Table 13. AC Input Characteristics for 5.0-Volt Operation

| Symbol            | Pins                                                                             | Min | Max | Units |
|-------------------|----------------------------------------------------------------------------------|-----|-----|-------|
| t <sub>CHIS</sub> | test_n, nmi, int4-int0, bclk1-bclk0, t1in-t0in, ready, cts1_n-cts0_n, p2.6, p2.7 | 10  | _   | ns    |
| t <sub>CHIH</sub> | test_n, nmi, int4-int0, bclk1-bclk0, t1in-t0in, ready, cts1_n-cts0_n             | 3   | _   | ns    |
| t <sub>CLIS</sub> | ad15-ad0, ad7-ad0 (IA188EB), ready                                               | 10  | _   | ns    |
| t <sub>CLIS</sub> | hold, pereq, error_n                                                             | 10  | _   | ns    |
| t <sub>CLIH</sub> | ad15-ad0, ad7-ad0 (IA188EB), ready                                               | 3   | _   | ns    |
| t <sub>CLIH</sub> | hold, pereg, error n                                                             | 3   | _   | ns    |

Table 14. AC Input Characteristics for 3.3-Volt Operation

| Symbol            | Pins                                                                             | Min | Max | Units |
|-------------------|----------------------------------------------------------------------------------|-----|-----|-------|
| t <sub>CHIS</sub> | test_n, nmi, int4-int0, bclk1-bclk0, t1in-t0in, ready, cts1_n-cts0_n, p2.6, p2.7 | 10  | _   | ns    |
| t <sub>CHIH</sub> | test_n, nmi, int4-int0, bclk1-bclk0, t1in-t0in, ready, cts1_n-cts0_n             | 3   | _   | ns    |
| t <sub>CLIS</sub> | ad15-ad0, ad7-ad0 (IA188EB), ready                                               | 10  | _   | ns    |
| t <sub>CLIS</sub> | hold, pereq, error_n                                                             | 10  | _   | ns    |
| t <sub>CLIH</sub> | ad15-ad0, ad7-ad0 (IA188EB), ready                                               | 3   | _   | ns    |
| t <sub>CLIH</sub> | hold, pereg, error n                                                             | 3   | _   | ns    |





Figure 13. AC Output Characteristics

For specific 5.0- and 3.3-volt characteristics, refer to Tables 15 and 16, respectively.

Table 15. AC Output Characteristics for 5.0-Volt Operation

| Symbol            | Parameter                                                                   | Min | Max | Units |
|-------------------|-----------------------------------------------------------------------------|-----|-----|-------|
| t <sub>CHOV</sub> | ale, s2-s0_n, den_n, dt/r_n, bhe_n, rfsh_n (IA188EB), lock_n, a19-a16       | თ   | 17  | ns    |
|                   | gcs0-gcs7_n, lcs_n, ucs_n, ncs_n, rd_n, wr_n                                | 3   | 20  | ns    |
| t <sub>CLOV</sub> | bhe_n, rfsh_n (IA188EB), den_n, lock_n, resout, hlda, t0out, t1out, a19-a16 | 3   | 17  | ns    |
|                   | rd_n, wr_n, gcs7-gcs0_n, lcs_n, ucs_n, ad15-ad0, ad7-ad0 (IA188EB),         | 3   | 20  | ns    |
|                   | a15-a8 (IA188EB), ncs_n, inta1_n-inta0_n, s2_n-s0_n                         |     |     |       |
| t <sub>CHOF</sub> | re_n, wr_n, bhe_n, rfsh_n (IA188EB), dt/r_n, lock_n, s2_n-s0_n, a19-a16     | 0   | 20  | ns    |
| t <sub>CLOF</sub> | den_n, ad15-ad0, ad7-ad0 (IA188EB), a15-a8 (IA188EB)                        | 0   | 20  | ns    |

Table 16. AC Output Characteristics for 3.3-Volt Operation

| Symbol            | Parameter                                                                   | Min | Max | Units |
|-------------------|-----------------------------------------------------------------------------|-----|-----|-------|
| t <sub>CHOV</sub> | ale, s2-s0_n, den_n, dt/r_n, bhe_n, rfsh_n (IA188EB), lock_n, a19-a16       | ფ   | 25  | ns    |
|                   | gcs0-gcs7_n, lcs_n, ucs_n, ncs_n, rd_n, wr_n                                | 3   | 30  | ns    |
| t <sub>CLOV</sub> | bhe_n, rfsh_n (IA188EB), den_n, lock_n, resout, hlda, t0out, t1out, a19-a16 | 3   | 25  | ns    |
|                   | rd_n, wr_n, gcs7-gcs0_n, lcs_n, ucs_n, ad15-ad0, ad7-ad0 (IA188EB),         | 3   | 30  | ns    |
|                   | a15-a8 (IA188EB), ncs_n, inta1_n-inta0_n, s2_n-s0_n                         |     |     |       |
| t <sub>CHOF</sub> | re_n, wr_n, bhe_n, rfsh_n (IA188EB), dt/r_n, lock_n, s2_n-s0_n, a19-a16     | 0   | 30  | ns    |
| t <sub>CLOF</sub> | den_n, ad15-ad0, ad7-ad0 (IA188EB), a15-a8 (IA188EB)                        | 0   | 30  | ns    |





Figure 14. Relative Timing Characteristics

For specific relative timing characteristics, refer to Table 17.

**Table 17. Relative Timing Characteristics** 

| Symbol            | Parameter                          | Min      | Max | Units |
|-------------------|------------------------------------|----------|-----|-------|
| t <sub>LHLL</sub> | ale Rising to ale Falling          | t – 15   | -   | ns    |
| t <sub>AVLL</sub> | Address Valid to ale Falling       | ½t –10   | -   | ns    |
| $t_{PLLL}$        | Chip Selects Valid to ale Falling  | ½t –10   | -   | ns    |
| $t_{LLAX}$        | Address Hold from ale Falling      | ½t –10   | -   | ns    |
| $t_{LLWL}$        | ale Falling to wr_n Falling        | ½t −15   | -   | ns    |
| $t_{LLRL}$        | ale Falling to rd_n Falling        | ½t –15   | _   | ns    |
| t <sub>WHLH</sub> | wr_n Rising to ale Rising          | ½t –10   | -   | ns    |
| t <sub>AFRL</sub> | Address Float to rd_n Falling      | 0        | -   | ns    |
| t <sub>RLRH</sub> | rd_n Falling to rd_n Rising        | (2t) - 5 | _   | ns    |
| $t_{WLWH}$        | wr_n Falling to wr_n Rising        | (2t) - 5 | _   | ns    |
| $t_{RHAV}$        | rd_n Rising to Address Active      | t – 15   | _   | ns    |
| $t_{WHDX}$        | Output Data Hold after wr_n Rising | t – 15   | _   | ns    |
| t <sub>whph</sub> | wr_n Rising to Chip Select Rising  | ½t –10   | _   | ns    |
| $t_{RHPH}$        | rd_n Rising to Chip Select Rising  | ½t –10   | _   | ns    |
| t <sub>PHPL</sub> | cs_n inactive to cs_n active       | ½t –10   | _   | ns    |
| t <sub>ovrh</sub> | once_n Active to resin_n Rising    | t        | _   | ns    |
| t <sub>RHOX</sub> | once_n Hold to resin_n Rising      | t        | _   | Ns    |

## 5.1 AC Test Conditions

The AC specifications are tested with the 50-pF load shown in Figure 15. Specifications are measured at the  $V_{\rm CC}/2$  crossing point unless otherwise specified. The derating curves of Figures 16 and 17 show how timings vary with load capacitance.



Figure 15. AC Test Load



Figure 16. Typical Output Delay Variations Versus Load Capacitance



Figure 17. Typical Rise and Fall Variations Versus Load Capacitance



## 5.2 Clock Input and Clock Output Timing Characteristics

For clock input and clock output timing characteristics for both 5.0- and 3.3-volt operation, see Tables 18 and 19, respectively.



Figure 18. Clock Input and Clock Output Timing Characteristics

Table 18. Clock Input and Clock Output Timing Characteristics for 5.0-Volt Operation

| Item | Symbol  | Parameter                | Min              | Max              | Units | Notes                                                                                  |
|------|---------|--------------------------|------------------|------------------|-------|----------------------------------------------------------------------------------------|
| -    | XTF     | clkin<br>Frequency       | 0                | 66.67            | MHz   | -                                                                                      |
| 1    | TCKIN   | clkin Period             | 15               | 8                | ns    | _                                                                                      |
| 2    | TCHCK   | clkin High<br>Time       | 6.5              | 8                | ns    | Measure for VIH for high time, NIL for low time.                                       |
| 3    | TCLCK   | clkin Low<br>Time        | 6.5              | 8                | ns    | Measure for VIH for high time, NIL for low time.                                       |
| 4    | TCKLH   | clkin Rise<br>Time       | 1                | 5                | ns    | Only required to guarantee ICC.  Maximum limits are bounded for TC, TCH, and TCL.      |
| 5    | TCKHL   | clkin Fall<br>Time       | 1                | 5                | ns    | Only required to guarantee ICC.  Maximum limits are bounded for TC, TCH, and TCL.      |
| 6    | TCICO   | clkin to clkout<br>Delay | 0                | 11.5             | ns    | Specified for a 50-pF load. See Figure 17 for capacitive derating information.         |
| 7    | TCLCL   | clkout Period            | _                | 2TCKIN           | ns    | _                                                                                      |
| 8    | TCHCL   | clkout High<br>Time      | (TCLCL/2)<br>- 5 | (TCLCL/2)<br>+ 5 | ns    | Measure for VIH for high time, NIL for low time.                                       |
| 9    | TCCCH   | clkout Low<br>Time       | (TCLCL/2)<br>- 5 | (TCLCL/2)<br>+ 5 | ns    | Measure for VIH for high time, NIL for low time.                                       |
| 10   | TCH1CH2 | clkout Rise<br>Time      | 1                | 6                | ns    | Specified for a 50-pF load. See<br>Figure 17 for rise and fall times<br>outside 50 pF. |
| 11   | TCL2CL1 | clkout Fall<br>Time      | 1                | 6                | ns    | Specified for a 50-pF load. See Figure 17 for rise and fall times outside 50 pF.       |



Table 19. Clock Input and Output Characteristics for 3.3-Volt Operation

| Item | Symbol | Parameter                | Min          | Max          | Units | Notes                                                                            |
|------|--------|--------------------------|--------------|--------------|-------|----------------------------------------------------------------------------------|
| _    | XTF    | clkin<br>Frequency       | 0            | 55.5         | MHz   | _                                                                                |
| 1    | TC     | clkin Period             | 18           | 8            | ns    |                                                                                  |
| 2    | TCH    | clkin High<br>Time       | 8            | 80           | ns    | Measure for VIH for high time, NIL for low time.                                 |
| 3    | TCL    | clkin Low<br>Time        | 8            | 8            | ns    | Measure for VIH for high time, NIL for low time.                                 |
| 4    | TCR    | clkin Rise<br>Time       | 1            | 5            | ns    | Only required to guarantee ICC. Maximum limits are bounded for TC, TCH and TCL.  |
| 5    | TCF    | clkin Fall Time          | 1            | 5            | ns    | Only required to guarantee ICC. Maximum limits are bounded for TC, TCH and TCL.  |
| 6    | XTCD   | clkin to clkout<br>Delay | 0            | 14.5         | ns    | Specified for a 50-pF load. See Figure 17 for capacitive derating information.   |
| 7    | Т      | clkin Period             | _            | 2TC          | ns    | -                                                                                |
| 8    | TPH    | clkin High<br>Time       | (T/2)<br>- 5 | (T/2)<br>+ 5 | ns    | Measure for VIH for high time, NIL for low time.                                 |
| 9    | TPL    | clkin Low<br>Time        | (T/2)<br>- 5 | (T/2)<br>+ 5 | ns    | Measure for VIH for high time, NIL for low time.                                 |
| 10   | TPR    | clkin Rise<br>Time       | 1            | 6            | ns    | Specified for a 50-pF load. See Figure 17 for rise and fall times outside 50 pF. |
| 11   | TPF    | clkin Fall Time          | 1            | 6            | ns    | Specified for a 50-pF load. See Figure 17 for rise and fall times outside 50 pF. |



# 5.3 Serial Port Mode 0 Timing Characteristics

Serial Port Mode 0 timing characteristics are illustrated in Figure 19 and collected in Table 20.



Figure 19. Serial Port Mode 0 Timing Characteristics

**Table 20. Serial Port Mode 0 Timing Characteristics** 

| Symbol            | Parameter                                         | Minimum        | Maximum   | Units |
|-------------------|---------------------------------------------------|----------------|-----------|-------|
| $t_{XLXL}$        | txd Clock Period                                  | t (n +1)       | _         | ns    |
| t <sub>XLXH</sub> | txd Clock Low to Clock High (n > 1)               | 2t – 35        | 2t + 35   | ns    |
| t <sub>XLXH</sub> | txd Clock Low to Clock High (n = 1)               | t – 35         | t + 35    | ns    |
| t <sub>XHXL</sub> | txd Clock High to Clock Low (n > 1)               | (n-1)t-35      | (n-1)t+35 | ns    |
| t <sub>XHXL</sub> | txd Clock High to Clock Low (n = 1)               | t – 35         | t + 35    | ns    |
| $t_{QVXH}$        | rxd Output Data Setup to txd Clock High (n > 1)   | (n – 1) t – 35 | _         | ns    |
| $t_{QVXH}$        | rxd Output Data Setup to txd Clock High (n = 1)   | t – 35         | _         | ns    |
| t <sub>XHQX</sub> | rxd Output Data Hold after txd Clock High (n > 1) | 2t – 35        | _         | ns    |
| t <sub>XHQX</sub> | rxd Output Data Hold after txd Clock High (n = 1) | t – 35         | _         | ns    |
| t <sub>XHQZ</sub> | rxd Output Data Float after Last txd Clock High   | _              | t + 20    | ns    |
| t <sub>DVXH</sub> | rxd Input Data Setup to txd Clock High            | t + 20         | _         | ns    |
| t <sub>XHDX</sub> | rxd Input Data Hold after txd Clock High          | 0              | _         | ns    |



# 6. Reset Operation

The IA186EB/IA188EB will perform a reset operation any time the resin\_n pin is active. Figure 20 shows the reset sequence when power is applied to the IA186EB/IA188EB. An external clock connected to clkin must not exceed the  $V_{CC}$  threshold being applied to the processor. This is normally not a problem if the clock driver is supplied with the same  $V_{CC}$  that supplies the processor. When attaching a crystal to the device, resin\_n must remain active until both  $V_{CC}$  and clkout are stable (the length of time is application-specific and depends on the startup characteristics of the crystal circuit). The resin\_n pin is designed to operate correctly using an RC reset circuit, but the designer must ensure that the ramp time for  $V_{CC}$  is not so long that resin\_n is never really sampled at a logic low level when  $V_{CC}$  reaches minimum operating conditions.

Note: Failure to assert resin\_n while the device is powering up will result in unpredictable operation.

Figure 21, Warm Reset Timing, shows the timing sequence when resin\_n is applied after  $V_{cc}$  is stable and the device has been operating. Any bus operation that is in progress at the time resin\_n is asserted will terminate immediately.

While resin\_n is active, bus signals lock\_n, a19/once\_n, and a18-a16 are configured as inputs and weakly held high by internal pull-up transistors. Only a19/once\_n can be overdriven to a low-to-enable ONCE Mode.



# 7. Bus Timing

Figures 20 through 28 present the various bus cycles that are generated by the processor. The figures show the relationship of the various bus signals to clkout. Together with the information present in AC Characteristics, the figures allow the user to determine all the critical timing analysis needed for a given application.





Figure 20. Cold Reset Timing



clkout synchronization occurs on the rising edge of resin\_n. If resin\_n is high when clkout is high (A), then clkout remains low for two clkin periods. If resin\_n is high while clkout is low (B), then clkout is not affected.

resin\_n high to first bus activity, 7 clkout periods

Minimum resin\_n low time, 4 clkout periods



Figure 21. Warm Reset Timing



clkout synchronization occurs on the rising edge of resin\_n. If resin\_n is high when clkout is high (A), clkout remains low for two clkin periods. If resin\_n is sampled high when clkout is low (B), clkout is not affected.



Figure 22. Read, Fetch, and Refresh Cycle Timing





Figure 23. Write Cycle Timing





Figure 24. Halt Cycle Timing



Figure 25. Interrupt Acknowledge (inta1\_n, inta0\_n) Cycle Timing





Figure 26. hold/hlda Timing





Figure 27. Refresh During Hold Acknowledge Timing





Figure 28. Ready Timing



# 8. Instruction Execution Times

Table 21 provides IA186EB and IA188EB execution times, mnemonic instruction, and additional information on execution, if required.

**Table 21. Instruction Set Timing** 

|                                            | Clock   | Cycles            |                 |
|--------------------------------------------|---------|-------------------|-----------------|
| Instruction                                | IA186EB | ÍA188EB           | Comments        |
| AAA                                        | 8       | 8                 | _               |
| AAD                                        | 15      | 15                | _               |
| AAM                                        | 19      | 19                | _               |
| AAS                                        | 7       | 7                 | _               |
| ADC Immediate to accumulator               | 3/4     | 3/4               | 8-bit/16-bit    |
| ADC Immediate to                           | 4/16    | 4/16 <sup>a</sup> | register/memory |
| register/memory                            |         | .,                |                 |
| ADC Register/memory with                   | 3/10    | 3/10 <sup>a</sup> |                 |
| register to either                         |         |                   |                 |
| ADD Immediate to accumulator               | 3/4     | 3/4               | 8-bit/16-bit    |
| ADD Immediate to                           | 4/16    | 4/16 <sup>a</sup> | register/memory |
| register/memory                            |         |                   |                 |
| ADD Register/memory with                   | 3/10    | 3/10 <sup>a</sup> |                 |
| register either                            |         |                   |                 |
| AND Immediate to accumulator               | 3/4     | 3/4 <sup>a</sup>  | 8-bit/16-bit    |
| AND Immediate to                           | 4/16    | 4/16 <sup>a</sup> | register/memory |
| register/memory                            | 0/40    |                   |                 |
| AND Register/memory and                    | 3/10    | 3/10 <sup>a</sup> |                 |
| register to either BOUND                   | 33–35   | 33–35             |                 |
|                                            |         |                   |                 |
| CALL Direct intersegment                   | 23      | 31                | _               |
| CALL Direct within segment                 | 15      | 19                | _               |
| CALL Indirect intersegment                 | 38      | 54                | -               |
| CALL Register/memory indirect with segment | 13/19   | 17/27             | register/memory |
| CBW                                        | 2       | 2                 | _               |
| CLC                                        | 2       | 2                 | _               |
| CLD                                        | 2       | 2                 | _               |
| CLI                                        | 2       | 2                 | _               |
| CMC                                        | 2       | 2                 | _               |
| CMP Immediate with                         | 3/4     | 3/4               | 8-bit/16-bit    |
| accumulator                                |         |                   |                 |
| CMP Immediate with                         | 3/10    | 3/10 <sup>a</sup> | register/memory |
| register/memory                            |         |                   |                 |
| CMP Register with                          | 3/10    | 3/10 <sup>a</sup> |                 |
| register/memory                            |         |                   |                 |
| CMP Register/memory with                   | 3/10    | 3/10 <sup>a</sup> |                 |
| register                                   |         | <u> </u>          |                 |

<sup>&</sup>lt;sup>a</sup>Number of clock cycles for byte transfers. For word operations, add 4 clock cycles for all memory transfers.



**Table 21. Instruction Set Timing** (Continued)

|                                | Clock Cycles        |                           |                           |
|--------------------------------|---------------------|---------------------------|---------------------------|
| Instruction                    | IA186EB             | IA188EB                   | Comments                  |
| CMPS                           | 22                  | 22 <sup>a</sup>           | _                         |
| CMPS (repeated <i>n</i> times) | 5+22 <i>n</i>       | 5+22 <i>n</i> a           | _                         |
| CS                             | 2                   | 2                         | _                         |
| CWD                            | 4                   | 4                         | _                         |
| DAA                            | 4                   | 4                         | _                         |
| DAS                            | 4                   | 4                         | _                         |
| DEC Register                   | 3                   | 3                         | _                         |
| DEC Register/memory            | 3/14                | 3/15 <sup>a</sup>         | register/memory           |
| DIV Memory-Byte                | 35                  | 35                        | _                         |
| DIV Memory-Word                | 44                  | 44 <sup>a</sup>           | _                         |
| DIV Register-Byte              | 29                  | 29                        | _                         |
| DIV Register-Word              | 38                  | 38                        | <del>-</del>              |
| DS                             | 2                   | 2                         | _                         |
| ENTER L - 0                    | 15                  | 19                        | _                         |
| ENTER L - 1                    | 25                  | 29                        | _                         |
| ENTER L > 1                    | 22+16( <i>n</i> -1) | 22+16( <i>n</i> -1)       | _                         |
| ES                             | 2                   | 2                         | -                         |
| HLT                            | 2                   | 2                         | <del>-</del>              |
| IDIV Memory-Byte               | 50–58               | 50–58                     | <del>-</del>              |
| IDIV Memory-Word               | 59–67               | 59–67 <sup>a</sup>        | -                         |
| IDIV Register-Byte             | 44–52               | 44–52                     | _                         |
| IDIV Register-Word             | 53–61               | 53–61                     | _                         |
| IMUL Immediate (signed)        | 22-25/29-32         | 22-25/29-32               | register/memory           |
| IMUL Memory-Byte               | 31–34               | 31–34                     | _                         |
| IMUL Memory-Word               | 40–43               | 40–43 <sup>a</sup>        | _                         |
| IMUL Register-Byte             | 25–28               | 25–28                     | _                         |
| IMUL Register-Word             | 34–37               | 34–37                     | -                         |
| IN Fixed port                  | 10                  | 10 <sup>a</sup>           | -                         |
| IN Variable port               | 8                   | 8 <sup>a</sup>            | -                         |
| INC Register                   | 3                   | 3                         | _                         |
| INC Register/memory            | 3/15                | 3/15 <sup>a</sup>         | register/memory           |
| INS                            | 14                  | 14                        | _                         |
| INS (repeated <i>n</i> times)  | 8+8 <i>n</i>        | 8+8 <i>n</i> <sup>a</sup> | _                         |
| INT Type specified             | 47                  | 47                        | -                         |
| INT Type 3                     | 45                  | 45                        | _                         |
| INTO                           | 48/4                | 48/4                      | INTO taken/INTO not taken |
| IRET                           | 28                  | 28                        | -                         |

<sup>&</sup>lt;sup>a</sup>Number of clock cycles for byte transfers. For word operations, add 4 clock cycles for all memory transfers.



**Table 21. Instruction Set Timing** (Continued)

|                                             | Clock Cycles |         |                           |
|---------------------------------------------|--------------|---------|---------------------------|
| Instruction                                 | IA186EB      | IA188EB | Comments                  |
| JA                                          | 4/13         | 4/13    | Jump not taken/Jump taken |
| JAE                                         | 4/13         | 4/13    |                           |
| JB                                          | 4/13         | 4/13    |                           |
| JBE                                         | 4/13         | 4/13    |                           |
| JCXZ                                        | 5/15         | 5/15    |                           |
| JE                                          | 4/13         | 4/13    |                           |
| JG                                          | 4/13         | 4/13    |                           |
| JGE                                         | 4/13         | 4/13    |                           |
| JL                                          | 4/13         | 4/13    |                           |
| JLE                                         | 4/13         | 4/13    | Jump not taken/Jump taken |
| JMP Register/memory indirect within segment | 11/17        | 11/21   | ' '                       |
| JMP Direct intersegment                     | 14           | 14      | _                         |
| JMP Direct within segment                   | 14           | 14      | _                         |
| JMP Indirect inter-segment                  | 26           | 34      | _                         |
| JMP Short/long                              | 14           | 14      | _                         |
| JNA                                         | 4/13         | 4/13    | Jump not taken/Jump taken |
| JNAE                                        | 4/13         | 4/13    |                           |
| JNB                                         | 4/13         | 4/13    |                           |
| JNBE                                        | 4/13         | 4/13    |                           |
| JNE                                         | 4/13         | 4/13    |                           |
| JNG                                         | 4/13         | 4/13    |                           |
| JNGE                                        | 4/13         | 4/13    |                           |
| JNL                                         | 4/13         | 4/13    |                           |
| JNLE                                        | 4/13         | 4/13    |                           |
| JNO                                         | 4/13         | 4/13    |                           |
| JNP                                         | 4/13         | 4/13    |                           |
| JNS                                         | 4/13         | 4/13    |                           |
| JNZ                                         | 4/13         | 4/13    |                           |
| JO                                          | 4/13         | 4/13    |                           |
| JP                                          | 4/13         | 4/13    |                           |
| JPE                                         | 4/13         | 4/13    |                           |
| JPO                                         | 4/13         | 4/13    |                           |
| JS                                          | 4/13         | 4/13    |                           |
| JZ                                          | 4/13         | 4/13    |                           |
| LAHF                                        | 2            | 2       | _                         |
| LDS                                         | 18           | 26      | _                         |
| LEA                                         | 6            | 6       | -                         |
| LEAVE                                       | 8            | 8       | -                         |
| LES                                         | 18           | 26      | _                         |

<sup>&</sup>lt;sup>a</sup>Number of clock cycles for byte transfers. For word operations, add 4 clock cycles for all memory transfers.



**Table 21. Instruction Set Timing** (Continued)

| Clock Cycles                   |                       |                             |                                 |
|--------------------------------|-----------------------|-----------------------------|---------------------------------|
| Instruction                    | IA186EB               | IA188EB                     | Comments                        |
| LOCK                           | 2                     | 2                           | _                               |
| LODS                           | 12                    | 12 <sup>a</sup>             | _                               |
| LODS (repeated <i>n</i> times) | 6+11 <i>n</i>         | 6+11 <i>n</i> <sup>a</sup>  | _                               |
| LOOP                           | 6/16                  | 6/16                        | _                               |
| LOOPE                          | 6/16                  | 6/16                        | Loop not taken/Loop taken       |
|                                |                       |                             | Loop not taken/Loop taken       |
| LOOPNE                         | 6/16                  | 6/16                        |                                 |
| LOOPNZ                         | 6/16                  | 6/16                        |                                 |
| LOOPZ                          | 6/16                  | 6/16                        | Loop not taken/Loop taken       |
| MOV Accumulator to memory      | 9                     | 9a                          | _                               |
| MOV Immediate to register      | 3/4                   | 3/4                         | 8-bit/16-bit                    |
| MOV Immediate to               | 12/13                 | 12/13                       | register/memory                 |
| register/memory                |                       |                             |                                 |
| MOV Memory to accumulator      | 8                     | 8 <sup>a</sup>              | _                               |
| MOV Register to                | 2/12                  | 2/12 <sup>a</sup>           | register/memory                 |
| Register/Memory                |                       |                             |                                 |
| MOV Register/memory to         | 2/9                   | 2/9 <sup>a</sup>            |                                 |
| register                       | 0.40                  | 0/10                        |                                 |
| MOV Register/memory to         | 2/9                   | 2/13                        |                                 |
| segment register               | 0/4.4                 | 0/45                        |                                 |
| MOV Segment register to        | 2/11                  | 2/15                        |                                 |
| register/memory                | 1.4                   | 14 <sup>a</sup>             |                                 |
| MOVS                           | 14                    | 8+8 <i>n</i> <sup>a</sup>   |                                 |
| MOVS (repeated <i>n</i> times) | 8+8 <i>n</i><br>32–34 | 32–34                       |                                 |
| MUL Memory-Byte                | 32–34<br>41–43        | 32-34<br>41-43 <sup>a</sup> |                                 |
| MUL Memory-Word                | 26–28                 | 26–28                       | <del>-</del>                    |
| MUL Register-Byte              | 35–37                 | 35–37                       |                                 |
| MUL Register-Word NEG          | 3/10                  | 35–37<br>3/10 <sup>a</sup>  | register/memory                 |
| NOP                            | 3                     | 3/10~                       | register/memory                 |
| NOT                            | 3/10                  | 3/10 <sup>a</sup>           | register/memory                 |
| OR Immediate to accumulator    | 3/4                   | 3/4 <sup>a</sup>            | register/memory<br>8-bit/16-bit |
| OR Immediate to accumulator    | 4/16                  | 4/16 <sup>a</sup>           |                                 |
| register/memory                | 4/10                  | 4/10                        | register/memory                 |
| OR Register/memory and         | 3/10                  | 3/10 <sup>a</sup>           |                                 |
| register to either             | 3/10                  | 3/10                        |                                 |
| OUT Fixed port                 | 9                     | 9a                          | <del> </del>                    |
| OUT Variable port              | 7                     |                             | <del> </del>                    |
| OUTS                           | 14                    | 14                          | _                               |
| OUTS (repeated <i>n</i> times) | 8+8 <i>n</i>          | 8+8 <i>n</i> <sup>a</sup>   | _                               |
| POP Memory                     | 20                    | 24                          | _                               |
| POP Register                   | 10                    | 14                          | _                               |
| POP Segment register           | 8                     | 12                          | _                               |
| POPA                           | 51                    | 83                          | _                               |
| POPF                           | 8                     | 12                          | _                               |
| PUSH Immediate                 | 10                    | 14                          | _                               |
| . Committediate                | 10                    | 17                          |                                 |

<sup>&</sup>lt;sup>a</sup>Number of clock cycles for byte transfers. For word operations, add 4 clock cycles for all memory transfers.



**Table 21. Instruction Set Timing** (Continued)

|                                | Clock               | Cycles            |                          |  |
|--------------------------------|---------------------|-------------------|--------------------------|--|
| Instruction                    | IA186EB             | IA188EB           | Comments                 |  |
| PUSH Memory                    | 16                  | 20                | _                        |  |
| PUSH Register                  | 10                  | 14                | _                        |  |
| PUSH Segment register          | 9                   | 13                | _                        |  |
| PUSHA                          | 36                  | 68                | _                        |  |
| PUSHF                          | 9                   | 13                | _                        |  |
| RET Inter-segment              | 22                  | 30                | _                        |  |
| RET Inter-segment adding       | 25                  | 33                | _                        |  |
| immediate to SP                |                     |                   |                          |  |
| RET Within segment             | 16                  | 20                | _                        |  |
| RET Within segment adding      | 18                  | 22                | _                        |  |
| immediate to SP                |                     |                   |                          |  |
| ROL Register/Memory by 1       | 2/15                | 2/15              | ragiator/mamary          |  |
| ROL Register/Memory by CL      | 5+n/17+n            | 5+n/17+n          | register/memory          |  |
| ROL Register/Memory by Count   | 5+n/17+n            | 5+n/17+n          |                          |  |
| ROR Register/Memory by 1       | 2/15                | 2/15              | <b>1</b>                 |  |
| ROR Register/Memory by CL      | 5+n/17+n            | 5+n/17+n          | register/memory          |  |
| ROR Register/Memory by Count   | 5+n/17+n            | 5+n/17+n          |                          |  |
| SAHF                           | 3                   | 3                 | _                        |  |
| SBB Immediate from             | 3/4                 | 3/4 <sup>a</sup>  | 8-bit/16-bit             |  |
| accumulator                    | <b>O</b> / <b>1</b> | G/ 1              |                          |  |
| SBB Immediate from             | 4/16                | 4/16 <sup>a</sup> | register/memory          |  |
| register/memory                | .,                  | .,                | , agracion de la company |  |
| SBB Register/memory and        | 3/10                | 3/10 <sup>a</sup> |                          |  |
| register to either             |                     |                   |                          |  |
| SČAS                           | 15                  | 15 <sup>a</sup>   | _                        |  |
| SCAS (repeated <i>n</i> times) | 5+15 <i>n</i>       | 5+15 <i>n</i> a   | _                        |  |
| SHL Register/Memory by 1       | 2/15                | 2/15              | _                        |  |
| SHL Register/Memory by CL      | 5+n/17+ <i>n</i>    | 5+n/17+ <i>n</i>  | register/memory          |  |
| SHL Register/Memory by         | 5+n/17+ <i>n</i>    | 5+n/17+ <i>n</i>  |                          |  |
| Count                          |                     |                   |                          |  |
| SHR Register/Memory by 1       | 2/15                | 2/15              |                          |  |
| SHR Register/Memory by CL      | 5+n/17+ <i>n</i>    | 5+n/17+ <i>n</i>  |                          |  |
| SHR Register/Memory by         | 5+n/17+ <i>n</i>    | 5+n/17+ <i>n</i>  |                          |  |
| Count                          | O 11.1/17 177       |                   |                          |  |
| SS                             | 2                   | 2                 | _                        |  |
| STC                            | 2                   | 2                 | _                        |  |
| SUB Immediate from             | 3/4                 | 3/4               | 8-bit/16-bit             |  |
| accumulator                    |                     |                   |                          |  |
| SUB Immediate from             | 4/16                | 4/16 <sup>a</sup> | register/memory          |  |
| register/memory                |                     |                   | ,                        |  |
| SUB Register/memory and        | 3/10                | 3/10 <sup>a</sup> |                          |  |
| register to either             |                     |                   |                          |  |
| STD                            | 2                   | 2                 | -                        |  |
| STI                            | 2                   | 2                 | _                        |  |

<sup>&</sup>lt;sup>a</sup>Number of clock cycles for byte transfers. For word operations, add 4 clock cycles for all memory transfers.



**Table 21. Instruction Set Timing** (Continued)

|                              | Clock Cycles |                   |                 |
|------------------------------|--------------|-------------------|-----------------|
| Instruction                  | IA186EB      | IA188EB           | Comments        |
| STOS                         | 10           | 10 <sup>a</sup>   | -               |
| STOS (repeated n times)      | 6+9n         | 6+9n              | _               |
| TEST Immediate data and      | 3/4          | 3/4               | 8-bit/16-bit    |
| accumulator                  |              |                   |                 |
| TEST Immediate data and      | 4/10         | 4/10 <sup>a</sup> | register/memory |
| register/memory              |              |                   |                 |
| TEST Register/memory and     | 3/10         | 3/10 <sup>a</sup> |                 |
| register                     |              |                   |                 |
| WAIT                         | 6            | 6                 | test_n = 0      |
| XCHG Register with           | 3            | 3                 |                 |
| accumulator                  |              |                   |                 |
| XCHG Register/memory with    | 4/17         | 4/17 <sup>a</sup> | register/memory |
| register                     |              |                   |                 |
| XLAT                         | 11           | 15                | _               |
| XOR Immediate to accumulator | 3/4          | 3/4               | 8-bit/16-bit    |
| XOR Immediate to             | 4/16         | 4/16 <sup>a</sup> | register/memory |
| register/memory              |              |                   |                 |
| XOR Register/memory and      | 3/10         | 3/10 <sup>a</sup> | -               |
| register to either           |              |                   |                 |

<sup>&</sup>lt;sup>a</sup>Number of clock cycles for byte transfers. For word operations, add 4 clock cycles for all memory transfers.

# 9. Innovasic Part Number Cross-Reference

Tables 22 through 24 cross-reference the Innovasic part number with the corresponding Intel part number.

Table 22. Innovasic Part Number Cross-Reference for the PLCC

| Innovasic Part Number | Intel Part Number           | Package Type | Temperature Grades |
|-----------------------|-----------------------------|--------------|--------------------|
| IA186EB-PLC84I-R-00   | EE80C186EB25                | 84-Pin PLCC  | Commercial and     |
| (lead free—RoHS)      | EE80C186EB20                |              | industrial         |
|                       | EN80C186EB25                |              |                    |
|                       | EN80C186EB20                |              |                    |
|                       | EN80C186EB13                |              |                    |
|                       | N80C186EB25                 |              |                    |
|                       | N80C186EB20                 |              |                    |
|                       | N80C186EB13                 |              |                    |
|                       | TN80C186EB25                |              |                    |
|                       | TN80C186EB20                |              |                    |
|                       | TN80C186EB13                |              |                    |
|                       | N80L186EB16                 |              |                    |
|                       | N80L186EB13                 |              |                    |
|                       | TN80L186EB16                |              |                    |
|                       | TN80L186EB13                |              |                    |
|                       | EN80L186EB13                |              |                    |
| IA188EB-PLC84I-R-00   | EE80C188EB25                | 84-Pin PLCC  | Commercial and     |
| (lead free—RoHS)      | EE80C188EB20                |              | industrial         |
|                       | EE80C188EB13                |              |                    |
|                       | EN80C188EB25                |              |                    |
|                       | EN80C188EB20                |              |                    |
|                       | EN80C188EB13                |              |                    |
|                       | N80C188EB25                 |              |                    |
|                       | N80C188EB20                 |              |                    |
|                       | N80C188EB13                 |              |                    |
|                       | TN80C188EB25                |              |                    |
|                       | TN80C188EB20                |              |                    |
|                       | TN80C188EB13                |              |                    |
|                       | EE80L188EB16                |              |                    |
|                       | EN80L188EB13                |              |                    |
|                       | N80L188EB16                 |              |                    |
|                       | N80L188EB13<br>TN80L188EB16 |              |                    |
|                       | TN80L188EB13                |              |                    |
|                       | INOUL100ED13                |              |                    |



Table 23. Innovasic Part Number Cross-Reference for the PQFP

| Innovasic Part Number                   | Intel Part Number Package Type                                                                                                                                                                                                          |             | Temperature Grades        |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------|
| IA186EB-PQF80I-R-00<br>(lead free—RoHS) | EG80C186EB25<br>ES80C186EB20<br>ES80C186EB13<br>S80C186EB25<br>S80C186EB20<br>S80C186EB13<br>TS80C186EB25<br>TS80C186EB20<br>TS80C186EB13<br>EG80L186EB13<br>EG80L186EB16<br>S80L186EB13<br>TS80L186EB16<br>S80L186EB16<br>TS80L186EB16 | 80-Pin PQFP | Commercial and industrial |
| IA188EB-PQF80I-R-00<br>(lead free—RoHS) | EG80C188EB25<br>ES80C188EB20<br>S80C188EB25<br>S80C188EB20<br>S80C188EB13<br>TS80C188EB25<br>TS80C188EB20<br>TS80C188EB13<br>ES80L188EB13<br>TS80L188EB16<br>TS80L188EB16                                                               | 80-Pin PQFP | Commercial and industrial |



Table 24. Innovasic Part Number Cross-Reference for the LQFP

| Innovasic Part Number | Intel Part Number Package Type |             | Temperature Grades |
|-----------------------|--------------------------------|-------------|--------------------|
| IA186EB-PLQ80I-R-00   | YW80C186EB25                   | 80-Pin LQFP | Commercial and     |
| (lead free—RoHS)      | YW80C186EB20                   |             | industrial         |
|                       | SB80C186EB25                   |             |                    |
|                       | SB80C186EB20                   |             |                    |
|                       | SB80C186EB13                   |             |                    |
|                       | YW80L186EB16                   |             |                    |
|                       | YW80L186EB13                   |             |                    |
|                       | SB80L186EB16                   |             |                    |
|                       | SB80L186EB13                   |             |                    |
| IA188EB-PLQ80I-R-00   | YW80C188EB25                   | 80-Pin LQFP | Commercial and     |
| (lead free—RoHS)      | YW80C188EB20                   |             | industrial         |
|                       | SB80C188EB25                   |             |                    |
|                       | SB80C188EB20                   |             |                    |
|                       | SB80C188EB13                   |             |                    |
|                       | YW80L188EB16                   |             |                    |
|                       | YW80L188EB13                   |             |                    |
|                       | SB80L188EB16                   |             |                    |
|                       | SB80L188EB13                   |             |                    |



### 10. Errata

The following errata are associated with Rev. 00 of the part.

- 1. Alternate Mode (TxCON[1] == 1) for timer 0 and 1 has some functional issues. There are no workarounds.
  - TxOUT will continuously toggle at 1/2 CLKOUT, regardless of count register values.
  - The maxcount compare will not work. The live count will compare against TxCMPA and TxCMPB in alternate cycles. This could cause a compare (and the associated interrupt, or switch the intended compare, or stop counting altogether) to occur early or not at all.
  - The TxOUT pin may start in the wrong state if the user writes to TxCON register Bit [12].
  - When in retrigger mode, timer 1 will not function correctly. Input pulses on T0IN will cause counter to begin counting.
- 2. When the extension byte (mod field) is set to "11," the instructions listed in the following table will cause the CPU to hang. (There are faster versions of each instruction. These are not commonly used by compilers.)

| Instruction                             | Workaround                                  |
|-----------------------------------------|---------------------------------------------|
| 8D (LEA)                                | Use MOV register (89 or 8B)                 |
| 8F (POP memory)                         | Use POP register (0101_0xxx)                |
| C6 (MOV immediate8 to memory/register)  | Use MOV immediate8 to register (1011_0xxx)  |
| C7 (MOV immediate16 to memory/register) | Use MOV immediate16 to register (1011_1xxx) |
| FE (PUSH memory)                        | Use PUSH register (0101_0xxx)               |
| FF (PUSH memory)                        | Use PUSH register (0101_0xxx)               |

3. When the chip is put in SFNM mode for INT0 or INT1, the LVL bit is automatically set for those interrupts. There is no workaround.



# 11. Revision History

Table 25 presents the sequence of revisions to document IA211080214.

## **Table 25. Revision History**

| Date         | Revision | Description             | Page(s) |
|--------------|----------|-------------------------|---------|
| 30 July 2008 | 00       | First edition released. | NA      |
|              |          |                         |         |
|              |          |                         |         |



## 12. For Additional Information

The Innovasic Semiconductor IA186EB and IA188EB microcontrollers are form, fit, and function replacements for the original Intel® 80C186EB, 80C188EB, 80L186EB, and 80L188EB 16-bit high-integration embedded processors.

The Innovasic Support Team wants our information to be complete, accurate, useful, and easy to understand. Please feel free to contact our experts at Innovasic at any time with suggestions, comments, or questions.

Innovasic Support Team 3737 Princeton NE Suite 130 Albuquerque, NM 87107

(505) 883-5263 Fax: (505) 883-5477

Toll Free: (888) 824-4184

E-mail: support@innovasic.com Website: www.Innovasic.com

