# LB11988H

## Monolithic Digital IC Fan Motor Driver



### **Overview**

LB11988H is a motor driver IC optimal for driving the DC fan motors.

#### **Functions**

- Three-phase full-wave current linear drive
- Built-in current limiter circuit
- Built-in saturation prevention circuits in both the upper and lower sides of the output stage
- Forward/backward rotation direction setting circuit built in
- FG amplifier
- Thermal shutdown circuit

## **Specifications**

#### Absolute Maximum Ratings at Ta = 25°C

| Parameter                   | Symbol              | Conditions     | Ratings     | Unit |
|-----------------------------|---------------------|----------------|-------------|------|
| Maximum supply voltage      | V <sub>CC</sub> max |                | 24          | V    |
|                             | V <sub>S</sub> max  |                | 24          | V    |
| Maximum output current      | I <sub>O</sub> max  |                | 1.3         | А    |
| Allowable power dissipation | Pd max              | Independent IC | 0.8         | W    |
| Operating temperature       | Topr                |                | -30 to +85  | °C   |
| Storage temperature         | Tstg                |                | -55 to +150 | °C   |

Caution 1) Absolute maximum ratings represent the value which cannot be exceeded for any length of time.

Caution 2) Even when the device is used within the range of absolute maximum ratings, as a result of continuous usage under high temperature, high current, high voltage, or drastic temperature change, the reliability of the IC may be degraded. Please contact us for the further details.

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### Allowable Operating Ratings at Ta = 25°C

| Parameter            | Symbol            | Conditions          | Ratings    | Unit  |
|----------------------|-------------------|---------------------|------------|-------|
| Supply voltage       | ٧ <sub>S</sub>    |                     | 5 to 22    | V     |
|                      | V <sub>CC</sub>   |                     | 7 to 22    | V     |
| Hall input amplitude | V <sub>HALL</sub> | Between Hall inputs | ±30 to ±80 | mVo-p |

## **Electrical Characteristics** at Ta = 25°C, $V_{CC}$ = 12V, $V_S$ = 12V

| Devemeter                                                | Cumbal                      |                                                                                                       | Ratings |      |                    | 11   |
|----------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------|---------|------|--------------------|------|
| Parameter                                                | Symbol                      | Conditions                                                                                            | min     | typ  | max                | Unit |
| V <sub>CC</sub> current drain                            | ICC                         | $R_L = 560\Omega$ (Y)                                                                                 |         | 15   | 24                 | mA   |
| Output                                                   |                             |                                                                                                       |         |      |                    |      |
| Output saturation voltage                                | V <sub>O</sub> sat1         | $I_O = 500$ mA, Rf = 0.5 $\Omega$ , Sink + Source<br>(Saturation prevention function included)        |         | 2.1  | 2.6                | V    |
|                                                          | V <sub>O</sub> sat2         | $I_O = 1.0A$ , Rf = 0.5 $\Omega$ , Sink + Source<br>(Saturation prevention function included)         |         | 2.6  | 3.5                | V    |
| Output leakage current                                   | I <sub>O</sub> leak         |                                                                                                       |         |      | 1.0                | mA   |
| Hall amplifier                                           |                             |                                                                                                       |         |      |                    |      |
| Input offset voltage                                     | V <sub>off</sub> (HALL)     |                                                                                                       | -6      |      | +6                 | mV   |
| Input bias current                                       | V <sub>b</sub> (HALL)       | v <sub>IN</sub> , w <sub>IN</sub>                                                                     |         | 1    | 3                  | μA   |
| Common-mode input voltage                                | V <sub>CM</sub> (HALL)      |                                                                                                       | 3       |      | V <sub>CC</sub> -3 | V    |
| FR                                                       |                             |                                                                                                       |         |      |                    |      |
| Threshold voltage                                        | V <sub>FRTH</sub>           |                                                                                                       | 4       |      | 8                  | V    |
| Input bias current                                       | lb (FR)                     |                                                                                                       | -5      |      |                    | μA   |
| Current limiter                                          |                             |                                                                                                       |         |      |                    |      |
| LIM pin current limit level                              | LIM                         | Rf = $0.5\Omega$ , With the Hall input logic states fixed<br>(U, V, W = high, high, low)              |         | 1    |                    | A    |
| Saturation                                               |                             |                                                                                                       |         |      |                    |      |
| Saturation prevention circuit lower side voltage setting | V <sub>O</sub> sat<br>(DET) | $RL = 560\Omega$ (Y), $Rf = 0.5\Omega$ , The voltage between<br>each output and the corresponding Rf. |         | 0.28 |                    | V    |
| FG amplifier                                             |                             |                                                                                                       |         |      |                    |      |
| Upper side output saturation voltage                     | Vsatu (SH)                  |                                                                                                       | 11.8    |      |                    | V    |
| Lower side output saturation voltage                     | Vsatd (SH)                  |                                                                                                       |         |      | 0.3                | V    |
| Hysteresis                                               | Vhys                        |                                                                                                       |         | 23   |                    | mV   |
| TSD operating temperature                                | T-TSD                       | Design target value*                                                                                  |         | 170  |                    | °C   |

Note  $^{\star}$  : Items shown to be design target values in the conditions column are not measured.

## **Package Dimensions**

unit : mm (typ)

3234B





## **Pin Assignment**



#### **Truth Table and Control Functions**

|                                   |             |   | Hall input |   |    |  |
|-----------------------------------|-------------|---|------------|---|----|--|
|                                   | Source→Sink | U | V          | W | FR |  |
|                                   | $V\toW$     |   |            |   | Н  |  |
| 1                                 | $W\toV$     | Н | Н          | L | L  |  |
| 0                                 | $U\toW$     |   |            |   | Н  |  |
| 2                                 | $W\toU$     | Н | L          | L | L  |  |
| 0                                 | $U\toV$     |   |            |   | Н  |  |
| 3                                 | $V\toU$     | Н | L          | Н | L  |  |
|                                   | $W\toV$     |   |            |   | Н  |  |
| 4                                 | $V\toW$     | L | L          | Н | L  |  |
| l                                 | $W\toU$     |   |            |   | Н  |  |
| 5                                 | $U\toW$     | L | Н          | Н | L  |  |
| 6                                 | $V\toU$     |   |            | 1 | Н  |  |
| $6 \qquad \qquad U \rightarrow V$ | $U\toV$     | L | Н          | L | L  |  |

- Note : The "H" state for FR is defined as a voltage of 8V or higher, and the "L" state for FR is defined as a voltage of 4V or lower. (When  $V_{CC}$  = 12V.)
- Note : For the Hall inputs, the input high state is defined to be the state where the (+) input is higher than the corresponding (-) input by 0.01V or higher, and the input low state is defined to be the state where the (+) input is lower than the corresponding (-) input by 0.01V or higher.

Note : Since this drive technique is a 180° current application scheme, the phases other than the sink and the source phases will not turn off.

**Block Diagram** 



## LB11988H



| Pin No.                                                                          | Pin name                             | Function                                                                                                                 |  |  |
|----------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|
| 22                                                                               | GND                                  | Ground for circuits other than the output transistors.                                                                   |  |  |
| FRAME                                                                            |                                      | Note that the Rf pin will be at the lowest potential of the output transistors.                                          |  |  |
| 25                                                                               | FGOUT                                | This is the FG amplifier output pin. Internally, it is a resistive load. (Pull up)                                       |  |  |
| 23                                                                               | FR                                   | Forward/reverse switching pin                                                                                            |  |  |
| 20                                                                               | FC                                   | Corrects the frequency characteristics of the saturation prevention circuit loop and current limiter circuit.            |  |  |
| 17, 16                                                                           | U <sub>IN</sub> +, U <sub>IN</sub> ⁻ | U-phase Hall input. Logic high refers to the state where $IN^+ > IN^-$ .                                                 |  |  |
| 15, 12                                                                           | V <sub>IN</sub> +, V <sub>IN</sub> - | V-phase Hall input. Logic high refers to the state where $IN^+ > IN^-$ .                                                 |  |  |
| 11, 10                                                                           | W <sub>IN</sub> +, W <sub>IN</sub> - | W-phase Hall input. Logic high refers to the state where $IN^+ > IN^-$ .                                                 |  |  |
| 8                                                                                | V <sub>CC</sub>                      | Power supply provided to all IC internal circuits other than the output block.                                           |  |  |
|                                                                                  |                                      | This voltage must be stabilized so that ripple and noise do not enter the IC.                                            |  |  |
| 7                                                                                | ٧ <sub>S</sub>                       | Output block power supply                                                                                                |  |  |
| 6                                                                                | RF                                   | Used for output current detection. The current limiter circuit operates using the resistor (Rf) connected between this   |  |  |
|                                                                                  |                                      | pin and ground.                                                                                                          |  |  |
|                                                                                  |                                      | Note that the lower side saturation prevention circuit operates according to the voltage that appears on this pin.       |  |  |
|                                                                                  |                                      | Since the over-saturation level is set by this voltage, the level of the lower side saturation prevention circuit may be |  |  |
| degraded in the large current region if the value of Rf is made extremely small. |                                      |                                                                                                                          |  |  |
| 2                                                                                | UOUT                                 | U-phase Hall output.                                                                                                     |  |  |
| 1                                                                                | VOUT                                 | V-phase Hall output. (These pins include internal spark killer diodes.)                                                  |  |  |
| 28                                                                               | WOUT                                 | W-phase Hall output.                                                                                                     |  |  |

ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affimative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.