











bq25898C SLUSCH6B-MARCH 2016-REVISED MARCH 2017

# bg25898C I<sup>2</sup>C Controlled Single Cell 3-A Charger for High Input Voltage in Compact **DSBGA Package**

#### **Features**

- Operation as Slave Charger to Provide Fast Charging in Dual Charger Operation
- Simple Configuration with Minimum BOM
- High Efficiency 3-A, 1.5-MHz Switch Mode Buck Charge
  - 92% Charge Efficiency at 3 A and 94% Charge Efficiency at 2 A Charge Current
  - Optimize for High Voltage Input (9 V / 12 V)
  - Low Power PFM mode for Light Load Operations
- Single Input to Support USB Input and Adjustable High Voltage Adapters
  - Support 3.9-V to 14-V Input Voltage Range
  - Input Current Limit (100 mA to 3.25 A with 50mA resolution) to Support USB2.0, USB3.0 standard and High Voltage Adapters
  - Wide Input Dynamic Power Management (DPM) Range
- Highest Battery Discharge Efficiency with 5-m $\Omega$ **Battery MOSFET**
- Default Charge Disabled
- Integrated ADC for System Monitor (Input, System and Battery Voltage, Temperature, Charge Current)
- Flexible Autonomous and I<sup>2</sup>C Mode for Optimal System Performance
- Remote Battery Sensing
- High Integration includes all MOSFETs, Current Sensing and Loop Compensation
- High Accuracy
  - ±0.5% Charge Voltage Regulation
  - ±5% Charge Current Regulation
  - ±7.5% Input Current Regulation
- Safety
  - Thermal Regulation and Thermal Shutdown
  - Input UVLO/Overvoltage Protection
  - **Battery OVP**
  - Safety Timer

# 2 Applications

- **Smart Phone**
- Tablet PC
- Portable Internet Devices

### 3 Description

The bg25898C is a highly-integrated switch-mode battery charge management and system power path management device for single cell Li-lon and Lipolymer battery. The device supports high input voltage for charging. The low impedance power path optimizes switch-mode operation efficiency, reduces battery charging time and extends battery life during discharging phase. The I2C serial interface with charging and system settings makes the device a truly flexible solution. The bg25898C is available in a 2.8mm x 2.5mm 42-ball DSBGA package.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| bq25898C    | DSBGA (42) | 2.80 mm x 2.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic



Copyright © 2016, Texas Instruments Incorporated



# **Table of Contents**

| <ul><li>2 Ap</li><li>3 De</li><li>4 Re</li><li>5 De</li><li>6 Pin</li></ul> | atures 1 plications 1 scription 1 vision History 2 scription (Continued) 3 n Configuration and Functions 4                                                                                                                                                                                   | 9<br>10<br>11 | 8.3 Device Functional Modes  8.4 Register Map  Application and Implementation  9.1 Application Information  9.2 Typical Application Diagram  Power Supply Recommendations  Layout | 25<br>42<br>42<br>42    |
|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| 7.1<br>7.2<br>7.3<br>7.4<br>7.5<br>7.6<br>7.7                               | 3 Recommended Operating Conditions       6         4 Thermal Information       6         5 Electrical Characteristics       6         6 Timing Requirements       9         7 Typical Characteristics       10         tailed Description       12         Functional Block Diagram       13 |               | 11.1 Layout Guidelines                                                                                                                                                            | 46 47 47 es 47 47 47 47 |
|                                                                             | ision History<br>from Revision A (December 2016) to Revision B                                                                                                                                                                                                                               |               | P                                                                                                                                                                                 | •age                    |
| Full da                                                                     | ata sheet to product folder                                                                                                                                                                                                                                                                  |               |                                                                                                                                                                                   | 1                       |

| Changes from Original (March 2016) to Revision A                                                    | Page |
|-----------------------------------------------------------------------------------------------------|------|
| Added Battery MOSFET to Highest Battery Discharge Efficiency Feature                                | 1    |
| Changed Integrated ADC for System Monitor Feature                                                   |      |
| Changed charge disabled to both fast charge and precharge disabled                                  | 3    |
| Changed PG to $\overline{\text{PG}}$ in Description                                                 |      |
| Changed anode to cathode in BTST                                                                    |      |
| Changed cathode to anode in REGN                                                                    |      |
| Deleted I <sub>(BOOST)</sub> from Electrical Characteristics                                        |      |
| Changed falling to rising in t <sub>ACOV RISING</sub> test conditions in Electrical Characteristics |      |
| Changed 128 mA to 0 mA (precharge disabled) in Table 2                                              |      |
| Changed 128 mA to 0 mA (precharge disabled) in Table 3                                              | 17   |
| Changed Fast Charge Current from 4032 mA to 3008 mA in Figure 10                                    | 18   |
| Changed charge to both fast charge and precharge in Table 10                                        |      |
| Changed 128mA (0001) to 0mA when REG04[5:0] = 000000 in Table 11                                    |      |
| Changed REG09 bits 5 - 2 from R/W to R                                                              |      |
| Changed bit 5 in Table 15                                                                           |      |
| Changed REG0B bit1 from x to 1                                                                      |      |
| Added note to Figure 40                                                                             |      |



### 5 Description (Continued)

The bq25898C is a highly-integrated 3-A switch-mode battery charge management device for single cell Li-lon and Li-polymer battery. As a tiny and cost-effective device, it can also be configured as slave charger to provide fast charging in dual charger applications.

It features fast charging with high input voltage support for a wide range of smartphone, tablet and portable devices. Its low impedance power path optimizes switch-mode operation efficiency, reduces battery charging time and extends battery life during discharging phase. The solution is highly integrated with input reverse-blocking FET (RBFET,Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and integrated charge current sensing. It also integrates the bootstrap diode for the high-side gate drive and battery monitor for simplified system design. The I2C serial interface with charging and system settings makes the device a truly flexible solution.

The device supports a wide range of input sources, including standard USB host port, USB charging port, and USB compliant adjustable high voltage adapter. To set the default input current limit, the device takes the result from detection circuit in the system, such as USB PHY device. The device is compliant with USB 2.0 and USB 3.0 power spec with input current and voltage regulation.

The default charge current is set to 0 mA (both fast charge and precharge disabled). Once charge is enabled, the device may initiate and complete a charging cycle with software control.

The charger provides various safety features for battery charging and system operations, charging safety timer and overvoltage/overcurrent protections. The thermal regulation reduces charge current when the junction temperature exceeds 120°C (programmable). The STAT output reports the charging status and any fault conditions. The  $\overline{PG}$  output indicates if a good power source is present. The INT immediately notifies host when fault occurs.

The device is available in a 2.80 mm x 2.50 mm 42-ball DSBGA package.



# 6 Pin Configuration and Functions



### **Pin Functions**

| P    | PIN   | TYPE(1) | DECORIDATION                                                                                                                                                                                                                                              |
|------|-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO.   | IYPE    | DESCRIPTION                                                                                                                                                                                                                                               |
| VBUS | E3-G3 | Р       | Charger Input Voltage. The internal n-channel reverse block MOSFET (RBFET) is connected between VBUS and PMID with VBUS on source. Place a 1-uF ceramic capacitor from VBUS to PGND and place it as close as possible to IC.                              |
| PSEL | C3    | DI      | Power source selection input. High indicates a USB host source and Low indicates an adapter source.                                                                                                                                                       |
| PG   | D3    | DO      | Open drain active low power good indicator. Connect to the pull up rail via 10-kohm resistor. LOW indicates a good input source if the input voltage is within VVBUS_OP, above SLEEP mode threshold (VSLEEPZ), and current limit is above IBATSRC (30mA). |
| STAT | G1    | DO      | Open-drain interrupt output. Connect to the INT to a logic rail via 10-kohm resistor. The INT pin sends active low, 256-us pulse to host to report charger device status and fault.                                                                       |
| SCL  | A3    | DI      | I2C Interface clock. Connect SCL to the logic rail through a 10-k $\Omega$ resistor.                                                                                                                                                                      |
| SDA  | В3    | DIO     | I2C Interface data. Connect SDA to the logic rail through a 10-k $\Omega$ resistor.                                                                                                                                                                       |
| INT  | F2    | DO      | Open-drain Interrupt Output. Connect the INT to a logic rail via 10-k $\Omega$ resistor. The INT pin sends active low, 256- $\mu$ s pulse to host to report charger device status and fault.                                                              |
| CE   | B4    | DI      | Active low charge enable pin. Battery charging is enabled when CHG_CONFIG = 1 and CE pin = Low. CE pin must be pulled High or Low.                                                                                                                        |
| NC   | B5-B6 |         | No connect. Float the pin.                                                                                                                                                                                                                                |
| BAT  | A1-E1 | Р       | Battery connection point to the positive terminal of the battery pack. The internal current sensing circuitry is connected between SYS and BAT. Connect a 10uF closely to the BAT pin.                                                                    |

(1) DI (Digital Input), DO (Digital Output), DIO (Digital Input/Output), AI (Analog Input), AO (Analog Output), AIO (Analog Input/Output)



### Pin Functions (continued)

| P      | IN                 | TYPE(1)   | DECORIDATION                                                                                                                                                                                                                                                                                                                                |
|--------|--------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | NO.                | I I YPE " | DESCRIPTION                                                                                                                                                                                                                                                                                                                                 |
| SYS    | A2-E2              | Р         | Converter output connection point. The internal current sensing circuitry is connected between SYS and BAT. Connect a 20uF closely to the SYS pin.                                                                                                                                                                                          |
| PGND   | C4,C6-<br>G6,A4,G2 | Р         | Power ground connection for high-current power converter node. Internally, PGND is connected to the source of the n-channel LSFET. On PCB layout, connect directly to ground connection of input and output capacitors of the charger. A single point connection is recommended between power PGND and the analog GND near the IC PGND pin. |
| SW     | C5-G5              | Р         | Switching node connecting to output inductor. Internally SW is connected to the source of the n-channel HSFET and the drain of the n-channel LSFET. Connect the $0.047\mu F$ bootstrap capacitor from SW to BTST.                                                                                                                           |
| BTST   | A6                 | Р         | PWM high side driver positive supply. Internally, the BTST is connected to the cathode of the boost-strap diode. Connect the $0.047\mu F$ bootstrap capacitor from SW to BTST.                                                                                                                                                              |
| REGN   | A5                 | Р         | PWM low side driver positive supply output. Internally, REGN is connected to the anode of the boost-strap diode. Connect a 4.7µF (10 V rating) ceramic capacitor from REGN to analog GND. The capacitor should be placed close to the IC.                                                                                                   |
| PMID   | D4-G4              | DO        | Connected to the drain of the reverse blocking MOSFET (RBFET) and the drain of HSFET. Given the total input capacitance, put 1µF on VBUS to PGND, and the rest capacitance on PMID to PGND.                                                                                                                                                 |
| BATSEN | F1                 | Al        | Remote battery sense input. The typical pin resistance is 800 kΩ. Connect as close to battery as possible.                                                                                                                                                                                                                                  |

# 7 Specifications

### 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

| over operating nee-an temperature is        | ago (aoo o aooo notou)             | BAILI                                                                                                                                                                                                                                                     | BAAV | VALUE |
|---------------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
|                                             |                                    | MIN                                                                                                                                                                                                                                                       | WAX  | VALUE |
|                                             | VBUS (converter not switching)     | -2                                                                                                                                                                                                                                                        | 22   | V     |
| Voltage range (with respect to GND)         | PMID (converter not switching)     | -0.3                                                                                                                                                                                                                                                      | 22   | V     |
|                                             | STAT                               | -0.3                                                                                                                                                                                                                                                      | 20   | V     |
|                                             | PG                                 | -0.3                                                                                                                                                                                                                                                      | 7    | V     |
|                                             | PSEL                               | -0.3                                                                                                                                                                                                                                                      | 7    | V     |
|                                             | BTST                               | -0.3                                                                                                                                                                                                                                                      | 20   | V     |
|                                             | SW                                 | -3                                                                                                                                                                                                                                                        | 16   | V     |
|                                             | BAT, SYS (converter not switching) | -0.3                                                                                                                                                                                                                                                      | 6    | V     |
|                                             | SDA, SCL, INT, REGN, CE            | -0.3                                                                                                                                                                                                                                                      | 7    | V     |
|                                             | BTST TO SW                         | -0.3                                                                                                                                                                                                                                                      | 7    | V     |
|                                             | PGND to GND                        | BUS (converter not switching)  -2 22  MID (converter not switching)  -0.3 22  AT -0.3 20  -0.3 7  BEL -0.3 7  ST -0.3 20  V -3 16  AT, SYS (converter not switching)  -0.3 6  DA, SCL, INT, REGN, CE -0.3 7  SND to GND -0.3 0.3  ATSEN -0.3 7  T, STAT 6 | V    |       |
|                                             | BATSEN                             | -0.3                                                                                                                                                                                                                                                      | 7    | V     |
| Output aink ourropt                         | INT, STAT                          |                                                                                                                                                                                                                                                           | 6    | mA    |
| Output sink current                         | PG                                 |                                                                                                                                                                                                                                                           | 6    | mA    |
| Junction temperature                        |                                    | -40                                                                                                                                                                                                                                                       | 150  | °C    |
| Storage temperature range, T <sub>stg</sub> |                                    | -65                                                                                                                                                                                                                                                       | 150  | °C    |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.

# 7.2 ESD Ratings

|                  |                         |                                                                                | VALUE | UNIT |
|------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                  |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 | V    |
| V <sub>ESD</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



7.3 Recommended Operating Conditions

|                  |                                          | MIN    | MAX                         | UNIT |
|------------------|------------------------------------------|--------|-----------------------------|------|
| V <sub>IN</sub>  | Input voltage                            | 3.9    | 14 <sup>(1)</sup>           | ٧    |
| I <sub>IN</sub>  | Input current (VBUS)                     |        | 3.25                        | Α    |
| I <sub>SYS</sub> | Output current (SW)                      |        | 3                           | Α    |
| $V_{BAT}$        | Battery voltage                          |        | 4.608                       | ٧    |
|                  | Fast charging current                    |        | 3                           | Α    |
| I <sub>BAT</sub> |                                          | Up to  | 6 (continuos)               | Α    |
| 'DAI             | Discharging current with internal MOSFET | (Up to | 9 (peak)<br>1 sec duration) | Α    |
| T <sub>A</sub>   | Operating free-air temperature range     | -40    | 85                          | °C   |

<sup>(1)</sup> The inherent switching noise voltage spikes should not exceed the absolute maximum rating on either the BTST or SW pins. A tight layout minimizes switching noise.

### 7.4 Thermal Information

|                    |                                              | bq25898C    |      |
|--------------------|----------------------------------------------|-------------|------|
|                    | THERMAL METRIC <sup>(1)</sup>                | YFF (DSBGA) | UNIT |
|                    |                                              | 42-BALL     |      |
| $R_{\theta JA}$    | Junction-to-ambient thermal resistance       | 53.5        | °C/W |
| $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance    | 0.2         | °C/W |
| $R_{\theta JB}$    | Junction-to-board thermal resistance         | 8.2         | °C/W |
| ΨЈТ                | Junction-to-top characterization parameter   | 0.9         | °C/W |
| ΨЈВ                | Junction-to-board characterization parameter | 8.2         | °C/W |
| $R_{\theta JCbot}$ | Junction-to-case (bottom) thermal resistance | N/A         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 7.5 Electrical Characteristics

 $V_{VBUS\_UVLOZ} < V_{VBUS} < V_{ACOV}$  and  $V_{VBUS} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}C$  to 125°C and  $T_J = 25^{\circ}C$  for typical values (unless otherwise noted)

|                          | PARAMETER                                                 | TEST CONDITIONS                                                                                                  | MIN  | TYP   | MAX  | UNIT |
|--------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------|-------|------|------|
| QUIESCENT CU             | RRENTS                                                    | 1                                                                                                                |      |       | ,    |      |
|                          | Battery discharge current (BAT, SW, SYS) in buck mode     | V <sub>BAT</sub> = 4.2 V, V <sub>(VBUS)</sub> < V <sub>(UVLO)</sub> , leakage between BAT and VBUS               |      |       | 5    | μА   |
| I <sub>BAT</sub>         |                                                           | High-Z Mode, No VBUS, BATFET Disabled (REG09[5] = 1), Battery Monitor Disabled, T <sub>J</sub> < 85°C            |      | 12    | 23   | μА   |
|                          |                                                           | High-Z Mode, No VBUS, BATFET Enabled (REG09[5] = 0), Battery Monitor Disabled, T <sub>J</sub> < 85°C             |      | 32    | 5    | μА   |
| 1                        | Input supply current (VBUS) in buck mode when High-Z mode | V <sub>(VBUS)</sub> = 5 V, High-Z Mode, No Battery,<br>Battery Monitor Disabled                                  |      | 15 35 | 35   | μΑ   |
| I <sub>(VBUS_HIZ)</sub>  | is enabled                                                | V <sub>(VBUS)</sub> = 12 V, High-Z Mode, No Battery,<br>Battery Monitor Disabled                                 |      | 25    | 50   | μΑ   |
|                          |                                                           | V <sub>BUS</sub> > V <sub>(UVLO)</sub> , V <sub>BUS</sub> > V <sub>BAT</sub> , Converter not switching           |      | 1.5   | 3    | mA   |
| $I_{(VBUS)}$             | Input supply current ( $V_{\text{BUS}}$ ) in buck mode    | $V_{BUS} > V_{(UVLO)}, V_{BUS} > V_{BAT}, Converter$<br>switching, $V_{BAT} = 3.2V, I_{SYS} = 0A$                |      | 3     |      | mA   |
|                          |                                                           | $V_{BUS} > V_{(UVLO)}, V_{BUS} > V_{BAT},$ Converter switching, $V_{BAT} = 3.8 \text{ V}, I_{SYS} = 0 \text{ A}$ |      | 3     |      | mA   |
| VBUS/BAT POW             | /ER UP                                                    |                                                                                                                  |      |       | •    |      |
| V <sub>(VBUS_OP)</sub>   | VBUS operating range                                      |                                                                                                                  | 3.9  |       | 14   | V    |
| $V_{(VBUS\_UVLOZ)}$      | VBUS for active I <sup>2</sup> C, no battery              |                                                                                                                  | 3.6  |       |      | V    |
| V <sub>(SLEEP)</sub>     | Sleep mode falling threshold                              |                                                                                                                  | 25   | 65    | 120  | mV   |
| V <sub>(SLEEPZ)</sub>    | Sleep mode rising threshold                               |                                                                                                                  | 130  | 250   | 370  | mV   |
| V                        | VBUS over-voltage rising threshold                        |                                                                                                                  | 13.9 |       | 14.6 | ٧    |
| $V_{(ACOV)}$             | VBUS over-voltage falling threshold                       |                                                                                                                  | 13.3 |       | 13.9 | ٧    |
| t <sub>ACOV_RISING</sub> | ACOV rising deglitch                                      | V <sub>VBUS</sub> rising                                                                                         |      | 1     |      | μs   |



# **Electrical Characteristics (continued)**

 $V_{VBUS\_UVLOZ} < V_{VBUS} < V_{ACOV}$  and  $V_{VBUS} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}C$  to 125°C and  $T_J = 25^{\circ}C$  for typical values (unless otherwise noted)

|                              | PARAMETER                                                | TEST CONDITIONS                                                                                                                          | MIN      | TYP                               | MAX                                                                                                                                                     | UNIT      |
|------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| t <sub>ACOV_FALLING</sub>    | ACOV falling deglitch                                    | V <sub>VBUS</sub> falling                                                                                                                |          | 1                                 |                                                                                                                                                         | ms        |
| V <sub>BAT(UVLOZ)</sub>      | Battery for active I <sup>2</sup> C, no VBUS             |                                                                                                                                          | 2.3      |                                   |                                                                                                                                                         | V         |
| V <sub>BAT(DPL)</sub>        | Battery depletion falling threshold                      |                                                                                                                                          | 2.15     |                                   | 2.5                                                                                                                                                     | V         |
| V <sub>BAT(DPLZ)</sub>       | Battery depletion rising threshold                       |                                                                                                                                          | 2.35     |                                   |                                                                                                                                                         | V         |
| V <sub>(VBUSMIN)</sub>       | Bad adapter detection threshold                          |                                                                                                                                          |          | 3.8                               |                                                                                                                                                         | V         |
| I <sub>(BADSRC)</sub>        | Bad adapter detection current source                     |                                                                                                                                          |          | 30                                |                                                                                                                                                         | mA        |
| POWER-PATH MA                | •                                                        |                                                                                                                                          | ·        |                                   |                                                                                                                                                         | 1117 (    |
|                              |                                                          | I <sub>(SYS)</sub> = 0 A, V <sub>BAT</sub> > V <sub>SYS(MIN)</sub> , BATFET Disabled (REG09[5]=1)                                        |          | V <sub>BAT</sub> +<br>50 mV       |                                                                                                                                                         | V         |
| $V_{SYS}$                    | Typical system regulation voltage                        | Isys = 0 A, V <sub>BAT</sub> < V <sub>SYS(MIN)</sub> , BATFET<br>Disabled (REG09[5]=1)                                                   | <u>,</u> | V <sub>SYS(MIN)</sub> +<br>250 mV |                                                                                                                                                         | ٧         |
| V <sub>SYS(MIN)</sub>        | Minimum DC system voltage output                         | V <sub>BAT</sub> < V <sub>SYS(MIN)</sub> , SYS_MIN = 3.5 V<br>(REG03[3:1] = 101), I <sub>SYS</sub> = 0 A                                 | 3.60     | 3.75                              |                                                                                                                                                         | ٧         |
| V <sub>SYS(MAX)</sub>        | Maximum DC system voltage output                         | V <sub>BAT</sub> = 4.35 V, SYS_MIN = 3.5 V<br>(REG03[3:1] = 101), I <sub>SYS</sub> = 0 A                                                 |          | 4.40                              | 4.42                                                                                                                                                    | ٧         |
| R                            | Top reverse blocking MOSFET(RBFET) on-resistance between | $T_J = -40^{\circ}\text{C} - 85^{\circ}\text{C}$                                                                                         |          | 28                                | 40                                                                                                                                                      | $m\Omega$ |
| H <sub>ON(RBFET)</sub>       | VBUS and PMID                                            | T <sub>J</sub> = -40°C - 125°C                                                                                                           |          | 28                                | 47                                                                                                                                                      | $m\Omega$ |
| R                            | Top switching MOSFET (HSFET) on-resistance between PMID  | $T_J = -40^{\circ}\text{C} - 85^{\circ}\text{C}$                                                                                         |          | 24                                | 33                                                                                                                                                      | mΩ        |
| R <sub>ON(HSFET)</sub>       | and SW                                                   | T <sub>J</sub> = -40°C - 125°C                                                                                                           |          | 24                                | 40                                                                                                                                                      | $m\Omega$ |
| В                            | Bottom switching MOSFET (LSFET) on-resistance between    | T <sub>J</sub> = -40°C - 85°C                                                                                                            |          | 12                                | 18                                                                                                                                                      | mΩ        |
| R <sub>ON(LSFET)</sub>       | SW and GND                                               | T <sub>J</sub> = -40°C - 125°C                                                                                                           |          | 12                                | 21                                                                                                                                                      | mΩ        |
| V <sub>(FWD)</sub>           | BATFET forward voltage in supplement mode                | BAT discharge current 10 mA                                                                                                              |          | 30                                |                                                                                                                                                         | mV        |
| BATTERY CHARG                | GER                                                      |                                                                                                                                          |          |                                   |                                                                                                                                                         |           |
| V <sub>BAT(REG_RANGE)</sub>  | Typical charge voltage range                             |                                                                                                                                          | 3.840    |                                   | 4.608                                                                                                                                                   | V         |
| V <sub>BAT(REG STEP)</sub>   | Typical charge voltage step                              |                                                                                                                                          |          | 16                                |                                                                                                                                                         | mV        |
| V <sub>BAT(REG)</sub>        | Charge voltage resolution accuracy                       | V <sub>BAT</sub> = 4.208 V (REG06[7:2] = 010111) or<br>V <sub>BAT</sub> = 4.352 V (REG06[7:2] = 100000)<br>T <sub>J</sub> = -40°C - 85°C | -0.5%    |                                   | 0.5%                                                                                                                                                    |           |
| I <sub>(CHG_REG_RANGE)</sub> | Typical fast charge current regulation range             |                                                                                                                                          | 0        |                                   | 3008                                                                                                                                                    | mA        |
| I <sub>(CHG_REG_STEP)</sub>  | Typical fast charge current regulation step              |                                                                                                                                          |          | 64                                |                                                                                                                                                         | mA        |
|                              | Foot charge a week to a dation account.                  | $V_{BAT}$ = 3.1 V or 3.8 V, $I_{CHG}$ = 256 mA $T_{J}$ = -40°C - 85°C                                                                    | -20%     |                                   | 20%                                                                                                                                                     |           |
| I(CHG_REG_ACC)               | Fast charge current regulation accuracy                  | $V_{BAT}$ = 3.1 V or 3.8 V, $I_{CHG}$ = 1792 mA $T_{J}$ = -40°C - 85°C                                                                   | -5%      |                                   | 2.5<br>2.7<br>4.42<br>40<br>47<br>33<br>40<br>18<br>21<br>4.608<br>0.5%<br>3008                                                                         |           |
|                              | Battery LOWV falling threshold                           | Fast charge to precharge, BATLOWV (REG06[1]) = 1                                                                                         | 2.6      | 2.8                               | 2.5   2.7   3   3   3   4   4   4   20%   1024   4   20%   20%   10   10   10   10   10   10   10                                                       | V         |
| V                            | Battery LOWV rising threshold                            | Precharge to fast charge, BATLOWV (REG06[1]) = 1 (Typical 200-mV hysteresis)                                                             | 2.8      | 3.0                               |                                                                                                                                                         | ٧         |
| V <sub>BAT(LOWV)</sub>       | Battery LOWV falling threshold                           | Fast charge to precharge, BATLOWV (REG06[1]) = 0                                                                                         | 2.5      | 2.6                               | 2.7                                                                                                                                                     | V         |
|                              | Battery LOWV rising threshold                            | Precharge to fast charge, BATLOWV<br>(REG06[1]) = 0<br>(Typical 200-mV hysteresis)                                                       | 2.7      | 2.8                               | 2.5<br>2.7<br>2.7<br>4.42<br>40<br>47<br>33<br>40<br>18<br>21<br>4.608<br>0.5%<br>3008<br>20%<br>5%<br>2.9<br>3.15<br>2.7<br>2.9<br>1024<br>20%<br>1024 | ٧         |
| I <sub>(PRECHG_RANGE)</sub>  | Precharge current range                                  |                                                                                                                                          | 64       |                                   | 1024                                                                                                                                                    | mA        |
| I <sub>(PRECHG_STEP)</sub>   | Typical precharge current step                           |                                                                                                                                          |          | 64                                |                                                                                                                                                         | mA        |
| I <sub>(PRECHG_ACC)</sub>    | Precharge current accuracy                               | V <sub>BAT</sub> = 2.6 V, I <sub>PRECHG</sub> = 256 mA                                                                                   | -20%     |                                   | 20%                                                                                                                                                     |           |
| I <sub>(TERM_RANGE)</sub>    | Termination current range                                |                                                                                                                                          | 64       |                                   | 1024                                                                                                                                                    | mA        |
| I <sub>(TERM_STEP)</sub>     | Typical termination current step                         |                                                                                                                                          | ·        | 64                                |                                                                                                                                                         | mA        |
| I <sub>(TERM_ACC)</sub>      | Termination current accuracy                             | I <sub>TERM</sub> = 256 mA, I <sub>CHG</sub> ≤ 1344 mA<br>T <sub>J</sub> = -20°C - 85°C                                                  | -20%     |                                   | 20%                                                                                                                                                     |           |
|                              | ·                                                        | I <sub>TERM</sub> = 256 mA, I <sub>CHG</sub> > 1344 mA<br>T <sub>J</sub> = -20°C - 85°C                                                  | -20%     |                                   | 20%                                                                                                                                                     |           |
| V <sub>(SHORT)</sub>         | Battery short voltage                                    | VBAT falling                                                                                                                             |          | 2.0                               |                                                                                                                                                         | V         |
| $V_{(SHORT\_HYST)}$          | Battery short voltage hysteresis                         | VBAT rising                                                                                                                              |          | 200                               |                                                                                                                                                         | mV        |
| I <sub>(SHORT)</sub>         | Battery short current                                    | VBAT < 2.2 V                                                                                                                             |          | 110                               |                                                                                                                                                         | mA        |
| V                            | Recharge threshold below V-                              | $V_{BAT}$ falling, VRECHG (REG06[0] = 0) = 0                                                                                             |          | 100                               | 2.7  4.42  40  47  33  40  18  21  4.608  0.5%  3008  20%  5%  2.9  3.15  2.7  2.9  1024  20%  1024                                                     | mV        |
| V <sub>(RECHG)</sub>         | Recharge threshold below V <sub>BATREG</sub>             | $V_{BAT}$ falling, VRECHG (REG06[0] = 0) = 0<br>$V_{BAT}$ falling, VRECHG (REG06[0] = 0) = 1                                             |          | 200                               |                                                                                                                                                         |           |



# **Electrical Characteristics (continued)**

 $V_{VBUS\_UVLOZ} < V_{VBUS} < V_{ACOV}$  and  $V_{VBUS} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}C$  to 125°C and  $T_J = 25^{\circ}C$  for typical values (unless otherwise noted)

|                             | PARAMETER                                                                       | TEST CONDITIONS                                                           | MIN                  | TYP  | MAX   | UNIT      |
|-----------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------|------|-------|-----------|
| R <sub>ON(BATFET)</sub>     | SYS-BAT MOSFET (BATFET) on-resistance                                           | T <sub>J</sub> = 25°C                                                     |                      | 5    | 7     | $m\Omega$ |
| **ON(BATFET)                | OTO BY TIMOOF ET (BY TIE ET) ON TOSIOLATIO                                      | T <sub>J</sub> = -40°C - 125°C                                            | <u> </u>             | 5    | 10    | mΩ        |
| R <sub>BATSEN</sub>         | BATSEN input resistance                                                         |                                                                           |                      | 800  |       | kΩ        |
| INPUT VOLTAGE               | CURRENT REGULATION                                                              |                                                                           |                      |      |       |           |
| $V_{IN(DPM\_RANGE)}$        | Typical input voltage regulation range                                          |                                                                           | 3.9                  |      | 15.3  | V         |
| $V_{IN(DPM\_STEP)}$         | Typical input voltage regulation step                                           |                                                                           |                      | 100  |       | mV        |
| V <sub>IN(DPM_ACC)</sub>    | Input voltage regulation accuracy                                               | VINDPM = 4.4 V, 7.8 V, 10.8 V                                             | -3%                  |      | 3%    |           |
| I <sub>IN(DPM_RANGE)</sub>  | Typical input current regulation range                                          |                                                                           | 100                  |      | 3250  | mA        |
| I <sub>IN(DPM_STEP)</sub>   | Typical input current regulation step                                           |                                                                           |                      | 50   |       | mA        |
| I <sub>IN(DPM100_ACC)</sub> | Input current 100mA regulation accuracy $V_{BAT} = 5V$ , current pulled from SW | IINLIM (REG00[5:0]) = 100 mA                                              | 85                   | 90   | 100   | mA        |
| 1                           |                                                                                 | USB150, IINLIM (REG00[5:0]) = 150 mA                                      | 125                  | 135  | 150   | mA        |
| İ                           | Input current regulation accuracy                                               | USB500, IINLIM (REG00[5:0]) = 500 mA                                      | 440                  | 470  | 500   | mA        |
| I <sub>IN(DPM_ACC)</sub>    | V <sub>BAT</sub> = 5V, current pulled from SW                                   | USB900, IINLIM (REG00[5:0]) = 900 mA                                      | 750                  | 825  | 900   | mA        |
|                             |                                                                                 | Adapter 1.5 A, IINLIM (REG00[5:0]) = 1500 mA                              | 1300                 | 1400 | 1500  | mA        |
| I <sub>IN(START)</sub>      | Input current regulation during system start up                                 | $V_{SYS} = 2.2 \text{ V}, \text{ IINLIM (REG00[5:0])} \ge 200 \text{ mA}$ |                      |      | 200   | mA        |
| BAT OVER-VOLT               | TAGE/CURRENT PROTECTION                                                         |                                                                           |                      |      |       |           |
| $V_{BAT(OVP)}$              | Battery over-voltage threshold                                                  | $V_{\text{BAT}}$ rising, as percentage of $V_{\text{BAT}(\text{REG})}$    |                      | 104% |       |           |
| $V_{BAT(OVP\_HYST)}$        | Battery over-voltage hysteresis                                                 | $V_{\text{BAT}}$ falling, as percentage of $V_{\text{BAT}(\text{REG})}$   |                      | 2%   |       |           |
| I <sub>BAT(FET_OCP)</sub>   | System over-current threshold                                                   |                                                                           | 9                    |      |       | Α         |
| THERMAL REGU                | ILATION AND THERMAL SHUTDOWN                                                    |                                                                           |                      |      | •     |           |
| T <sub>REG</sub>            | Junction temperature regulation accuracy                                        | REG08[1:0] = 11                                                           |                      | 120  |       | °C        |
| T <sub>SHUT</sub>           | Thermal shutdown rising temperature                                             | Temperature rising                                                        |                      | 160  |       | °C        |
| T <sub>SHUT(HYS)</sub>      | Thermal shutdown hysteresis                                                     | Temperature falling                                                       |                      | 30   |       | °C        |
| PWM                         |                                                                                 |                                                                           |                      |      |       |           |
| F <sub>sw</sub>             | PWM switching frequency, and digital clock                                      | Oscillator frequency                                                      | 1.32                 |      | 1.68  | MHz       |
| D <sub>MAX</sub>            | Maximum PWM duty cycle                                                          |                                                                           |                      | 97%  |       |           |
| REGN LDO                    |                                                                                 |                                                                           |                      |      |       |           |
| V                           | DECNUEDO sostantinalta ara                                                      | $V_{(VBUS)} = 9 \text{ V}, I_{(REGN)} = 40 \text{ mA}$                    | 5.6                  | 6    | 6.4   | ٧         |
| $V_{(REGN)}$                | REGN LDO output voltage                                                         | V <sub>(VBUS)</sub> = 5 V, I <sub>(REGN)</sub> = 20 mA                    | 4.7                  | 4.8  |       | V         |
| I <sub>(REGN)</sub>         | REGN LDO current limit                                                          | V <sub>(VBUS)</sub> = 9 V, V <sub>(REGN)</sub> = 3.8 V                    | 50                   |      |       | mA        |
| ANALOG-TO-DIG               | GITAL CONVERTER (ADC)                                                           |                                                                           |                      |      | •     |           |
| RES                         | Resolution                                                                      | Rising threshold                                                          |                      | 7    |       | bits      |
| M                           | T. minel heather wellen a manne                                                 | $V_{(VBUS)} > V_{BAT} + V_{(SLEEP)}$                                      | 2.304                |      | 4.848 | V         |
| V <sub>BAT(RANGE)</sub>     | Typical battery voltage range                                                   | $V_{(VBUS)} < V_{BAT} + V_{(SLEEP)}$                                      | V <sub>SYS_MIN</sub> |      | 4.848 | V         |
| V <sub>(BAT_RES)</sub>      | Typical battery voltage resolution                                              |                                                                           |                      | 20   |       | mV        |
| V                           | <del>-</del>                                                                    | $V_{(VBUS)} > V_{BAT} + V_{(SLEEP)}$                                      | 2.304                |      | 4.848 | V         |
| V <sub>(SYS_RANGE)</sub>    | Typical system voltage range                                                    | $V_{(VBUS)} < V_{BAT} + V_{(SLEEP)}$                                      | V <sub>SYS_MIN</sub> |      | 4.848 | V         |
| V <sub>(SYS_RES)</sub>      | Typical system voltage resolution                                               |                                                                           |                      | 20   |       | mV        |
| V <sub>(VBUS_RANGE)</sub>   | Typical V <sub>VBUS</sub> voltage range                                         | $V_{(VBUS)} > V_{BAT} + V_{(SLEEP)}$                                      | 2.6                  |      | 15.3  | V         |
| V <sub>(VBUS_RES)</sub>     | Typical V <sub>VBUS</sub> voltage resolution                                    |                                                                           |                      | 100  |       | mV        |
| I <sub>BAT(RANGE)</sub>     | Typical battery charge current range                                            | $V_{(VBUS)} > V_{BAT} + V_{(SLEEP)}$ and $V_{BAT} > V_{BAT(SHORT)}$       | 0                    |      | 3.008 | Α         |
| I <sub>BAT(RES)</sub>       | Typical battery charge current resolution                                       |                                                                           |                      | 50   |       | mA        |
| LOGIC I/O PIN (             | E, PSEL)                                                                        |                                                                           |                      |      |       |           |
| V <sub>IH</sub>             | Input high threshold level                                                      |                                                                           | 1.3                  |      |       | V         |
| V <sub>IL</sub>             | Input low threshold level                                                       |                                                                           |                      |      | 0.4   | V         |
| I <sub>IN(BIAS)</sub>       | High level leakage current                                                      | Pull-up rail 1.8 V                                                        |                      |      | 1     | μΑ        |
| LOGIC I/O PIN (II           | NT, STAT, <del>PG</del> )                                                       |                                                                           |                      |      | I     |           |
| V <sub>OL</sub>             | Output low threshold level                                                      | Sink Current = 5 mA, Sink current                                         |                      |      | 0.4   | ٧         |
| I <sub>OUT_BIAS</sub>       | High level leakage current                                                      | Pull-up rail 1.8 V                                                        |                      |      | 1     | μА        |
| I2C INTERFACE               |                                                                                 |                                                                           |                      |      |       |           |
| V <sub>IH</sub>             | Input high threshold level, SCL and SDA                                         | Pull-up rail 1.8 V                                                        | 1.3                  |      |       | ٧         |
| V <sub>IL</sub>             | Input low threshold level                                                       | Pull-up rail 1.8 V                                                        |                      |      | 0.4   | V         |
| *                           | · · · · · · · · · · · · · · · · · · ·                                           |                                                                           |                      |      |       |           |



# **Electrical Characteristics (continued)**

 $V_{VBUS\_UVLOZ} < V_{VBUS} < V_{ACOV}$  and  $V_{VBUS} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}C$  to 125°C and  $T_J = 25^{\circ}C$  for typical values (unless otherwise noted)

|                   | PARAMETER                  | TEST CONDITIONS                   | MIN | TYP | MAX | UNIT |
|-------------------|----------------------------|-----------------------------------|-----|-----|-----|------|
| $V_{OL}$          | Output low threshold level | Sink Current = 5 mA, Sink current |     |     | 0.4 | V    |
| I <sub>BIAS</sub> | High level leakage current | Pull-up rail 1.8 V                |     |     | 1   | μΑ   |

### 7.6 Timing Requirements

| 7.0 111111          | ng nequirements                                      |                                                   |      |      |      |      |
|---------------------|------------------------------------------------------|---------------------------------------------------|------|------|------|------|
|                     |                                                      |                                                   | MIN  | NOM  | MAX  | UNIT |
| VBUS/BAT            | POWER UP                                             |                                                   |      |      |      |      |
| t <sub>BADSRC</sub> | Bad adapter detection duration                       |                                                   |      | 30   |      | msec |
| BAT OVER-           | VOLTAGE PROTECTION                                   |                                                   |      |      |      |      |
| t <sub>BATOVP</sub> | Battery over-voltage deglitch time to disable charge |                                                   |      | 1    |      | μs   |
| BATTERY C           | CHARGER                                              |                                                   |      |      |      |      |
| t <sub>RECHG</sub>  | Recharge deglitch time                               |                                                   |      | 20   |      | msec |
| BATTERY N           | MONITOR                                              |                                                   |      |      |      |      |
| t <sub>CONV</sub>   | Conversion time                                      | CONV_RATE(REG02[6]) = 0                           |      | 8    | 1000 | msec |
| I2C INTERF          | ACE                                                  |                                                   |      |      |      |      |
| f <sub>SCL</sub>    | SCL clock frequency                                  |                                                   |      |      | 400  | KHz  |
| DIGITAL CL          | OCK and WATCHDOG TIMER                               |                                                   |      |      | *    |      |
| f <sub>LPDIG</sub>  | Digital low power clock                              | REGN LDO disabled                                 | 18   | 30   | 45   | KHz  |
| f <sub>DIG</sub>    | Digital clock                                        | REGN LDO enabled                                  | 1320 | 1500 | 1680 | KHz  |
| t <sub>WDT</sub>    | Wetchdon reget time                                  | WATCHDOG<br>(REG07[5:4])=11, REGN LDO<br>disabled | 100  | 160  |      | sec  |
|                     | Watchdog reset time                                  | WATCHDOG<br>(REG07[5:4])=11, REGN LDO<br>enabled  | 136  | 160  |      | sec  |

# TEXAS INSTRUMENTS

### 7.7 Typical Characteristics





# **Typical Characteristics (continued)**





### 8 Detailed Description

The device is a highly integrated 3-A switch-mode battery charger for single cell Li-lon and Li-polymer battery. It is highly integrated with the input reverse-blocking FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and battery FET (BATFET, Q4). The device also integrates the boostrap diode for the high-side gate drive.



### 8.1 Functional Block Diagram





### 8.2 Feature Description

### 8.2.1 Device Power-On-Reset (POR)

The internal bias circuits are powered from the higher voltage of VBUS and BAT. When VBUS rises above  $V_{VBUS\_UVLOZ}$  or BAT rises above  $V_{BAT\_UVLOZ}$ , the sleep comparator, battery depletion comparator and BATFET driver are active. I<sup>2</sup>C interface is ready for communication and all the registers are reset to default value. The host can access all the registers after POR.

#### 8.2.2 Device Power Up from Battery without Input Source

If only battery is present and the voltage is above depletion threshold ( $V_{BAT\_DPLZ}$ ), the BATFET turns on and connects battery to system. The REGN LDO stays off to minimize the quiescent current. The low  $R_{DS(ON)}$  of BATFET and the low quiescent current on BAT minimize the conduction loss and maximize the battery run time. The device always monitors the discharge current through BATFET. When the system is overloaded or shorted (IBAT >  $I_{BATFET\_OCP}$ ), the device turns off BATFET immediately until the input source plugs in again to re-enable BATFET.

### 8.2.3 Device Power Up from Input Source

When an input source is plugged in, the device checks the input source voltage to turn on REGN LDO and all the bias circuits. It detects and sets the input current limit before the buck converter is started when AUTO DPDM EN bit is set. The power up sequence from input source is as listed:

- 1. Power Up REGN LDO
- 2. Poor Source Qualification
- 3. Input Source Type Detection based on PSEL to set default Input Current Limit (IINLIM) register and input source type
- 4. Input Voltage Limit Threshold Setting (VINDPM threshold)
- 5. Converter Power-up

#### 8.2.3.1 Power Up REGN Regulation (LDO)

The REGN LDO supplies internal bias circuits as well as the HSFET and LSFET gate drive. The LDO also provides bias rail to TS external resistors. The pull-up rail of STAT can be connected to REGN as well. The REGN is enabled when all the below conditions are valid.

- 1. VBUS above V<sub>VBUS UVLOZ</sub>
- 2. VBUS above V<sub>BAT</sub> + V<sub>SLEEPZ</sub> in buck mode
- 3. After 220 ms delay is completed

If one of the above conditions is not valid, the device is in high impedance mode (HIZ) with REGN LDO off. The device draws less than I<sub>VBUS\_HIZ</sub> from VBUS during HIZ state. The battery powers up the system when the device is in HIZ.

### 8.2.3.2 Poor Source Qualification

After REGN LDO powers up, the device checks the current capability of the input source. The input source has to meet the following requirements in order to start the buck converter.

- VBUS voltage below V<sub>ACOV</sub>
- 2. VBUS voltage above V<sub>VBUSMIN</sub> when pulling I<sub>BADSRC</sub> (typical 30mA)

Once the input source passes all the conditions above, the status register bit VBUS\_GD is set high and the INT pin is pulsed to signal to the host. If the device fails the poor source detection, it repeats poor source qualification every 2 seconds.

#### 8.2.3.3 Input Source Type Detection

After the VBUS\_GD bit is set and REGN LDO is powered, the charger device runs *Input Source Type Detection* when AUTO DPDM EN bit is set.

After input source type detection, an INT pulse is asserted to the host. In addition, the following registers and pin are changed:



### **Feature Description (continued)**

- 1. Input Current Limit (IINLIM) register is changed to set current limit
- 2. PG STAT bit is set

The host can over-write IINLIM register to change the input current limit if needed. The charger input current is always limited by the lower of IINLIM register at all-time.

When AUTO\_DPDM\_EN is disabled, the *Input Source Type Detection* is bypassed. The Input Current Limit (IINLIM) register, VBUS\_STAT, and SPD\_STAT bits are unchanged from previous values.

#### 8.2.3.3.1 PSEL Pin Sets Input Current Limit

The bq25898C has PSEL interface for input current limit setting to interface with USB PHY. It directly takes the USB PHY device output to decide whether the input is USB host or charging port. To implement USB100 in the system, the host can enter HiZ mode by setting EN\_HIZ bit after 2 min charging with 500 mA input current limit.

INPUT CURRENT LIMIT **BAT VOLTAGE** INPUT DETECTION **PSEL PIN** SDP STAT **VBUS STAT** (IINLIM) USB SDP (USB500) Χ High 500 mA 1 001 Adapter Χ Low 1.5 A 010

Table 1. bq25898C Result

#### 8.2.3.3.2 Force Input Current Limit Detection

In host mode, the host can force the device to run by setting FORCE\_DPDM bit. After the detection is completed, FORCE\_DPDM bit returns to 0 by itself and Input Result is updated.

#### 8.2.3.4 Input Voltage Limit Threshold Setting (VINDPM Threshold)

The device supports wide range of input voltage limit (3.9 V - 14 V) for high voltage charging and provides two methods to set Input Voltage Limit (VINDPM) threshold to facilitate autonomous detection.

- 1. Absolute VINDPM (FORCE VINDPM=1)
  - By setting FORCE\_VINDPM bit to 1, the VINDPM threshold setting algorithm is disabled. Register VINDPM is writable and allows host to set the absolute threshold of VINDPM function.
- 2. Relative VINDPM based on VINDPM OS registers (FORCE VINDPM=0) (Default)

When FORCE\_VINDPM bit is 0 (default), the VINDPM threshold setting algorithm is enabled. The VINDPM register is read only and the charger controls the register by using VINDPM Threshold setting algorithm. The algorithm allows a wide range of adapter ( $V_{VBUS\ OP}$ ) to be used with flexible VINDPM threshold.

After Input Voltage Limit Threshold is set, an INT pulse is generated to signal to the host.

#### 8.2.3.5 Converter Power-Up

After the input current limit is set, the converter is enabled and the HSFET and LSFET start switching. If battery charging is disabled, BATFET turns off. Otherwise, BATFET stays on to charge the battery.

The device provides soft-start when system rail is ramped up. When the system rail is below 2.2 V, the input current limit is forced to the lower of 200 mA or IINLIM register setting. After the system rises above 2.2 V, the device limits input current to the IILIM register.

As a battery charger, the device deploys a highly efficient 1.5 MHz step-down switching regulator. The fixed frequency oscillator keeps tight control of the switching frequency under all conditions of input voltage, battery voltage, charge current and temperature, simplifying output filter design.

A type III compensation network allows using ceramic capacitors at the output of the converter. An internal saw-tooth ramp is compared to the internal error control signal to vary the duty cycle of the converter. The ramp height is proportional to the PMID voltage to cancel out any loop gain variation due to a change in input voltage.

In order to improve light-load efficiency, the device switches to PFM control at light load when battery is below minimum system voltage setting or charging is disabled. During the PFM operation, the switching duty cycle is set by the ratio of SYS and VBUS.



#### 8.2.4 Power Path Management

The device accommodates a wide range of input sources from USB, wall adapter, to car battery. The device provides automatic power path selection to supply the system (SYS) from input source (VBUS), battery (BAT), or both.

#### 8.2.4.1 Dynamic Power Management

To meet maximum current limit in USB spec and avoid over loading the adapter, the device features Dynamic Power Management (DPM), which continuously monitors the input current and input voltage. When input source is over-loaded, either the current exceeds the input current limit (IINLIM or IDPM\_LIM) or the voltage falls below the input voltage limit (VINDPM). The device then reduces the charge current until the input current falls below the input current limit and the input voltage rises above the input voltage limit.

When the charge current is reduced to zero, but the input source is still overloaded, the system voltage starts to drop. Once the system voltage falls below the battery voltage, the device automatically enters the where the BATFET turns on and battery starts discharging so that the system is supported from both the input source and battery.

During DPM mode, the status register bits VDPM\_STAT (VINDPM) and/or IDPM\_STAT (IINDPM) is/are set high. Figure 9 shows the DPM response with 9V/1.2A adapter, 3.2-V battery, 2.8-A charge current and 3.4-V minimum system voltage setting.



Figure 9. DPM Response

### 8.2.5 Battery Charging Management

The device charges 1-cell Li-lon battery with up to 3-A charge current for high capacity battery. The 5-m $\Omega$  BATFET improves charging efficiency and minimize the voltage drop during discharging.

### 8.2.5.1 Autonomous Charging Cycle

With battery charging enabled (CHG\_CONFIG bit = 1,  $\overline{\text{CE}}$  pin is low, and REG04[6:0] is not set to 0 mA), the device autonomously completes a charging cycle without host involvement. The device default charging parameters are listed in . The host can always control the charging operations and optimize the charging parameters by writing to the corresponding registers through I<sup>2</sup>C.

**Table 2. Charging Parameter Default Setting** 

| DEFAULT MODE        | bq25898C                  |  |  |
|---------------------|---------------------------|--|--|
| Charging Voltage    | 4.208 V                   |  |  |
| Charging Current    | 0 A (charge disable)      |  |  |
| Pre-charge Current  | 0 mA (precharge disabled) |  |  |
| Termination Current | 256 mA                    |  |  |



### Table 2. Charging Parameter Default Setting (continued)

| DEFAULT MODE | bq25898C |  |  |
|--------------|----------|--|--|
| Safety Timer | 12 hour  |  |  |

A new charge cycle starts when the following conditions are valid:

- Converter starts
- Battery charging is enabled by setting CHG CONFIG bit, /CE pin is low and ICHG register is not 0 mA
- · No safety timer fault
- BATFET is not forced to turn off (BATFET DIS bit = 0)

The charger device automatically terminates the charging cycle when the charging current is below termination threshold, charge voltage is above recharge threshold, and device not in DPM mode or thermal regulation. When a full battery voltage is discharged below recharge threshold (threshold selectable <u>via VRECHG</u> bit), the device automatically starts a new charging cycle. After the charge is done, either toggle  $\overline{\text{CE}}$  pin or CHG\_CONFIG bit can initiate a new charging cycle.

The STAT output indicates the charging status of charging (LOW), charging complete or charge disable (HIGH) or charging fault (Blinking). The STAT output can be disabled by setting STAT\_DIS bit. In addition, the status register (CHRG\_STAT) indicates the different charging phases: 00-charging disable, 01-precharge, 10-fast charge (constant current) and constant voltage mode, 11-charging done. Once a charging cycle is completed, an INT is asserted to notify the host.

### 8.2.5.2 Battery Charging Profile

The device charges the battery in three phases: preconditioning, constant current and constant voltage. At the beginning of a charging cycle, the device checks the battery voltage and regulates current / voltage.

**Table 3. Charging Current Setting** 

| VBAT      | CHARGING CURRENT      | REG DEFAULT SETTING       | CHRG_STAT |
|-----------|-----------------------|---------------------------|-----------|
| < 2 V     | I <sub>BATSHORT</sub> | <del>-</del>              | 01        |
| 2 V – 3 V | I <sub>PRECHG</sub>   | 0 mA (precharge disabled) | 01        |
| > 3 V     | І <sub>сна</sub>      | 0 (charge disabled)       | 00        |



If the charger device is in DPM regulation or thermal regulation during charging, the charging current can be less than the programmed value. In this case, termination is temporarily disabled and the charging safety timer is counted at half the clock rate.



Figure 10. Battery Charging Profile

### 8.2.5.3 Charging Termination

The device terminates a charge cycle when the battery voltage is above recharge threshold, and the current is below termination current. After the charging cycle is completed, the BATFET turns off. The converter keeps running to power the system, and BATFET can turn on again to engage .

When termination occurs, the status register CHRG\_STAT is set to 11, and an INT pulse is asserted to the host. Termination is temporarily disabled when the charger device is in input current, voltage or thermal regulation. Termination can be disabled by writing 0 to EN TERM bit prior to charge termination.

#### 8.2.5.4 Charging Safety Timer

The device has built-in safety timer to prevent extended charging cycle due to abnormal battery conditions. The safety timer is 4 hours when the battery is below V<sub>BATLOWV</sub> threshold. The user can program fast charge safety timer through I<sup>2</sup>C (CHG\_TIMER bits). When safety timer expires, the fault register CHRG\_FAULT bits are set to 11 and an INT is asserted to the host. The safety timer feature can be disabled via I2C by setting EN\_TIMER bit.

During input voltage, current or thermal regulation, the safety timer counts at half clock rate as the actual charge current is likely to be below the register setting. For example, if the charger is in input current regulation (IDPM\_STAT = 1) throughout the whole charging cycle, and the safety time is set to 5 hours, the safety timer will expire in 10 hours. This half clock rate feature can be disabled by writing 0 to TMR2X\_EN bit.

### 8.2.6 Battery Monitor

The device includes a battery monitor to provide measurements of VBUS voltage, battery voltage, system voltage, thermistor ratio, and charging current, and charging current based on the device's modes of operation. The measurements are reported in Battery Monitor Registers (REG0E-REG12). The battery monitor can be configured as two conversion modes by using CONV\_RATE bit: one-shot conversion (default) and 1 second continuous conversion.

For one-shot conversion (CONV\_RATE = 0), the CONV\_START bit can be set to start the conversion. During the conversion, the CONV\_START is set and it is cleared by the device when conversion is completed. The conversion result is ready after t<sub>CONV</sub> (maximum 1 second).



For continuous conversion (CONV\_RATE = 1), the CONV\_RATE bit can be set to initiate the conversion. During active conversion, the CONV\_START is set to indicate conversion is in progress. The battery monitor provides conversion result every 1 second automatically. The battery monitor exits continuous conversion mode when CONV\_RATE is cleared.

When battery monitor is active, the REGN power is enabled and can increase device guiescent current.

| Table 4. Battery Monitor Modes of Operation |          |                    |                        |                   |  |  |  |  |  |
|---------------------------------------------|----------|--------------------|------------------------|-------------------|--|--|--|--|--|
|                                             |          | MODES OF OPERATION |                        |                   |  |  |  |  |  |
| PARAMETER                                   | REGISTER | CHARGE MODE        | DISABLE CHARGE<br>MODE | BATTERY ONLY MODE |  |  |  |  |  |
| Battery Voltage (V <sub>BAT</sub> )         | REG0E    | Yes                | Yes                    | Yes               |  |  |  |  |  |
| System Voltage (V <sub>SYS</sub> )          | REG0F    | Yes                | Yes                    | Yes               |  |  |  |  |  |
| VBUS Voltage (V <sub>VBUS</sub> )           | REG11    | Yes                | Yes                    | NA                |  |  |  |  |  |
| Charge Current (I <sub>BAT</sub> )          | REG12    | Yes                | NA                     | NA                |  |  |  |  |  |

**Table 4. Battery Monitor Modes of Operation** 

# 8.2.7 Status Outputs (PG, STAT, and INT)

### 8.2.7.1 Power Good Indicator (PG)

In bg25898C, the PG goes LOW to indicate a good input source when:

- 1. VBUS above V<sub>VBUS UVLO</sub>
- 2. VBUS above battery (not in sleep)
- 3. VBUS below V<sub>ACOV</sub> threshold
- 4. VBUS above V<sub>VBUSMIN</sub> (typical 3.8 V) when I<sub>BADSRC</sub> (typical 30 mA) current is applied (not a poor source)
- 5. Completed Input Source Type Detection

### 8.2.7.2 Charging Status Indicator (STAT)

The device indicates charging state on the open drain STAT pin. The STAT pin can drive LED as shown in . The STAT pin function can be disable by setting STAT\_DIS bit.

**Table 5. STAT Pin State** 

| CHARGING STATE                                                               | STAT INDICATOR   |
|------------------------------------------------------------------------------|------------------|
| Charging in progress (including recharge)                                    | LOW              |
| Charging complete                                                            | HIGH             |
| Sleep mode, charge disable                                                   | HIGH             |
| Charge suspend (Input overvoltage, timer fault, input or system overvoltage) | blinking at 1 Hz |

#### 8.2.7.3 Interrupt to Host (INT)

In some applications, the host does not always monitor the charger operation. The INT notifies the system on the device operation. The following events will generate 256-µs INT pulse.

- USB/adapter source identified (through PSEL detection)
- Good input source detected
  - VBUS above battery (not in sleep)
  - VBUS below V<sub>ACOV</sub> threshold
  - VBUS above V<sub>VBUSMIN</sub> (typical 3.8 V) when I<sub>BADSRC</sub> (typical 30 mA) current is applied (not a poor source)
- Input removed
- Charge Complete
- Any FAULT event in REG0C

When a fault occurs, the charger device sends out INT and keeps the fault state in REG0C until the host reads the fault register. Before the host reads REG0C and all the faults are cleared, the charger device would not send any INT upon new faults. To read the current fault status, the host has to read REG0C two times consecutively. The 1<sup>st</sup> read reports the pre-existing fault register status and the 2<sup>nd</sup> read reports the current fault register status.



#### 8.2.8 Thermal Regulation and Thermal Shutdown

#### 8.2.8.1 Thermal Protection in Buck Mode

The device monitors the internal junction temperature  $T_J$  to avoid overheat the chip and limits the IC surface temperature in buck mode. When the internal junction temperature exceeds the preset thermal regulation limit (TREG bits), the device lowers down the charge current. The wide thermal regulation range from  $60^{\circ}$ C to  $120^{\circ}$ C allows the user to optimize the system thermal performance.

During thermal regulation, the actual charging current is usually below the programmed battery charging current. Therefore, termination is disabled, the safety timer runs at half the clock rate, and the status register THERM\_STAT bit goes high.

Additionally, the device has thermal shutdown to turn off the converter and BATFET when IC surface temperature exceeds  $T_{SHUT}$ . The fault register CHRG\_FAULT is set to 10 and an INT is asserted to the host. The BATFET and converter is enabled to recover when IC temperature is below  $T_{SHUT\ HYS}$ .

#### 8.2.9 Voltage and Current Monitoring in Buck

#### 8.2.9.1 Voltage and Current Monitoring in Buck Mode

The device closely monitors the input and system voltage, as well as HSFET current for safe buck mode operations.

#### 8.2.9.1.1 Input Overvoltage (ACOV)

The input voltage for buck mode operation is  $V_{VBUS\_OP}$ . If VBUS voltage exceeds  $V_{ACOV}$ , the device stops switching immediately. During input over voltage (ACOV), the fault register CHRG\_FAULT bits sets to 01. An INT is asserted to the host.

#### 8.2.9.1.2 System Overvoltage Protection (SYSOVP)

The charger device clamps the system voltage during load transient so that the components connect to system would not be damaged due to high voltage. When SYSOVP is detected, the converter stops immediately to clamp the overshoot.

### 8.2.10 Battery Protection

### 8.2.10.1 Battery Overvoltage Protection (BATOVP)

The battery overvoltage limit is clamped at 4% above the battery regulation voltage. When battery over voltage occurs, the charger device immediately disables charge. The fault register BAT\_FAULT bit goes high and an INT is asserted to the host.

#### 8.2.10.2 Battery Over-Discharge Protection

When battery is discharged below  $V_{BAT\_DPL}$ , the BATFET is turned off to protect battery from over discharge. To recover from over-discharge, an input source is required at VBUS. When an input source is plugged in, the BATFET turns on. Thy is charged with  $I_{BATSHORT}$  (typically 100 mA) current when the VBAT <  $V_{SHORT}$ , or precharge current as set in IPRECHG register when the battery voltage is between  $V_{SHORT}$  and  $V_{BATLOWV}$ .

#### 8.2.11 Serial Interface

The device uses I<sup>2</sup>C compatible interface for flexible charging parameter programming and instantaneous device status reporting. I<sup>2</sup>C is a bi-directional 2-wire serial interface. Only two open-drain bus lines are required: a serial data line (SDA) and a serial clock line (SCL). Devices can be considered as masters or slaves when performing data transfers. A master is the device which initiates a data transfer on the bus and generates the clock signals to permit that transfer. At that time, any device addressed is considered a slave.

The device operates as a slave device with address 6BH, receiving control inputs from the master device like micro controller or a digital signal processor through REG00-REG14. Register read beyond REG14 (0x14) returns 0xFF. The I<sup>2</sup>C interface supports both standard mode (up to 100 kbits), and fast mode (up to 400 kbits). When the bus is free, both lines are HIGH. The SDA and SCL pins are open drain and must be connected to the positive supply voltage via a current source or pull-up resistor.



#### 8.2.11.1 Data Validity

The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data line can only change when the clock signal on the SCL line is LOW. One clock pulse is generated for each data bit transferred.



Figure 11. Bit Transfer on the I<sup>2</sup>C Bus

#### 8.2.11.2 START and STOP Conditions

All transactions begin with a START (S) and can be terminated by a STOP (P). A HIGH to LOW transition on the SDA line while SCI is HIGH defines a START condition. A LOW to HIGH transition on the SDA line when the SCL is HIGH defines a STOP condition.

START and STOP conditions are always generated by the master. The bus is considered busy after the START condition, and free after the STOP condition.



Figure 12. START and STOP conditions

### 8.2.11.3 Byte Format

Every byte on the SDA line must be 8 bits long. The number of bytes to be transmitted per transfer is unrestricted. Each byte has to be followed by an Acknowledge bit. Data is transferred with the Most Significant Bit (MSB) first. If a slave cannot receive or transmit another complete byte of data until it has performed some other function, it can hold the clock line SCL low to force the master into a wait state (clock stretching). Data transfer then continues when the slave is ready for another byte of data and release the clock line SCL.





Figure 13. Data Transfer on the I<sup>2</sup>C Bus

### 8.2.11.4 Acknowledge (ACK) and Not Acknowledge (NACK)

The acknowledge takes place after every byte. The acknowledge bit allows the receiver to signal the transmitter that the byte was successfully received and another byte may be sent. All clock pulses, including the acknowledge  $9^{th}$  clock pulse, are generated by the master.

The transmitter releases the SDA line during the acknowledge clock pulse so the receiver can pull the SDA line LOW and it remains stable LOW during the HIGH period of this clock pulse.

When SDA remains HIGH during the 9<sup>th</sup> clock pulse, this is the Not Acknowledge signal. The master can then generate either a STOP to abort the transfer or a repeated START to start a new transfer.

#### 8.2.11.5 Slave Address and Data Direction Bit

After the START, a slave address is sent. This address is 7 bits long followed by the eighth bit as a data direction bit (bit R/W). A zero indicates a transmission (WRITE) and a one indicates a request for data (READ).



Figure 14. Complete Data Transfer

### 8.2.11.6 Single Read and Write



Figure 15. Single Write



Figure 16. Single Read

If the register address is not defined, the charger IC send back NACK and go back to the idle state.



#### 8.2.11.7 Multi-Read and Multi-Write

The charger device supports multi-read and multi-write on REG00 through REG14 except REG0C.



Figure 17. Multi-Write



Figure 18. Multi-Read

REGOC is a fault register. It keeps all the fault information from last read until the host issues a new read. For example, if Charge Safety Timer Expiration fault occurs but recovers later, the fault register REGOC reports the fault when it is read the first time, but returns to normal when it is read the second time. In order to get the fault information at present, the host has to read REGOC for the second time. The only exception is NTC\_FAULT which always reports the actual condition on the TS pin. In addition, REGOC does not support multi-read and multi-write.

#### 8.3 Device Functional Modes

#### 8.3.1 Host Mode and Default Mode

The device is a host controlled charger. The device cannot operate in default mode without host management because default charge current is set to 0 mA (charge disabled).

All the device parameters can be programmed by the host. To keep the device in host mode, the host has to reset the watchdog timer by writing 1 to WD\_RST bit before the watchdog timer expires (WATCHDOG\_FAULT bit is set), or disable watchdog timer by setting WATCHDOG bits=00.

When the watchdog timer (WATCHDOG\_FAULT bit = 1) is expired, the device returns to default mode and all registers are reset to default values except IINLIM, VINDPM, VINDPM\_OS bits.

# **Device Functional Modes (continued)**



Figure 19. Watchdog Timer Flow Chart



# 8.4 Register Map

I2C Slave Address: 6BH (1101011B +  $R/\overline{W}$ )

### 8.4.1 REG00

# Figure 20. REG00

| 7   | 6 | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|---|-----|-----|-----|-----|-----|-----|
| 0   | 1 | 0   | 1   | 1   | 1   | 0   | 0   |
| R/W | R | R/W | R/W | R/W | R/W | R/W | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 6. REG00

| Bit | Field     | Туре | Reset                     | Description                                            | n                                                                                    |  |  |  |
|-----|-----------|------|---------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------|--|--|--|
| 7   | EN_HIZ    | R/W  | by REG_RST<br>by Watchdog | Enable HIZ Mode<br>0 – Disable (default)<br>1 – Enable |                                                                                      |  |  |  |
| 6   | Reserved  | R    | N/A                       | Reserved Always reads 1                                |                                                                                      |  |  |  |
| 5   | IINLIM[5] | R/W  | by REG_RST                | 1600mA                                                 | h                                                                                    |  |  |  |
| 4   | IINLIM[4] | R/W  | by REG_RST                | 800mA                                                  | Input Current Limit Offset: 100mA                                                    |  |  |  |
| 3   | IINLIM[3] | R/W  | by REG_RST                | 400mA                                                  | Range: 100mA (000000) – 3.25A (111111)                                               |  |  |  |
| 2   | IINLIM[2] | R/W  | by REG_RST                | 200mA                                                  | Default:011100 (1500mA) (Actual input current limit is the lower of I2C or ILIM pin) |  |  |  |
| 1   | IINLIM[1] | R/W  | by REG_RST                | 100mA                                                  | IINLIM bits are changed automatically after input source type detection is completed |  |  |  |
| 0   | IINLIM[0] | R/W  | by REG_RST                | 50mA                                                   | type detection is completed                                                          |  |  |  |



### 8.4.2 REG01

# Figure 21. REG01

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
|---|---|---|---|---|---|---|-----|
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1   |
| R | R | R | R | R | R | R | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 7. REG01

| Bit | Field    | Туре | Reset      | Description                                                                 |
|-----|----------|------|------------|-----------------------------------------------------------------------------|
| 7   | Reserved | R    | N/A        | Reserved, Always read 0                                                     |
| 6   | Reserved | R    | N/A        | Reserved, Always read 0                                                     |
| 5   | Reserved | R    | N/A        | Reserved, Always read 0                                                     |
| 4   | Reserved | R    | N/A        | Reserved, Always read 0                                                     |
| 3   | Reserved | R    | N/A        | Reserved, Always read 0                                                     |
| 2   | Reserved | R    | N/A        | Reserved, Always read 0                                                     |
| 1   | Reserved | R    | N/A        | Reserved, Always read 0                                                     |
| 0   | VDPM_OS  | R/W  | by REG_RST | VINDPM offset threshold Default 600mV (1) 0 - 400mA offset 1 - 600mA offset |



### 8.4.3 REG02

# Figure 22. REG02

| 7   | 6   | 5 | 4 | 3 | 2 | 1   | 0   |
|-----|-----|---|---|---|---|-----|-----|
| 0   | 0   | 0 | 0 | 0 | 0 | 0   | 1   |
| R/W | R/W | R | R | R | R | R/W | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 8. REG02

| Bit | Field        | Туре | Reset                     | Description                                                                                                                                                                                                          |
|-----|--------------|------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CONV_START   | R/W  | by REG_RST<br>by Watchdog | ADC Conversion Start Control 0 – ADC conversion not active (default). 1 – Start ADC Conversion This bit is read-only when CONV_RATE = 1. The bit stays high during ADC conversion and during input source detection. |
| 6   | CONV_RATE    | R/W  | by REG_RST<br>by Watchdog | ADC Conversion Rate Selection 0 – One shot ADC conversion (default) 1 – Start 1s Continuous Conversion                                                                                                               |
| 5   | Reserved     | R    | N/A                       | Reserved, Always read 0                                                                                                                                                                                              |
| 4   | Reserved     | R    | N/A                       | Reserved, Always read 0                                                                                                                                                                                              |
| 3   | Reserved     | R    | N/A                       | Reserved, Always read 0                                                                                                                                                                                              |
| 2   | Reserved     | R    | N/A                       | Reserved, Always read 0                                                                                                                                                                                              |
| 1   | FORCE_DPDM   | R/W  | by REG_RST<br>by Watchdog | Force PSEL Detection 0 – Not in PSEL detection (default) 1 – Force PSEL detection                                                                                                                                    |
| 0   | AUTO_DPDM_EN | R/W  | by REG_RST                | Automatic Detection Enable 0 –Disable PSEL detection when VBUS is plugged-in 1 –Enable PEL detection when VBUS is plugged-in (default)                                                                               |



### 8.4.4 REG03

# Figure 23. REG03

| 7 | 6   | 5 | 4   | 3   | 2   | 1   | 0 |
|---|-----|---|-----|-----|-----|-----|---|
| 0 | 0   | 0 | 1   | 1   | 0   | 1   | 0 |
| R | R/W | R | R/W | R/W | R/W | R/W | R |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 9. REG03

| Bit | Field      | Туре | Reset                     | Description                                                                           |                                 |  |
|-----|------------|------|---------------------------|---------------------------------------------------------------------------------------|---------------------------------|--|
| 7   | Reserved   | R    | N/A                       | Reserved A                                                                            | Always read 0                   |  |
| 6   | WD_RST     | R/W  | by REG_RST<br>by Watchdog | I2C Watchdog Timer Reset 0 – Normal (default) 1 – Reset (Back to 0 after timer reset) |                                 |  |
| 5   | Reserved   | R    | N/A                       | Reserved Always read 0                                                                |                                 |  |
| 4   | CHG_CONFIG | R/W  | by REG_RST<br>by Watchdog | Charge Enable Configuration 0 - Charge Disable 1- Charge Enable (default)             |                                 |  |
| 3   | SYS_MIN[2] | R/W  | by REG_RST                | 0.4V                                                                                  | Minimum System Voltage Limit    |  |
| 2   | SYS_MIN[1] | R/W  | by REG_RST                | 0.2V                                                                                  | Offset: 3.0V<br>Range 3.0V-3.7V |  |
| 1   | SYS_MIN[0] | R/W  | by REG_RST                | 0.1V                                                                                  | Default: 3.5V (101)             |  |
| 0   | Reserved   | R    | N/A                       | Reserved Always read 0                                                                |                                 |  |



### 8.4.5 REG04

# Figure 24. REG04

| 7 | 6 | 5   | 4   | 3   | 2   | 1   | 0   |
|---|---|-----|-----|-----|-----|-----|-----|
| 0 | 0 | 0   | 0   | 0   | 0   | 0   | 0   |
| R | R | R/W | R/W | R/W | R/W | R/W | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 10. REG04

| Bit | Field    | Туре | Reset                     | Description |                                                                     |  |  |
|-----|----------|------|---------------------------|-------------|---------------------------------------------------------------------|--|--|
| 7   | Reserved | R    | N/A                       | Reserved A  | Always reads 0                                                      |  |  |
| 6   | Reserved | R    | N/A                       | Reserved A  | Always reads 0                                                      |  |  |
| 5   | ICHG[5]  | R/W  | by REG_RST<br>by Watchdog | 2048mA      |                                                                     |  |  |
| 4   | ICHG[4]  | R/W  | by REG_RST<br>by Watchdog | 1024mA      | Fast Charge Current Limit<br>Offset: 0mA                            |  |  |
| 3   | ICHG[3]  | R/W  | by REG_RST<br>by Watchdog | 512mA       | Range: 0mA (000000) – 3008mA (101111) Default: 0mA (000000)         |  |  |
| 2   | ICHG[2]  | R/W  | by REG_RST<br>by Watchdog | 256mA       | Note: ICHG=000000 (0mA) disables both fast charge and precharge     |  |  |
| 1   | ICHG[1]  | R/W  | by REG_RST<br>by Watchdog | 128mA       | ICHG > 101111 (3008mA) is clamped to register value 101111 (3008mA) |  |  |
| 0   | ICHG[0]  | R/W  | by REG_RST<br>by Watchdog | 64mA        |                                                                     |  |  |



### 8.4.6 REG05

# Figure 25. REG05

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| 0   | 0   | 0   | 1   | 0   | 0   | 1   | 1   |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 11. REG05

| Bit | Field      | Туре | Reset                     | Description | n                                                             |
|-----|------------|------|---------------------------|-------------|---------------------------------------------------------------|
| 7   | IPRECHG[3] | R/W  | by REG_RST<br>by Watchdog | 512mA       |                                                               |
| 6   | IPRECHG[2] | R/W  | by REG_RST<br>by Watchdog | 256mA       | Precharge Current Limit<br>Offset: 64mA                       |
| 5   | IPRECHG[1] | R/W  | by REG_RST<br>by Watchdog | 128mA       | Range: 64mA - 1024mA<br>Default: 0mA when REG04[5:0] = 000000 |
| 4   | IPRECHG[0] | R/W  | by REG_RST<br>by Watchdog | 64mA        |                                                               |
| 3   | ITERM[3]   | R/W  | by REG_RST<br>by Watchdog | 512mA       |                                                               |
| 2   | ITERM[2]   | R/W  | by REG_RST<br>by Watchdog | 256mA       | Termination Current Limit Offset: 64mA                        |
| 1   | ITERM[1]   | R/W  | by REG_RST<br>by Watchdog | 128mA       | Range: 64mA - 1024mA<br>Default: 256mA (0011)                 |
| 0   | ITERM[0]   | R/W  | by REG_RST<br>by Watchdog | 64mA        |                                                               |



### 8.4.7 REG06

# Figure 26. REG06

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| 0   | 1   | 0   | 1   | 1   | 1   | 1   | 0   |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 12. REG06

| Bit | Field   | Туре | Reset                     | Description                                                                                                                                                                                       | n                                                                                                                           |  |  |
|-----|---------|------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|
| 7   | VREG[5] | R/W  | by REG_RST<br>by Watchdog | 512mV                                                                                                                                                                                             |                                                                                                                             |  |  |
| 6   | VREG[4] | R/W  | by REG_RST<br>by Watchdog | 256mV                                                                                                                                                                                             | Charge Voltage Limit                                                                                                        |  |  |
| 5   | VREG[3] | R/W  | by REG_RST<br>by Watchdog | 128mV                                                                                                                                                                                             | Offset: 3.840V<br>Range: 3.840V – 4.608V (110000)                                                                           |  |  |
| 4   | VREG[2] | R/W  | by REG_RST<br>by Watchdog | 64mV                                                                                                                                                                                              | <ul> <li>Default: 4.208V (010111)</li> <li>Note:</li> <li>VREG &gt; 110000 (4.608V) is clamped to register value</li> </ul> |  |  |
| 3   | VREG[1] | R/W  | by REG_RST<br>by Watchdog | 32mV                                                                                                                                                                                              | 110000 (4.608V)                                                                                                             |  |  |
| 2   | VREG[0] | R/W  | by REG_RST<br>by Watchdog | 16mV                                                                                                                                                                                              |                                                                                                                             |  |  |
| 1   | BATLOWV | R/W  | by REG_RST<br>by Watchdog | Battery Precharge to Fast Charge Threshold 0 – 2.8V 1 – 3.0V (default)                                                                                                                            |                                                                                                                             |  |  |
| 0   | VRECHG  | R/W  | by REG_RST<br>by Watchdog | Battery Recharge Threshold Offset<br>(below Charge Voltage Limit)<br>0 – 100mV (V <sub>RECHG</sub> ) below VREG (REG06[7:2]) (default)<br>1 – 200mV (V <sub>RECHG</sub> ) below VREG (REG06[7:2]) |                                                                                                                             |  |  |



### 8.4.8 REG07

# Figure 27. REG07

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0 |
|-----|-----|-----|-----|-----|-----|-----|---|
| 1   | 0   | 0   | 1   | 1   | 1   | 0   | 1 |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 13. REG07

| Bit | Field        | Туре | Reset                     | Description                                                                           |
|-----|--------------|------|---------------------------|---------------------------------------------------------------------------------------|
| 7   | EN_TERM      | R/W  | by REG_RST<br>by Watchdog | Charging Termination Enable 0 – Disable 1 – Enable (default)                          |
| 6   | STAT_DIS     | R/W  | by REG_RST<br>by Watchdog | STAT Pin Disable 0 – Enable STAT pin function (default) 1 – Disable STAT pin function |
| 5   | WATCHDOG[1]  | R/W  | by REG_RST<br>by Watchdog | I2C Watchdog Timer Setting<br>00 – Disable watchdog timer                             |
| 4   | WATCHDOG[0]  | R/W  | by REG_RST<br>by Watchdog | 01 – 40s (default)<br>10 – 80s<br>11 – 160s                                           |
| 3   | EN_TIMER     | R/W  | by REG_RST<br>by Watchdog | Charging Safety Timer Enable 0 – Disable 1 – Enable (default)                         |
| 2   | CHG_TIMER[1] | R/W  | by REG_RST<br>by Watchdog | Fast Charge Timer Setting<br>00 – 5 hrs                                               |
| 1   | CHG_TIMER[0] | R/W  | by REG_RST<br>by Watchdog | 01 – 8 hrs<br>10 – 12 hrs (default)<br>11 – 20 hrs                                    |
| 0   | Reserved     | R    | N/A                       | Reserved always reads 1                                                               |



### 8.4.9 REG08

# Figure 28. REG08

| 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0   |
|---|---|---|---|---|---|-----|-----|
| 0 | 0 | 0 | 0 | 0 | 0 | 1   | 1   |
| R | R | R | R | R | R | R/W | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 14. REG08

| Bit | Field    | Туре | Reset                     | Description                                      |
|-----|----------|------|---------------------------|--------------------------------------------------|
| 7   | Reserved | R    | N/A                       |                                                  |
| 6   | Reserved | R    | N/A                       | Reserved Always reads 000                        |
| 5   | Reserved | R    | N/A                       |                                                  |
| 4   | Reserved | R    | N/A                       |                                                  |
| 3   | Reserved | R    | N/A                       | Reserved Always reads 000                        |
| 2   | Reserved | R    | N/A                       |                                                  |
| 1   | TREG[1]  | R/W  | by REG_RST<br>by Watchdog | Thermal Regulation Threshold 00 – 60°C           |
| 0   | TREG[0]  | R/W  | by REG_RST<br>by Watchdog | 101 – 80°C<br>10 – 100°C<br>11 – 120°C (default) |



### 8.4.10 REG09

# Figure 29. REG09

| 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|---|-----|---|---|---|---|---|---|
| 0 | 1   | 0 | 0 | 0 | 1 | 0 | 0 |
| R | R/W | R | R | R | R | R | R |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 15. REG09

| Bit | Field      | Туре | Reset       | Description                                                                                                                                                                                                   |
|-----|------------|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reserved   | R    | N/A         | Reserved Always reads 0                                                                                                                                                                                       |
| 6   | TMR2X_EN   | R/W  | by Watchdog | Safety Timer Setting during DPM or Thermal Regulation 0 – Safety timer not slowed by 2X during input DPM or thermal regulation 1 – Safety timer slowed by 2X during input DPM or thermal regulation (default) |
| 5   | BATFET_DIS | R/W  | by REG_RST  | Force BATFET off to enable ship mode with t <sub>SM_DLY</sub> delay time 0 - Allow BATFET turn on (default) 1 - Force BATFET off                                                                              |
| 4   | Reserved   | R    | N/A         | Reserved Always reads 0                                                                                                                                                                                       |
| 3   | Reserved   | R    | N/A         | Reserved Always reads 0                                                                                                                                                                                       |
| 2   | Reserved   | R    | N/A         | Reserved Always reads 1                                                                                                                                                                                       |
| 1   | Reserved   | R    | N/A         | Reserved Always reads 0                                                                                                                                                                                       |
| 0   | Reserved   | R    | N/A         | Reserved Always reads 0                                                                                                                                                                                       |



### 8.4.11 REG0A

# Figure 30. REG0A

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 |
| R | R | R | R | R | R | R | R |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 16. REG0A

| Bit | Field    | Туре | Reset | Description             |
|-----|----------|------|-------|-------------------------|
| 7   | Reserved | R    | N/A   | Reserved Always reads 0 |
| 6   | Reserved | R    | N/A   | Reserved Always reads 1 |
| 5   | Reserved | R    | N/A   | Reserved Always reads 1 |
| 4   | Reserved | R    | N/A   | Reserved Always reads 1 |
| 3   | Reserved | R    | N/A   | Reserved Always reads 0 |
| 2   | Reserved | R    | N/A   | Reserved Always reads 1 |
| 1   | Reserved | R    | N/A   | Reserved Always reads 0 |
| 0   | Reserved | R    | N/A   | Reserved Always reads 0 |



### 8.4.12 REG0B

# Figure 31. REG0B

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| х | х | х | х | х | х | 1 | х |
| R | R | R | R | R | R | R | R |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

### Table 17. REG0B

| Bit | Field        | Туре | Reset | Description                                                                                                    |
|-----|--------------|------|-------|----------------------------------------------------------------------------------------------------------------|
| 7   | VBUS_STAT[2] | R    | N/A   | VBUS Status register                                                                                           |
| 6   | VBUS_STAT[1] | R    | N/A   | 000: No Input<br>001: USB Host SDP                                                                             |
| 5   | VBUS_STAT[0] | R    | N/A   | 010: Adapter (3.25A) 111: N/A Note: Software current limit is reported in IINLIM register                      |
| 4   | CHRG_STAT[1] | R    | N/A   | Charging Status                                                                                                |
| 3   | CHRG_STAT[0] | R    | N/A   | 00 – Not Charging 01 – Pre-charge ( < V <sub>BATLOWV</sub> ) 10 – Fast Charging 11 – Charge Termination Done   |
| 2   | PG_STAT      | R    | N/A   | Power Good Status 0 – Not Power Good 1 – Power Good                                                            |
| 1   | Reserved     | R    | N/A   | Reserved                                                                                                       |
| 0   | VSYS_STAT    | R    | N/A   | VSYS Regulation Status 0 – Not in VSYSMIN regulation (BAT > VSYSMIN) 1 – In VSYSMIN regulation (BAT < VSYSMIN) |



## 8.4.13 REG0C

# Figure 32. REG0C

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| х | x | х | х | x | х | Х | х |
| R | R | R | R | R | R | R | R |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 18. REG0C

| Bit | Field          | Туре | Reset | Description                                                                                                                                                             |
|-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | WATCHDOG_FAULT | R    | N/A   | Watchdog Fault Status<br>Status 0 – Normal<br>1- Watchdog timer expiration                                                                                              |
| 6   | Reserved       | R    | N/A   | Reserved                                                                                                                                                                |
| 5   | CHRG_FAULT[1]  | R    | N/A   | Charge Fault Status                                                                                                                                                     |
| 4   | CHRG_FAULT[0]  | R    | N/A   | 00 – Normal 01 – Input fault (VBUS > V <sub>ACOV</sub> or VBAT < VBUS < V <sub>VBUSMIN</sub> (typical 3.8V) ) 10 - Thermal shutdown 11 – Charge Safety Timer Expiration |
| 3   | BAT_FAULT      | R    | N/A   | Battery Fault Status 0 - Normal 1 - BATOVP (VBAT > V <sub>BATOVP</sub> )                                                                                                |
| 2   | Reserved       | R    | N/A   | Reserved                                                                                                                                                                |
| 1   | Reserved       | R    | N/A   | Reserved                                                                                                                                                                |
| 0   | Reserved       | R    | N/A   | Reserved                                                                                                                                                                |



## 8.4.14 REG0D

# Figure 33. REG0D

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| 0   | 0   | 0   | 1   | 0   | 0   | 1   | 0   |
| R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 19. REG0D

| Bit | Field        | Туре | Reset      | Description                                                                                                   |                                                                                 |  |  |  |
|-----|--------------|------|------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--|--|
| 7   | FORCE_VINDPM | R/W  | by REG_RST | VINDPM Threshold Setting Method 0 - Run Relative VINDPM Threshold (default) 1 - Run Absolute VINDPM Threshold |                                                                                 |  |  |  |
| 6   | VINDPM[6]    | R/W  | by REG_RST | 6400mV                                                                                                        | Absolute VINDPM Threshold Offset: 2.6V Range: 3.9V (0001101) – 15.3V (11111111) |  |  |  |
| 5   | VINDPM[5]    | R/W  | by REG_RST | 3200mV                                                                                                        |                                                                                 |  |  |  |
| 4   | VINDPM[4]    | R/W  | by REG_RST | 1600mV                                                                                                        | Default: 4.4V (0010010)                                                         |  |  |  |
| 3   | VINDPM[3]    | R/W  | by REG_RST | 800mV                                                                                                         | Note:<br>Value < 0001101 is clamped to 3.9V (0001101)                           |  |  |  |
| 2   | VINDPM[2]    | R/W  | by REG_RST | 400mV                                                                                                         | Register is read only when FORCE_VINDPM=0 and can                               |  |  |  |
| 1   | VINDPM[1]    | R/W  | by REG_RST | 200mV                                                                                                         | be written by internal control based on relative VINDPM threshold setting       |  |  |  |
| 0   | VINDPM[0]    | R/W  | by REG_RST | 100mV                                                                                                         | Register can be read/write when FORCE_VINDPM = 1                                |  |  |  |

## 8.4.15 REG0E

## Figure 34. REG0E

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| Х | х | х | Х | Х | Х | Х | Х |
| R | R | R | R | R | R | R | R |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 20. REG0E

| Bit | Field      | Туре | Reset | Description                                                    |                                                       |  |  |
|-----|------------|------|-------|----------------------------------------------------------------|-------------------------------------------------------|--|--|
| 7   | THERM_STAT | R    | N/A   | Thermal Regulation Status 0 – Normal 1 – In Thermal Regulation |                                                       |  |  |
| 6   | BATV[6]    | R    | N/A   | 1280mV                                                         |                                                       |  |  |
| 5   | BATV[5]    | R    | N/A   | 640mV                                                          |                                                       |  |  |
| 4   | BATV[4]    | R    | N/A   | 320mV                                                          |                                                       |  |  |
| 3   | BATV[3]    | R    | N/A   | 160mV                                                          | ADC conversion of Battery Voltage (V <sub>BAT</sub> ) |  |  |
| 2   | BATV[2]    | R    | N/A   | 80mV                                                           |                                                       |  |  |
| 1   | BATV[1]    | R    | N/A   | 40mV                                                           |                                                       |  |  |
| 0   | BATV[0]    | R    | N/A   | 20mV                                                           |                                                       |  |  |



## 8.4.16 REG0F

# Figure 35. REG0F

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| 0 | x | x | х | x | х | Х | х |
| R | R | R | R | R | R | R | R |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 21. REG0F

| Bit | Field    | Туре | Reset | Description              |                                                      |  |  |
|-----|----------|------|-------|--------------------------|------------------------------------------------------|--|--|
| 7   | Reserved | R    | N/A   | Reserved: Always reads 0 |                                                      |  |  |
| 6   | SYSV[6]  | R    | N/A   | 1280mV                   |                                                      |  |  |
| 5   | SYSV[5]  | R    | N/A   | 640mV                    |                                                      |  |  |
| 4   | SYSV[4]  | R    | N/A   | 320mV                    |                                                      |  |  |
| 3   | SYSV[3]  | R    | N/A   | 160mV                    | ADC conversion of System Voltage (V <sub>SYS</sub> ) |  |  |
| 2   | SYSV[2]  | R    | N/A   | 80mV                     |                                                      |  |  |
| 1   | SYSV[1]  | R    | N/A   | 40mV                     |                                                      |  |  |
| 0   | SYSV[0]  | R    | N/A   | 20mV                     |                                                      |  |  |



## 8.4.17 REG11

# Figure 36. REG11

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| х | х | х | Х | Х | х | Х | Х |
| R | R | R | R | R | R | R | R |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 22. REG11

| Bit | Field    | Туре | Reset | Description                                                    |                                                        |  |  |  |
|-----|----------|------|-------|----------------------------------------------------------------|--------------------------------------------------------|--|--|--|
| 7   | VBUS_GD  | R    | N/A   | VBUS Good Status<br>0 – Not VBUS attached<br>1 – VBUS Attached |                                                        |  |  |  |
| 6   | VBUSV[6] | R    | N/A   | 6400mV                                                         |                                                        |  |  |  |
| 5   | VBUSV[5] | R    | N/A   | 3200mV                                                         |                                                        |  |  |  |
| 4   | VBUSV[4] | R    | N/A   | 1600mV                                                         | ADC conversion of VBUS voltage (V <sub>BUS</sub> )     |  |  |  |
| 3   | VBUSV[3] | R    | N/A   | 800mV                                                          | Offset: 2.6V<br>Range 2.6V (0000000) – 15.3V (1111111) |  |  |  |
| 2   | VBUSV[2] | R    | N/A   | 400mV                                                          | Default: 2.6V (0000000)                                |  |  |  |
| 1   | VBUSV[1] | R    | N/A   | 200mV                                                          |                                                        |  |  |  |
| 0   | VBUSV[0] | R    | N/A   | 100mV                                                          |                                                        |  |  |  |

## 8.4.18 REG12

## Figure 37. REG12

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| 0 | х | x | x | x | х | Х | Х |
| R | R | R | R | R | R | R | R |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 23. REG12

| Bit | Field    | Туре | Reset | Description    |                                                                              |  |  |  |
|-----|----------|------|-------|----------------|------------------------------------------------------------------------------|--|--|--|
| 7   | Reserved | R    | N/A   | Always reads 0 |                                                                              |  |  |  |
| 6   | ICHGR[6] | R    | N/A   | 3200mA         |                                                                              |  |  |  |
| 5   | ICHGR[5] | R    | N/A   | 1600mA         | ADC conversion of Charge Current (I <sub>BAT</sub> ) when V <sub>BAT</sub> > |  |  |  |
| 4   | ICHGR[4] | R    | N/A   | 800mA          | V <sub>BATSHORT</sub> Offset: 0mA                                            |  |  |  |
| 3   | ICHGR[3] | R    | N/A   | 400mA          | Range 0mA (0000000) - 6350mA (1111111)                                       |  |  |  |
| 2   | ICHGR[2] | R    | N/A   | 200mA          | Default: 0mA (0000000) Note:                                                 |  |  |  |
| 1   | ICHGR[1] | R    | N/A   | 100mA          | This register returns 0000000 for V <sub>BAT</sub> < V <sub>BATSHORT</sub>   |  |  |  |
| 0   | ICHGR[0] | R    | N/A   | 50mA           |                                                                              |  |  |  |



## 8.4.19 REG13

# Figure 38. REG13

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| х | x | х | х | x | х | Х | х |
| R | R | R | R | R | R | R | R |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 24. REG13

| Bit | Field       | Туре | Reset | Description                                |                               |  |  |  |  |
|-----|-------------|------|-------|--------------------------------------------|-------------------------------|--|--|--|--|
| 7   | VDPM_STAT   | R    | N/A   | VINDPM Status 0 – Not in VINDPM 1 – VINDPM |                               |  |  |  |  |
| 6   | IDPM_STAT   | R    | N/A   | IINDPM Status 0 – Not in IINDPM 1 – IINDPM |                               |  |  |  |  |
| 5   | IDPM_LIM[5] | R    | N/A   | 1600mA                                     |                               |  |  |  |  |
| 4   | IDPM_LIM[4] | R    | N/A   | 800mA                                      |                               |  |  |  |  |
| 3   | IDPM_LIM[3] | R    | N/A   | 400mA                                      | land Comment Limit in affect  |  |  |  |  |
| 2   | IDPM_LIM[2] | R    | N/A   | 200mA                                      | Input Current Limit in effect |  |  |  |  |
| 1   | IDPM_LIM[1] | R    | N/A   | 100mA                                      |                               |  |  |  |  |
| 0   | IDPM_LIM[0] | R    | N/A   | 50mA                                       |                               |  |  |  |  |

## 8.4.20 REG14

# Figure 39. REG14

| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|---|---|---|---|---|---|---|
| 0   | х | 0 | 0 | 1 | 1 | 0 | 1 |
| R/W | R | R | R | R | R | R | R |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 25. REG14

| Bit | Field      | Туре | Reset | Description                                                                                                                                                              |
|-----|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | REG_RST    | R/W  | N/A   | Register Reset 0 – Keep current register setting (default) 1 – Reset to default register value and reset safety timer Note: Reset to 0 after register reset is completed |
| 6   | Reserved   | R    | N/A   | Reserved                                                                                                                                                                 |
| 5   | PN[2]      | R    | N/A   |                                                                                                                                                                          |
| 4   | PN[1]      | R    | N/A   | Device Configuration 001: bq25898C                                                                                                                                       |
| 3   | PN[0]      | R    | N/A   | 501.5q256665                                                                                                                                                             |
| 2   | Reserved   | R    | N/A   | Reserved Always reads 1                                                                                                                                                  |
| 1   | DEV_REV[1] | R    | N/A   | Device Devicion 04                                                                                                                                                       |
| 0   | DEV_REV[0] | R    | N/A   | Device Revision: 01                                                                                                                                                      |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

A typical application consists of the device configured as an I<sup>2</sup>C controlled power path management device and a single cell battery charger for Li-lon and Li-polymer batteries used in a wide range of smartphones and other portable devices. It integrates an input reverse-block FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and BATFET (Q4) between the system and battery. The device also integrates a bootstrap diode for the high-side gate drive.

## 9.2 Typical Application Diagram



Copyright © 2016, Texas Instruments Incorporated

VREF is the pull up voltage of I2C communication interface

Figure 40. bq25898C Application Diagram as Slave Charger

#### 9.2.1 Design Requirements

For this design example, use the parameters shown in Table 26.

**Table 26. Design Parameters** 

| PARAMETER           | VALUE         |
|---------------------|---------------|
| Input voltage range | 3.9 V to 14 V |
| Input current limit | 1.5 A         |
| Fast charge current | 3000 mA       |
| Output voltage      | 4.208 V       |



#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Inductor Selection

The device has 1.5 MHz switching frequency to allow the use of small inductor and capacitor values. The Inductor saturation current should be higher than the charging current ( $I_{CHG}$ ) plus half the ripple current ( $I_{RIPPLE}$ ):

$$|BAT \ge |CHG| + (1/2) |RIPPLE$$
 (1)

The inductor ripple current depends on input voltage ( $V_{BUS}$ ), duty cycle ( $D = V_{BAT}/V_{VBUS}$ ), switching frequency (fs) and inductance (L):

$$I_{RIPPLE} = \frac{V_{BUS} \times D \times (1-D)}{fs \times L}$$
 (2)

The maximum inductor ripple current happens with D = 0.5 or close to 0.5. Usually inductor ripple is designed in the range of (20–40%) maximum charging current as a trade-off between inductor size and efficiency for a practical design.

#### 9.2.2.2 Buck Input Capacitor

Input capacitor should have enough ripple current rating to absorb input switching ripple current. The worst case RMS ripple current is half of the charging current when duty cycle is 0.5. If the converter does not operate at 50% duty cycle, then the worst case capacitor RMS current  $I_{PMID}$  occurs where the duty cycle is closest to 50% and can be estimated by Equation 3:

$$I_{PMID} = I_{CHG} \times \sqrt{D \times (1 - D)}$$
(3)

Low ESR ceramic capacitor such as X7R or X5R is preferred for input decoupling capacitor and should be placed to the drain of the high side MOSFET and source of the low side MOSFET as close as possible. Voltage rating of the capacitor must be higher than normal input voltage level. 25 V rating or higher capacitor is preferred for up to 14-V input voltage. 8.2-µF capacitance is suggested.

#### 9.2.2.3 System Output Capacitor

Output capacitor also should have enough ripple current rating to absorb output switching ripple current. The output capacitor RMS current I<sub>COUT</sub> is given:

$$I_{CSYS} = \frac{I_{RIPPLE}}{2 \times \sqrt{3}} \approx 0.29 \times I_{RIPPLE}$$
(4)

The output capacitor voltage ripple can be calculated as follows:

$$\Delta V_{O} = \frac{V_{SYS}}{8 LC_{SYS} f s^{2}} \left( 1 - \frac{V_{SYS}}{V_{BUS}} \right)$$
 (5)

At certain input/output voltage and switching frequency, the voltage ripple can be reduced by increasing the output filter LC. The charger device has internal loop compensator. To get good loop stability, 1-μH and minimum of 20-μF output capacitor is recommended. The preferred ceramic capacitor is 6V or higher rating, X7R or X5R.

# TEXAS INSTRUMENTS

## 9.2.3 Application Curves







## 10 Power Supply Recommendations

In order to provide an output voltage on SYS, the device requires a power supply between 3.9 V and 14 V input with at least 100-mA current rating connected to VBUS or a single-cell Li-lon battery with voltage  $> V_{BATUVLO}$  connected to BAT. The source current rating needs to be at least 3 A in order for the buck converter of the charger to provide maximum output power to SYS.

## 11 Layout

## 11.1 Layout Guidelines

The switching node rise and fall times should be minimized for minimum switching loss. Proper layout of the components to minimize high frequency current path loop (see Figure 51) is important to prevent electrical and magnetic field radiation and high frequency resonant problems. Here is a PCB layout priority list for proper layout. Layout PCB according to this specific order is essential.

- 1. Place input capacitor as close as possible to PMID pin and GND pin connections and use shortest copper trace connection or GND plane.
- 2. Put output capacitor near to the inductor and the IC.
- 3. Decoupling capacitors should be placed next to the IC pins and make trace connection as short as possible.
- 4. Place inductor input terminal to SW pin as close as possible. Minimize the copper area of this trace to lower electrical and magnetic field radiation but make the trace wide enough to carry the charging current. Do not use multiple layers in parallel for this connection. Minimize parasitic capacitance from this area to any other trace or plane.
- 5. Connect all grounds together to reduce PCB size and improve thermal dissipation.
- 6. Avoid ground planes in parallel with high frequency traces in other layers.

## 11.2 Layout Example



Figure 51. High Frequency Current Path



## 12 Device and Documentation Support

#### 12.1 Device Support

## 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossarv.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.





NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).





NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.





## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| BQ25898CYFFR     | ACTIVE | DSBGA        | YFF                | 42   | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | BQ25898C                | Samples |
| BQ25898CYFFT     | ACTIVE | DSBGA        | YFF                | 42   | 250            | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | BQ25898C                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ25898CYFFR | DSBGA           | YFF                | 42 | 3000 | 180.0                    | 8.4                      | 2.66       | 2.95       | 0.81       | 4.0        | 8.0       | Q1               |
| BQ25898CYFFR | DSBGA           | YFF                | 42 | 3000 | 180.0                    | 8.4                      | 2.66       | 2.95       | 0.81       | 4.0        | 8.0       | Q1               |
| BQ25898CYFFT | DSBGA           | YFF                | 42 | 250  | 180.0                    | 8.4                      | 2.66       | 2.95       | 0.81       | 4.0        | 8.0       | Q1               |
| BQ25898CYFFT | DSBGA           | YFF                | 42 | 250  | 180.0                    | 8.4                      | 2.66       | 2.95       | 0.81       | 4.0        | 8.0       | Q1               |



www.ti.com 9-Aug-2022



#### \*All dimensions are nominal

| Device       | Package Type Package Drawing |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|------------------------------|-----|------|------|-------------|------------|-------------|--|
| BQ25898CYFFR | DSBGA                        | YFF | 42   | 3000 | 182.0       | 182.0      | 20.0        |  |
| BQ25898CYFFR | DSBGA                        | YFF | 42   | 3000 | 182.0       | 182.0      | 20.0        |  |
| BQ25898CYFFT | DSBGA                        | YFF | 42   | 250  | 182.0       | 182.0      | 20.0        |  |
| BQ25898CYFFT | DSBGA                        | YFF | 42   | 250  | 182.0       | 182.0      | 20.0        |  |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.





NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).





NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated