

# **+3.0V to +5.5V RS-232 Driver/Receiver Pair**



## **DESCRIPTION**

Available in Lead Free Packaging

The **SP3220E** devices are RS-232 driver/receiver solutions intended for portable or hand-held applications such as palmtop computers, instrumentation and consumer products. These devices incorporate a high-efficiency charge-pump power supply that allows the **SP3220E** devices to deliver true RS-232 performance from a single power supply ranging from +3.0V to +5.0V. This charge pump requires only 0.1µF capacitors in 3.3V operation. The ESD tolerance of these devices is over ±15kV for both Human Model and IEC1000-4-2 Air discharge test methods. All devices have a low-power shutdown mode where the driver outputs and charge pumps are disabled. During shutdown, the supply current falls to less than  $1\mu$ A.



### **ABSOLUTE MAXIMUM RATINGS**

These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability and cause permanent damage to the device.



I<sub>cc</sub> (DC V<sub>cc</sub> or GND current)..........................<u>.+</u>100mA

#### **Input Voltages**



#### **Output Voltages**



#### **Short-Circuit Duration**



#### **Power Dissipation Per Package**

16-pin SSOP (derate 9.69mW/°Cabove+70°C) ........ 775mW 16-pin TSSOP (derate 10.5mW/°C above +70°C) ..... 840mW 16-pin Wide SOIC (derate 11.2mW/°C above+70°C) 900mW

**NOTE 1:** V+ and V- can have maximum magnitudes of 7V, but their absolute difference cannot exceed 13V.

### **SPECIFICATIONS**

Unless otherwise noted, the following specifications apply for  $V_{CC} = +3.0V$  to  $+5.0V$  with  $T_{AMB} = T_{MN}$  to  $T_{MAX}$ . Typical Values apply at  $V_{\text{CC}} = +3.3V$  or  $+5.0V$  and  $T_{\text{AMB}} = 25\degree C$ , C1-4=0.1µF.



**NOTE 2:** Driver input hysteresis is typically 250mV.

# **SPECIFICATIONS (continued)**

Unless otherwise noted, the following specifications apply for  $V_{CC} = +3.0V$  to  $+5.0V$  with  $T_{AMB} = T_{MIN}$  to  $T_{MAX}$ . Typical Values apply at  $V_{\text{CC}} = +3.3V$  or  $+5.0V$  and  $T_{\text{AMB}} = 25^{\circ}\text{C}$ , C1-4=0.1 $\mu$ F.



### **TYPICAL PERFORMANCE CHARACTERISTICS**

Unless otherwise noted, the following performance characteristics apply for  $V_{CC} = +3.3V$ , 250kbps data rates, all drivers loaded with 3k $\Omega$ , 0.1µF charge pump capacitors, and T<sub>AMB</sub> = +25°C.





*Figure 3. Transmitter Output Voltage vs Supply Voltage for the SP3220EB.*



*Figure 5. Slew Rate vs Load Capacitance for the SP3220EB.*



*Figure 1. ICC vs Load Capacitance for the SP3220EB. Figure 2. Transmitter Output Voltage vs Load Capacitance for the SP3220EB.*



*Figure 4. Supply Current vs Supply Voltage for the SP3220EB.*



*Figure 4. Supply Current vs Supply Voltage for the SP3220EU.*

### **TYPICAL PERFORMANCE CHARACTERISTICS: Continued**

Unless otherwise noted, the following performance characteristics apply for  $V_{\text{cc}} = +3.3V$ , 250kbps data rates, all drivers loaded with 3k $\Omega$ , 0.1µF charge pump capacitors, and T<sub>AMB</sub> = +25°C.



*Figure 7. Transmitter Output Voltage vs Load Capacitance for the SP3220EU.*



*Figure 9. Supply Current vs Supply Voltage for the SP3220EU.*



*Figure 8. Transmitter Output Voltage vs Supply Voltage for the SP3220EU.*



*Table 1. Device Pin Description*



*Figure 10. Pinout Configurations for the SP3220E/EB/ EU*



*Figure 11. SP3220E/EB/EU Typical Operating Circuits*

### **DESCRIPTION**

The **SP3220E/EB/EU** devices meet the EIA/TIA- 232 and V.28/V.24 communication protocols and can be implemented in battery-powered, portable, or hand-held applications such as notebook or palmtop computers. The **SP3220E/EB/EU** de vices feature Sipex's proprietary on-board charge pump circuitry that generates  $2 \times V_{cc}$  for RS-232 voltage levels from a single +3.0V to +5.5V power supply. This series is ideal for +3.3V-only systems, mixed +3.0V to +5.5V systems, or +5.0V-only systems that require true RS-232 performance. The SP3220EB device has a driver that can oper ate at a data rate of 250Kbps fully loaded. The SP3220EU can operate at 1000Kbps; the SP3220E operates at a typical data rate of 235Kbps fully loaded.

The **SP3220E/EB/EU** is a 1-driver/1-receiver de vice ideal for portable or hand-held applications. The **SP3220E/EB/EU** features a 1µA shutdown mode that reduces power consumption and ex tends battery life in portable systems. Its receivers remains active in shutdown mode, allowing exter nal devices to be monitored using only 1µA supply current.

### **THEORY OF OPERATION**

The **SP3220E/EB/EU** devices are made up of three basic circuit blocks: 1. Driver, 2. Receiver, and 3. the Sipex proprietary charge pump.

#### **Driver**

The driver is an inverting level transmitter that converts TTL or CMOS logic levels to  $\pm$ 5.0V EIA/ TIA-232 levels, inverted relative to the input logic levels. Typically, the RS-232 output voltage swing is +5.5V with no load and at least +5V minimum fully loaded. The driver outputs are protected against infinite short-circuits to ground without degrada tion in reliability. Driver outputs will meet EIA/TIA- 562 levels of  $\pm$ 3.7V with supply voltages as low as 2.7V.

The SP3220EB driver typically can operate at a data rate of 250Kbps fully loaded with  $3K\Omega$  in parallel with 1000pF, ensuring compatibility with PC-to-PC communication software. The SP3220EU driver can guarantee a data rate of 1000Kbps fully loaded with  $3\Omega$  in parallel with 250pF.

The slew rate of the SP3220E and SP3220EB outputs are internally limited to a maximum of 30V/ µs in order to meet the EIA standards (EIA RS- 232D 2.1.7, Paragraph 5). The transition of the loaded output from HIGH to LOW also meets the monotonicity requirements of the standard. The slew rate of the SP3220EU is not internally limited. This allows it to transmit at much faster data rates.

*Figure 12* shows a loopback circuit used to test the RS-232 driver. *Figure 13* shows the test results of the loopback circuit with the SP3220EB driver active at 250Kbps with an RS-232 load in parallel with a 1000pF capacitor. *Figure 14* shows the test results where the SP3220EU driver was active at 1000Kbps and loaded with an RS-232 receiver in parallel with a 250pF capacitor. A solid RS-232 data transmission rate of 250Kbps provides com patibility with many designs in personal computer peripherals and LAN applications.

The **SP3220E/EB/EU** driver's output stage is turned off (high-Z) when the device is in shutdown mode. When the power is off, the **SP3220E/EB/EU** de vice permits the outputs to be driven up to  $\pm$ 12V. When the power is off, the SP3220E/EB/EU\_de-<br>vice permits the outputs to be driven up to <u>+</u>12V.<br>The driver's input does not have pull-up resistors. Designers should connect an unused input to  $V_{cc}$ or GND.

In the shutdown mode, the supply current falls to less than  $1\mu$ A, where SHDN = LOW. When the **SP3220E/EB/EU** device is shut down, the device's driver output is disabled (high-Z) and the charge pump is turned off with V+ pulled down to  $V_{cc}$  and V- pulled to GND. The time required to exit shutdown is typically 100ms. Connect SHDN to  $V_{cc}$  if the shutdown mode is not used. SHDN has no effect on RxOUT.Note that the driver is enabled only when the magnitude of V- exceeds approxi mately 3V.



*Figure 12. SP3220E/EB/EU Driver Loopback Test Circuit*



*Figure 13. SP3220EB Driver Loopback Test Results at 250Kbps*



*Figure 14. SP3220EU Driver Loopback Test Results at 1Mbps*

## **Receivers**

The receiver converts EIA/TIA-232 levels to TTL or CMOS logic output levels. The receiver has an inverting high-impedance output. This receiver output (RxOUT) is at high-impedance when the enable control EN = HIGH. In the shutdown mode, the receiver can be active or inactive. EN has no effect on TxOUT. The truth table logic of the **SP3220E/EB/EU** driver and receiver outputs can be found in *Table 2*.

Since receiver input is usually from a transmission line where long cable lengths and system interference can degrade the signal, the inputs have a typical hysteresis margin of 300mV. This ensures that the receiver is virtually immune to noisy transmission lines. Should an input be left unconnected, a  $5k\Omega$  pulldown resistor to ground will commit the output of the receiver to a HIGH state.

# **CHARGE PUMP**

The charge pump is a **Sipex**–patented design (U.S. 5,306,954) and uses a unique approach compared to older less–efficient designs. The charge pump still requires four external capacitors, but uses a four–phase voltage shifting technique to attain symmetrical 5.5V power sup plies. The internal power supply consists of a regulated dual charge pump that provides output voltages 5.5V regardless of the input voltage  $(V_{cc})$ over the +3.0V to +5.5V range.

| <b>SHDN</b> | EN | <b>TxOUT</b> | <b>RxOUT</b> |
|-------------|----|--------------|--------------|
|             |    | Tri-state    | Active       |
|             |    | Tri-state    | Tri-state    |
|             |    | Active       | Active       |
|             |    | Active       | Tri-state    |

*Table 2. Truth Table Logic for Shutdown and Enable Control*

In most circumstances, decoupling the power supply can be achieved adequately using a  $0.1 \mu F$ bypass capacitor at C5 (*refer to Figure 11*). In applications that are sensitive to power supply noise, decouple  $V_{cc}$  to ground with a capacitor of the same value as charge-pump capaci tor C1. Physically connect bypass capacitors as close to the IC as possible.

The charge pumps operate in a discontinuous mode using an internal oscillator. If the output voltages are *less than* a magnitude of 5.5V, the charge pumps are *enabled*; if the output voltages *exceed* a magnitude of 5.5V, the charge pumps are *disabled*. This oscillator controls the four phases of the voltage shifting. A description of each phase follows.

### **Phase 1**

 $-V_{ss}$  charge storage — During this phase of the clock cycle, the positive side of capacitors  $C_1$  and  $\mathsf{C}_2$  are initially charged to  $\mathsf{V}_{\mathrm{cc}}$ .  $\mathsf{C}_\mathsf{l}^*$  is then switched to GND and the charge in  $\mathsf{C}_1^-$  is transferred to  $\mathsf{C}_2^{\scriptscriptstyle -}.$  Since  $\mathsf{C}_2^{\scriptscriptstyle +}$  is connected to  $\mathsf{V}_{\rm cc}^{\scriptscriptstyle -},$ the voltage potential across capacitor  $\mathsf{C}_2^{}$  is now 2 times  $V_{cc}$ .

### **Phase 2**

 $-$  V<sub>ss</sub> transfer  $-$  Phase two of the clock connects the negative terminal of  $\textsf{C}_\textsf{2}$  to the  $\textsf{V}_\textsf{ss}$ storage capacitor and the positive terminal of  $\mathsf{C}_2^{}$  to GND. This transfers a negative generated voltage to  $\textsf{C}_\textsf{3}.$  This generated voltage is regulated to a minimum voltage of -5.5V. Simultaneous with the transfer of the voltage to  $\mathsf{C}_{\scriptscriptstyle 3}^{},$ the positive side of capacitor  $\mathsf{C}_\mathtt{1}$  is switched to  $\mathsf{V}_\mathtt{cc}$ and the negative side is connected to GND.

### **Phase 3**

 $-V_{\text{DD}}$  charge storage — The third phase of the clock is identical to the first phase — the charge transferred in  $\mathsf{C}_\mathtt{1}$  produces  $-\mathsf{V}_\mathrm{cc}$  in the negative terminal of  $\mathsf{C}_{\scriptscriptstyle\gamma}$ , which is applied to the negative side of capacitor  $C_2$ . Since  $C_2^+$  is at  $V_{cc}$ , the voltage potential across  $\mathsf{C}_2^{}$  is 2 times  $\mathsf{V}_{\mathrm{cc}}^{}$ .

### **Phase 4**

 $-V_{\text{DD}}$  transfer — The fourth phase of the clock connects the negative terminal of  $\mathsf{C}_2^{}$  to GND, and transfers this positive generated voltage across  $C<sub>2</sub>$ to  $\textsf{C}_\textsf{4}$ , the  $\textsf{V}_{\textsf{DD}}$  storage capacitor. This voltage is regulated to +5.5V. At this voltage, the internal oscillator is disabled. Simultaneous with the trans fer of the voltage to  ${\sf C}_4^{}$ , the positive side of capacitor  $\mathsf{C}_\mathsf{1}$  is switched to  $\mathsf{V}_\mathrm{cc}$  and the negative side is connected to GND, allowing the charge pump cycle to begin again. The charge pump cycle will continue as long as the operational conditions for the internal oscillator are present.

In a no-load condition  $V^*$  and  $V^-$  will be symmetrical, since both V<sup>+</sup> and V– are separately generated from  $V_{cc}$ . Older charge pump approaches that generate V<sup>-</sup> from V<sup>+</sup> will show a decrease in the magnitude of  $V^-$  compared to  $V^+$  due to the inherent inefficiencies in the design.

# **CHARGE PUMP DESIGN GUIDELINES**

The charge pump operates with  $0.1\mu$ F capacitors for 3.3V operation. For other supply voltages, see the table for required capacitor values. Do not use values smaller than those listed. Increasing the capacitor values (e.g., by doubling in value) reduces ripple on the transmitter outputs and may slightly reduce power consumption. C2, C3, and C4 may be increased without changing C1's value.



The charge pump oscillator typically operates at greater than 250kHz allowing the pump to run efficiently with small 0.1µF capacitors. Efficient operation depends on rapidly charg ing and discharging  $C_1$  and  $C_2$ , therefore capacitors should be mounted close to the IC and have low ESR (equivalent series resis tance).

Low cost surface mount ceramic capacitors (such as are widely used for power-supply decoupling) are ideal for use on the charge pump. However the charge pumps are de signed to be able to function properly with a wide range of capacitor styles and values. If polarized capacitors are used the positive and negative terminals should be connected as shown in the Typical Operating Circuit.

Voltage potential across any of the capacitors will never exceed  $2 \times V_{cc}$ . Therefore capacitors with working voltages as low as 6.3V rating may be used with a 3.0V  $V_{cc}$  supply.<br>The reference terminal of the V+ capacitor may be connected either to  $V_{\text{cc}}$  or ground, but if connected to ground a minimum 10V working voltage is required. Higher working volt ages and/or capacitance values may be ad vised if operating at higher  $V_{cc}$  or to provide greater stability as the capacitors age.

Under lightly loaded conditions the intelligent pump oscillator maximizes efficiency by running only as needed to maintain V+ and V<sup>-</sup>. Since interface transceivers often spend much of their time at idle, this power-efficient inno vation can greatly reduce total power con sumption. This improvement is made pos sible by the independent phase sequence of the **Sipex** charge-pump design.



*Figure 15. Charge Pump — Phase 1*



*Figure 16. Charge Pump — Phase 2*



*Figure 17. Charge Pump Waveforms*







*Figure 19. Charge Pump — Phase 4*

#### **ESD TOLERANCE**

The **SP3220E/EB/EU** device incorporates rugge dized ESD cells on all driver output and receiver input pins. The ESD structure is improved over our previous family for more rugged applications and environments sensitive to electro-static discharges and associated transients. The im proved ESD tolerance is at least ±15kV without damage nor latch-up.

There are different methods of ESD testing ap plied:

> a) MIL-STD-883, Method 3015.7 b)IEC1000-4-2 Air Discharge c)IEC1000-4-2 Direct Contact

The Human Body Model has been the generally accepted ESD testing method for semiconductors. This method is also specified in MIL-STD-883, Method 3015.7 for ESD testing. The premise of this ESD test is to simulate the human body's potential to store electro-static energy and discharge it to an integrated circuit. The simulation is performed by using a test model as shown in *Figure 20*. This method will test the IC's capability to withstand an ESD transient during normal handling such as in manufacturing areas where the ICs tend to be handled frequently.

The IEC-1000-4-2, formerly IEC801-2, is gener ally used for testing ESD on equipment and system manufacturers; they must guarantee a certain amount of ESD protection since the system itself is

exposed to the outside environment and human presence. The premise with IEC1000-4-2 is that the system is required to withstand an amount of static electricity when ESD is applied to points and surfaces of the equipment that are accessible to personnel during normal usage. The transceiver IC receives most of the ESD current when the ESD source is applied to the connector pins. The test circuit for IEC-1000-4-2 is shown in *Figure 21*. There are two methods within IEC-4-2: the Air Discharge method and the Contact Discharge method.

With the Air Discharge Method, an ESD voltage is applied to the equipment under test (EUT) through air. This simulates an electrically charged person ready to connect a cable onto the rear of the system only to find an unpleasant zap just before the person touches the back panel. The high energy potential on the person discharges through an arcing path to the rear panel system before he or she even touches the system. This energy, whether discharged directly or through air, is pre dominantly a function of the discharge current rather than the discharge voltage.

Variables with an air discharge -- such as ap proach speed of the object carrying the ESD potential to the system and humidity -- will tend to change the discharge current. For example, the rise time of the discharge current varies with the approach speed.



*Figure 20. ESD Test Circuit for Human Body Model*

The Contact Discharge Method applies the ESD current directly to the EUT. This method was devised to reduce the unpredictability of the ESD arc. The discharge current rise time is constant since the energy is directly transfered without the air-gap arc. In situa tions such as hand held systems, the ESD charge can be directly discharged to the equipment from a person in contact with the equipment. The current is transferred on to the keypad or the serial port of the equip ment directly and then travels through the PCB and finally to the IC.

The circuit models in *Figure 20 and 21* represent the typical ESD testing circuits used for all three methods. The  $\mathsf{C}_\mathrm{s}$  is initially charged with the DC power supply when the first switch (SW1) is on. Now that the capacitor is charged, the second switch (SW2) is on while SW1 switches off. The voltage stored in the capacitor is then ap plied through  $R_{s}$ , the current limiting resistor, onto the device under test (DUT). In ESD tests, the SW2 switch is pulsed so that the device under test recives a duration of voltage.



*Figure 21. ESD Test Circuit for IEC1000-4-2*

For the Human Body Model, the current limiting resistor  $(R_s)$  and the source capacitor ( $C_{\rm s}$ ) are 1.5k $\Omega$  and 100pF, respectively. For IEC-1000-4-2, the current limiting resis tor (RS) and the source capacitor (CS) are  $330\Omega$  and 150pF, respectively.

The higher CS value and lower RS value in the IEC1000-4-2 model are more stringent than the Human Body Model. The larger storage capacitor injects a higher voltage to the test point when SW2 is switched on. The lower current limiting resistor increases the current charge onto the test point.











**(3.20 BSC) 0.020/0.030 (0.50/0.75) 0**°**/8**°

**(3.20 BSC) 0.020/0.030 (0.50/0.75) 0**°**/8**°

**L**

**ÿ**

# **RECOMMENDED UPGRADES**

Contact factory for availability of the following legacy part numbers. For long term avail ability Sipex recommends upgrades as listed below. All upgrade part numbers shown are fully pinout and function compatible with legacy part numbers. Upgrade part numbers may contain feature and/or performance enhancements or other changes to datasheet parameters.



### **ORDERING INFORMATION**



Available in lead free packaging. To order add "-L" suffix to part number.

Example: SP3220ECA/TR = standard; SP3220ECA-L/TR = Lead Free

/TR = Tape and Reel

Pack quantity is 1,500 for WSOIC, or SSOP; pack quantity is 2,500 for 16-pin TSSOP.

Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the application or use of any product or circuit described hereing; neither does it convey any license under its patent rights nor the rights of others.



ANALOG EXCELLENCE **Sipex Corporation**

**Headquarters and Sales Office** 233 South Hillview Drive Milpitas, CA 95035 TEL: (408) 934-7500 FAX: (408) 935-7600

**Sales Office** 22 Linnell Circle Billerica, MA 01821 TEL: (978) 667-8700 FAX: (978) 670-9001 e-mail: sales@sipex.com

#### **ORDERING INFORMATION**



Available in lead free packaging. To order add "-L" suffix to part number.

Example: SP3220ECA/TR = standard; SP3220ECA-L/TR = Lead Free

/TR = Tape and Reel

Pack quantity is 1,500 for WSOIC, or SSOP; pack quantity is 2,500 for 16-pin TSSOP.

Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the application or use of any product or circuit described hereing; neither does it convey any license under its patent rights nor the rights of others.



ANALOG EXCELLENCE **Sipex Corporation**

**Headquarters and Sales Office** 233 South Hillview Drive Milpitas, CA 95035 TEL: (408) 934-7500 FAX: (408) 935-7600

**Sales Office** 22 Linnell Circle Billerica, MA 01821 TEL: (978) 667-8700 FAX: (978) 670-9001 e-mail: sales@sipex.com