

5 V, 5 A Programmable Current-Limit Switch with Over-Voltage Clamp and Slew-Rate Control in TSOT23-8

# DESCRIPTION

The MP5013A is a protection device designed to protect circuitry on the output (source) from transients on the input ( $V_{CC}$ ). Also, it protects the input from undesired shorts and transients coming from the source.

A small capacitor on DV/DT controls the slew rate that limits the inrush current at the source. DV/DT has an internal circuit that allows the customer to float this pin (no connection) and still receive 1.4 ms ramp time at the source. The maximum load at the source is current limited using a sense FET topology. An external resistor between I-LIMIT and SOURCE controls the magnitude of the current limit.

An internal charge pump drives the gate of the power device, allowing the DMOS power FET to have a very low on resistance of just  $36 \text{ m}\Omega$ .

The MP5013A protects the source from the input becoming too low or too high. Under-voltage lockout ensures that the input remains above the minimum operating threshold before the power device turns on. If the input rises above the high output threshold, the MP5013A limits the source voltage.

## **FEATURES**

- 3 V to 5.5 V Operating Input Range
- 5.7 V Typical Output Over-Voltage Clamp
- Absolute Maximum Voltage of 22 V
- Input Under-Voltage Lockout
- Low Inrush Current during Start-Up
- Integrated 36 mΩ Power FET
- Enable/Fault Pin
- Adjustable Output Voltage Slew Rate
- Adjustable Current Limit
- Thermal Shutdown Protection
- TSOT23-8 Package

## **APPLICATIONS**

- Storage (HDDs, SSDs)
- Hot-Swap Systems
- Set-Top Boxes
- USB Ports/Hubs
- Gaming

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance.

"MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

## **TYPICAL APPLICATION**





### **ORDERING INFORMATION**

| Part Number* | Package  | Top Marking |
|--------------|----------|-------------|
| MP5013AGJ    | TSOT23-8 | See Below   |

\* For Tape & Reel, add suffix -Z (e.g. MP5013AGJ-Z)

### **TOP MARKING**

### | AMKY

AMK: Product code of MP5013AGJ Y: Year code



### ABSOLUTE MAXIMUM RATINGS (1)

| VCC, SOURCE, I-LIMIT0.3 V to 22 V                         |
|-----------------------------------------------------------|
| DV/DT, ENABLE/FAULT–0.3 V to 6 V                          |
| Storage temperature –65°C to +155°C                       |
| Junction temperature+150°C                                |
| Lead temperature +260°C                                   |
| Continuous power dissipation $(T_A = +25^{\circ}C)^{(2)}$ |
|                                                           |
| (3)                                                       |

### Recommended Operating Conditions <sup>(3)</sup>

| Input voltage operating range 3 V to 5.5 V               |  |
|----------------------------------------------------------|--|
| 0.5 in <sup>2</sup> pad 4.2 A                            |  |
| For minimum copper, $T_A = 80^{\circ}C$ 2.3 A            |  |
| Operating junction temp. (T <sub>J</sub> )40°C to +125°C |  |

# Thermal Resistance $^{(4)}$ $\theta_{JA}$ $\theta_{JC}$

| TSOT23-8 | 100 | 55 °C/W |
|----------|-----|---------|
|          |     |         |

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J(MAX)$ , the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ , the maximum allowable power dissipation at any ambient temperature is calculated using:  $P_D(MAX)=(T_J(MAX)-T_A)/\theta_{JA}$ . Exceeding the maximum allowable power dissipation will produce an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. Reduce 0.1 watts for every 10°C ambient temperature
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7 4-layer board.



## **ELECTRICAL CHARACTERISTICS**

 $V_{cc}$  = 5 V,  $R_{LIMIT}$  = 22  $\Omega$ , Capacitive Load = 10  $\mu$ F,  $T_{J}$  = 25°C, unless otherwise noted.

| Parameters                                 | Symbol               | Condition                                                                                     | Min  | Тур      | Max  | Units |
|--------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------|------|----------|------|-------|
| Power FET                                  |                      |                                                                                               |      |          |      |       |
| Delay time                                 | T <sub>DLY</sub>     | Enabling of chip to $I_D = 40 \text{ mA}$<br>with a 5 $\Omega$ resistive load, float<br>DV/DT |      | 37       |      | μs    |
| On resistance                              | R <sub>DSon</sub>    | $T_J = 25^{\circ}C$<br>$T_J = 85^{\circ}C^{(5)}$                                              |      | 36<br>48 |      | mΩ    |
| Off-state output voltage                   | V <sub>OFF</sub>     | $V_{CC}$ = 18 V, $V_{EN}$ = 0 V,<br>R <sub>L</sub> = 500 Ω                                    |      |          | 120  | mV    |
| Thermal latch                              | 1                    |                                                                                               |      |          |      |       |
| Shutdown temperature <sup>(5)</sup>        | T <sub>SD</sub>      |                                                                                               |      | 175      |      | °C    |
| Under/over-voltage protection              |                      |                                                                                               |      | -        |      | -     |
| Output clamp voltage                       | $V_{CLAMP}$          | Over-voltage protection<br>$V_{CC}$ = 8 V                                                     | 5.5  | 5.7      | 5.9  | V     |
| Under-voltage lockout                      | V <sub>UVLO</sub>    | Rising edge                                                                                   | 2.5  | 2.7      | 2.9  | V     |
| Under-voltage lockout (UVLO)<br>Hysteresis | V <sub>HYST</sub>    |                                                                                               |      | 0.13     |      | V     |
| Current limit <sup>(5)</sup>               |                      |                                                                                               |      |          |      |       |
| Hold current                               | I <sub>LIM-SS</sub>  | 0 Ω short resistance,<br>R <sub>LIM</sub> = 22 Ω                                              | 2.1  | 2.8      | 3.5  | А     |
| Trip current                               | I <sub>LIM-OL</sub>  | R <sub>LIM</sub> = 22 Ω                                                                       |      | 5        |      | Α     |
| DV/DT circuit                              |                      |                                                                                               |      | •        |      |       |
| Rise time                                  | Tr                   | Float DV/DT, Output rises from 10% to 90%                                                     |      | 1.4      |      | ms    |
| Enable/fault                               |                      |                                                                                               |      | •        |      |       |
| Low-level input voltage                    | V <sub>IL</sub>      | Output disabled                                                                               |      |          | 0.5  | V     |
| Intermediate-level input voltage           | V <sub>I (INT)</sub> | Thermal fault, output disabled                                                                | 0.82 | 1.3      | 1.95 | V     |
| High-level input voltage                   | V <sub>IH</sub>      | Output enabled                                                                                | 2.5  |          |      | V     |
| High-state maximum voltage                 | V <sub>I (MAX)</sub> |                                                                                               |      | 4.95     |      | V     |
| Pull-up current (source)                   | IIL                  | $V_{\text{ENABLE}} = 0 V$ 1                                                                   |      | 25       | 35   | μA    |
| Maximum fanout for fault signal            |                      | Maximum number of chips for<br>simultaneous shutdown                                          |      |          | 3    | Units |
| Maximum voltage on EN <sup>(6)</sup>       | V <sub>MAX</sub>     |                                                                                               |      |          | VCC  | V     |
| Total device                               |                      |                                                                                               |      |          |      |       |
|                                            |                      | Device operational                                                                            |      | 890      | 950  |       |
| Bias current                               | I <sub>BIAS</sub>    | Enable shutdown                                                                               |      | 580      | 650  | μA    |
|                                            |                      | Thermal shutdown                                                                              |      | 600      | 700  |       |
| Minimum operating voltage for UVLO         | V <sub>MIN</sub>     | Enable < 0.5 V                                                                                |      |          | 2.5  | V     |

NOTES:

5) Guaranteed by characterization test.

6) Maximum input voltage on ENABLE/FAULT is ≤ 6 V if VCC ≥ 6 V. Maximum input voltage on ENABLE/FAULT is VCC if VCC ≤ 6 V.



# **TYPICAL PERFORMANCE CHARACTERISTICS**



PEAK CURRENT (A)

**INPUT VOLTAGE (V)** 



# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN}$  = 5 V,  $V_{EN}$  = 5 V,  $R_{LIMIT}$  = 22  $\Omega$ ,  $C_{OUT}$ = 10  $\mu$ F,  $C_{DV/DT}$  = Float,  $T_A$  = 25°C, unless otherwise noted.

Start-Up through Input Voltage Start-Up through Input Voltage Start-Up through Input Voltage No Load

 $R_{LOAD} = 3.3\Omega$ 

C<sub>OUT</sub> = 2200µF







Start-Up through Enable No Load



Start-Up through Enable  $R_{LOAD} = 3.3\Omega$ 



Start-Up through Enable  $C_{OUT} = 2200 \mu F$ 







Shutdown through Enable No Load





I<sub>OUT</sub> 2A/div.

40ms/div.

# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

V<sub>EN</sub> 5V/div.

I<sub>OUT</sub> 2A/div.

 $V_{IN} = 5 V$ ,  $V_{EN} = 5 V$ ,  $R_{LIMIT} = 22 \Omega$ ,  $C_{OUT} = 10 \mu$ F,  $C_{DV/DT} =$ float,  $T_A = 25^{\circ}$ C, unless otherwise noted.



4ms/div.



# **PIN FUNCTIONS**

| Pin # | Name         | Description                                                                                                                                                                                                                                                                                                       |  |
|-------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1     | I-LIMIT      | <b>Current limit.</b> Use a resistor between I-LIMIT and the SOURCE pins to set the overload and short-circuit current-limit levels.                                                                                                                                                                              |  |
| 2     | ENABLE/FAULT | A tri-state, bi-directional interface. Leave ENABLE/FAULT floating to enable the output. Pull ENABLE/FAULT to ground (using an open drain or open collector device) to disable the output. If a thermal fault occurs, this voltage enters an intermediate state to signal that the device is in thermal shutdown. |  |
| 3     | DV/DT        | <b>Controls the slew rate of the output voltage at turn on</b> . DV/DT has an internal capacitor that allows it to ramp up over a period of 1.4 ms. An external capacitor can be added to DV/DT to increase the ramp time. If an additional time delay is not required, DV/DT should be left open.                |  |
| 4     | GND          | Ground. Internal IC reference.                                                                                                                                                                                                                                                                                    |  |
| 5,6   | SOURCE       | Source. Internal power FET source. IC output.                                                                                                                                                                                                                                                                     |  |
| 7,8   | VCC          | Input. Positive input voltage.                                                                                                                                                                                                                                                                                    |  |



## FUNCTIONAL BLOCK DIAGRAM



Figure 1—Functional block diagram



# OPERATION

The MP5013A limits the inrush current to the load when a circuit card connects to a live backplane power source, thereby limiting the backplane's voltage drop and the dv/dt of the voltage to the load. It offers an integrated solution to monitor the input voltage, output voltage, output current, and die temperature, eliminating the external current-sense power resistor, power MOSFET, and thermal sensor.

### Under-Voltage Lockout Operation

If the supply (input) is below the UVLO threshold, the output is disabled, and the ENABLE/FAULT line is driven low.

When the supply rises above the UVLO threshold, the output is enabled, and ENABLE/FAULT is pulled high through a 25  $\mu$ A current source without an external pull-up resistor. The pull-up voltage is limited to 4.95 V.

### **Output Over-Voltage Protection (OVP)**

If the input voltage exceeds the over-voltage protection (OVP) threshold, the output is clamped at 5.7 V (typically).

### **Current Limiting**

When the chip is active, if the load reaches the over-current protection (OCP) threshold (trip current), or a short is present, the part switches to constant-current mode (hold current). The chip shuts down only if the over-current condition eventually triggers thermal protection. However, when the part is powered up by VCC or EN, the load current should be less than the hold current. Otherwise, the part cannot be turned on fully.

In a typical application with a current-limiting resistor of 22  $\Omega$ , the trip current is 5 A, and the hold current is 2.8 A. If the device is in normal operation and passing 2 A, it will only need to dissipate 144 mW with the low on resistance of 36 m $\Omega$ . For a package dissipation of 100°C/W, the temperature rise is +14°C. Given a 25°C ambient temperature, the typical package temperature is 39°C.

The MP5013A requires a heat sink during constant-current mode (e.g., from a short circuit) to prevent an unwanted shutdown. (During a short-circuit condition, the chip must dissipate the power from a 5 V drop.) Without an additional

heat dissipation at 100°C/W, the temperature will exceed the thermal threshold (+175°C), and the MP5013A will shut down to force the temperature to drop.

#### **Thermal Protection**

If the temperature exceeds the thermal threshold, the MP5013A disables its output and drives the ENABLE/FAULT line to the middle (mid) level (see the following "ENABLE/FAULT" section for more information). The thermal fault condition is latched, and the part will remain in a latched-off state until the power is re-started, or ENABLE/ FAULT is re-set.

#### ENABLE/FAULT

ENABLE/FAULT is a bi-directional, three-level I/O with a weak pull-up current (25  $\mu$ A, typically). The three levels are low, mid, and high. It functions to enable/disable the part and to relay fault information.

ENABLE/FAULT as an input:

- 1. Low and mid disable the part.
- 2. Low, in addition to disabling the part, clears the fault flag.
- 3. High enables the part (if the fault flag is clear).

ENABLE/FAULT as an output:

- 1. The pull-up current will allow a "wired nor" pull-up to enable the part (if not overridden).
- An under-voltage condition will cause a low on ENABLE/FAULT and will clear the fault flag.
- 3. A thermal fault will set a mid on the ENABLE/FAULT and will set the fault flag.



The ENABLE/FAULT line must remain at a high level for the output to turn on.

The fault flag is an internal flip-flop that can be set or re-set under the following conditions:

- 1. Thermal Shutdown: sets fault flag.
- 2. Under-Voltage: re-sets fault flag.
- 3. Low on ENABLE/FAULT: re-sets fault flag.
- 4. Mid on ENABLE/FAULT: no effect.

During a thermal shutdown, ENABLE/FAULT is driven to the mid level.

There are 4 types of faults, and each fault has a direct and indirect effect on EANBLE/FAULT and the internal fault flag (see Table 1). In a typical application, there are one or more of the MP5013A chips in a system. ENABLE/FAULT lines are connected together typically.

| Fault Description   | Internal Action                                                                         | Effect on Fault Pin                               | Effect on Flag | Effect on Secondary Part                            |
|---------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------|----------------|-----------------------------------------------------|
| Short/over current  | Limits current                                                                          | None                                              | None           | None                                                |
| Under voltage       | Output turns off                                                                        | Internally drives<br>ENABLE/FAULT to<br>logic low | Flag is re-set | Disables secondary output<br>and re-sets fault flag |
| Over voltage        | Limits output voltage                                                                   | None                                              | None           | None                                                |
| Thermal<br>shutdown | Shutdown. The part<br>is latched off until a<br>UVLO or externally<br>driven to ground. | Internally drives<br>ENABLE/FAULT<br>to mid level | Flag is set    | Disables secondary part output                      |

#### Table 1—Fault function influence in application



## **APPLICATION INFORMATION**

### **Current Limit**

The current limit is a function of the external current-limit resistor. Table 2 lists examples of current values as a function of the resistor value.

#### **Rise Time**

The rise time is a function of the capacitor ( $C_{DV/DT}$ ) on DV/DT. Table 3 lists the typical rise time as a function of capacitance.

| R <sub>LIMIT</sub> (Ω) | 22  | 51  | 75   | 100  | 220  |
|------------------------|-----|-----|------|------|------|
| Trip current (A)       | 5   | 3.4 | 2.98 | 2.7  | 2.43 |
| Hold current (A)       | 2.8 | 1.2 | 0.84 | 0.65 | 0.33 |

| C <sub>DV/DT</sub>           | None | 150 pF | 470 pF | 1 nF |
|------------------------------|------|--------|--------|------|
| Rise time<br>(ms, typically) | 1.4  | 5.9    | 15.5   | 31.4 |

Table 3—Rise time vs. C<sub>DV/DT</sub>

\* **NOTE:** Rise time(ms) = 0.03ms\*C<sub>DV/DT</sub>(pF)+1.4ms

The rise time is measured from 10% to 90% of the output voltage (see Figure 2).



Figure 2—Rise time



#### **PCB Layout Guidelines**

Efficient PCB layout is critical to achieve stable operation. For best results, please refer to Figure 3 and follow the guidelines below:

- 1. Place R<sub>LIMIT</sub> close to the I-LIMIT.
- 2. Place  $C_{DV/DT}$  close to DV/DT.
- 3. Place the input capacitor close to VCC.
- 4. Place enough copper area near VCC and SOURCE for thermal dissipation.



#### **Top Layer**



### Bottom Layer Figure 3—Sample PCB layout

#### **Design Example**

Table 4 shows a design example following the application guidelines for the given specifications:

| rabie i Deeigii exampie |       |  |  |
|-------------------------|-------|--|--|
| V <sub>IN</sub>         | 5 V   |  |  |
| Trip current            | 5 A   |  |  |
| Hold current            | 2.8 A |  |  |

Figure 4 shows the application schematic. The "Typical Performance Characteristics" section shows the circuit waveforms. For more device applications, please refer to the related evaluation board datasheet.



## **TYPICAL APPLICATION CIRCUITS**



Figure 4—Typical application schematic



## PACKAGE INFORMATION

**TSOT23-8** 



TOP VIEW



#### RECOMMENDED LAND PATTERN



FRONT VIEW



SIDE VIEW



DETAIL "A"

#### NOTE:

 ALL DIMENSIONS ARE IN MILLIMETERS.
PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR.
PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
JEDEC REFERENCE IS MO-193, VARIATION BA.
DRAWING IS NOT TO SCALE.
PIN 1 IS LOWER LEFT PIN WHEN READING TOP MARK FROM LEFT TO RIGHT, (SEE EXAMPLE TOP MARK)

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.