













SN74LVC2G241

SCES210P - APRIL 1999-REVISED JANUARY 2019

# SN74LVC2G241 Dual Buffer and Driver With 3-State Outputs

#### **Features**

- Available in the Texas Instruments NanoFree™ Package
- Supports 5-V V<sub>CC</sub> Operation
- Inputs Accept Voltages to 5.5 V
- Max  $t_{pd}$  of 4.1 ns at 3.3 V
- Low Power Consumption, 10-µA Maximum I<sub>CC</sub>
- ±24-mA Output Drive at 3.3 V
- Typical V<sub>OLP</sub> (Output Ground Bounce)  $< 0.8 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at  $V_{CC} = 3.3$  V,  $T_A = 25$ °C
- Ioff Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection
- Can Be Used as a Down Translator to Translate Inputs From a Max of 5.5 V Down to the V<sub>CC</sub> Level
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

### **Applications**

- **AV Receivers**
- Blu-ray Players and Home Theaters
- **DVD Recorders and Players**
- Desktop or Notebook PCs
- Digital Radio or Internet Radio Players
- Digital Video Cameras (DVC)
- **Embedded PCs**
- **GPS: Personal Navigation Devices**
- Mobile Internet Devices
- Network Projector Front-Ends
- Portable Media Players
- Pro Audio Mixers

## 3 Description

This dual buffer and line driver is designed for 1.65-V to 5.5-V  $V_{CC}$  operation.

The SN74LVC2G241 device is designed specifically to improve both the performance and density of 3state memory-address drivers, clock drivers, and busoriented receivers and transmitters.

NanoFree package technology is breakthrough in IC packaging concepts, using the die as the package.

The SN74LVC2G241 device is organized as two 1-bit line drivers with separate output-enable (10E, 20E) inputs. When  $1\overline{OE}$  is low and 2OE is high, the device passes data from the A inputs to the Y outputs. When 10E is high and 20E is low, the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE should be tied to V<sub>CC</sub> through a pullup resistor, and OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sinking or the current-sourcing capability of the driver.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

## Device Information<sup>(1)</sup>

| PART NUMBER     | PACKAGE   | BODY SIZE (NOM)   |
|-----------------|-----------|-------------------|
| SN74LVC2G241DCT | SM8 (8)   | 2.95 mm × 2.80 mm |
| SN74LVC2G241DCU | VSOOP (8) | 2.30 mm × 2.00 mm |
| SN74LVC2G241YZP | DSBGA (8) | 1.91 mm × 0.91 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Logic Diagram (Positive Logic)**





## **Table of Contents**

| 1 | Features 1                             | 8.2 Functional Block Diagram            |
|---|----------------------------------------|-----------------------------------------|
| 2 | Applications 1                         | 8.3 Feature Description                 |
| 3 | Description 1                          | 8.4 Device Functional Modes             |
| 4 | Revision History2                      | 9 Application and Implementation        |
| 5 | Pin Configuration and Functions3       | 9.1 Application Information             |
| 6 | Specifications4                        | 9.2 Typical Application                 |
| • | 6.1 Absolute Maximum Ratings           | 10 Power Supply Recommendations 1       |
|   | 6.2 ESD Ratings                        | 11 Layout 1                             |
|   | 6.3 Recommended Operating Conditions 4 | 11.1 Layout Guidelines 1                |
|   | 6.4 Thermal Information5               | 11.2 Layout Example 1                   |
|   | 6.5 Electrical Characteristics         | 12 Device and Documentation Support 1   |
|   | 6.6 Switching Characteristics          | 12.1 Documentation Support 1            |
|   | 6.7 Operating Characteristics          | 12.2 Community Resources 1              |
|   | 6.8 Typical Characteristic 6           | 12.3 Trademarks1                        |
| 7 | Parameter Measurement Information 7    | 12.4 Electrostatic Discharge Caution 1  |
| 8 | Detailed Description 8                 | 12.5 Glossary 1                         |
|   | 8.1 Overview 8                         | 13 Mechanical, Packaging, and Orderable |
|   |                                        | Information 1                           |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cl     | nanges from Revision O (December 2015) to Revision P                                                                                                                                                                                                                                                                                                                                     | Page |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| ·<br>- | Changed Electrical Characteristics table format  Changed Switching Characteristics tables format.                                                                                                                                                                                                                                                                                        |      |
| CI     | nanges from Revision N (November 2013) to Revision O                                                                                                                                                                                                                                                                                                                                     | Page |
| •      | Added Applications section, Device Information table, ESD Ratings table, Thermal Information table, Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. | 1    |
| CI     | nanges from Revision M (February 2007) to Revision N                                                                                                                                                                                                                                                                                                                                     | Page |
| •      | Updated document to new TI data sheet format.                                                                                                                                                                                                                                                                                                                                            | 1    |
| •      | Removed Ordering Information table.                                                                                                                                                                                                                                                                                                                                                      | 1    |
| •      | Updated Features                                                                                                                                                                                                                                                                                                                                                                         |      |
| •      | Updated operating temperature range.                                                                                                                                                                                                                                                                                                                                                     | 4    |

Submit Documentation Feedback

Copyright © 1999–2019, Texas Instruments Incorporated



## 5 Pin Configuration and Functions





YZP Package 8-Pin DSBGA Bottom View

| GND             | O4 5O | 2A       |
|-----------------|-------|----------|
| 2Y              | O3 6O | 1Y       |
| 1A              | 0270  | 20E      |
| 1 <del>OE</del> | O18O  | $V_{CC}$ |

# Pin Functions (1)(2)

| PIN      |     | 1/0 | DECODIDATION                |  |  |  |  |
|----------|-----|-----|-----------------------------|--|--|--|--|
| NAME     | NO. | I/O | DESCRIPTION                 |  |  |  |  |
| 1A       | 2   | I   | Input                       |  |  |  |  |
| 10E      | 1   | I   | Output enable (Active low)  |  |  |  |  |
| 1Y       | 6   | 0   | Output                      |  |  |  |  |
| 2A       | 5   | 1   | Input                       |  |  |  |  |
| 2Y       | 3   | 0   | Output                      |  |  |  |  |
| 20E      | 7   | I   | Output enable (Active high) |  |  |  |  |
| GND      | 4   | _   | Ground                      |  |  |  |  |
| $V_{CC}$ | 8   | _   | Power pin                   |  |  |  |  |

- (1) N.C. No internal connection
- (2) See for dimensions

Copyright © 1999–2019, Texas Instruments Incorporated

Submit Documentation Feedback



## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                               |                              | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------------------|------------------------------|------|-----------------------|------|
| $V_{CC}$         | Supply voltage                                                |                              | -0.5 | 6.5                   | V    |
| $V_{I}$          | Input voltage <sup>(2)</sup>                                  |                              | -0.5 | 6.5                   | V    |
| Vo               | Voltage applied to any output in the high-impedance or po     | wer-off state <sup>(2)</sup> | -0.5 | 6.5                   | V    |
| Vo               | Voltage applied to any output in the high or low state (2)(3) |                              | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                           | V <sub>I</sub> < 0           |      | <b>–</b> 50           | mA   |
| I <sub>OK</sub>  | Output clamp current                                          | V <sub>O</sub> < 0           |      | <b>–</b> 50           | mA   |
| Io               | Continuous output current                                     | ·                            |      | ±50                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND             |                              |      | ±100                  | mA   |
| $T_{J}$          | Maximum junction temperature                                  |                              |      | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature                                           |                              | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                            |                                                                               | VALUE | UNIT |
|--------------------|----------------------------|-------------------------------------------------------------------------------|-------|------|
|                    | Flootroototio              | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic<br>discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions<sup>(1)</sup>

|                 |                           |                                            | MIN                    | MAX                    | UNIT |
|-----------------|---------------------------|--------------------------------------------|------------------------|------------------------|------|
| V               | Supply voltage            | Operating                                  | 1.65                   | 5.5                    | V    |
| V <sub>CC</sub> |                           | Data retention only                        | 1.5                    |                        | V    |
|                 |                           | V <sub>CC</sub> = 1.65 V to 1.95 V         | 0.65 × V <sub>CC</sub> |                        |      |
| V               | Lligh level input veltage | $V_{CC}$ = 2.3 V to 2.7 V                  | 1.7                    |                        | V    |
| $V_{IH}$        | High-level input voltage  | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   | 2                      |                        | V    |
|                 |                           | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | 0.7 × V <sub>CC</sub>  |                        |      |
|                 |                           | V <sub>CC</sub> = 1.65 V to 1.95 V         |                        | 0.35 × V <sub>CC</sub> |      |
| .,              | Low-level input voltage   | $V_{CC}$ = 2.3 V to 2.7 V                  |                        | 0.7                    | V    |
| $V_{IL}$        |                           | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   |                        | 8.0                    | V    |
|                 |                           | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |                        | $0.3 \times V_{CC}$    |      |
| $V_{I}$         | Input voltage             |                                            | 0                      | 5.5                    | V    |
| V               | Outrout valta as          | High or low state                          | 0                      | V <sub>CC</sub>        | V    |
| Vo              | Output voltage            | 3-state                                    | 0                      | 5.5                    | V    |
|                 |                           | V <sub>CC</sub> = 1.65 V                   |                        | -4                     |      |
|                 |                           | V <sub>CC</sub> = 2.3 V                    |                        | -8                     |      |
| I <sub>OH</sub> | High-level output current | V 2.V                                      |                        | -16                    | mA   |
|                 |                           | V <sub>CC</sub> = 3 V                      |                        | -24                    |      |
|                 |                           | V <sub>CC</sub> = 4.5 V                    |                        | -32                    |      |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report Implications of Slow or Floating CMOS Inputs, SCBA004.

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> The value of  $V_{CC}$  is provided in the *Recommended Operating Conditions* table.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## Recommended Operating Conditions<sup>(1)</sup> (continued)

|                                               |                                    |                                                                              | MIN MAX | UNIT |
|-----------------------------------------------|------------------------------------|------------------------------------------------------------------------------|---------|------|
|                                               |                                    | V <sub>CC</sub> = 1.65 V                                                     | 4       |      |
|                                               |                                    | V <sub>CC</sub> = 2.3 V                                                      | 8       |      |
| I <sub>OL</sub>                               | Low-level output current           | V 2V                                                                         | 16      | mA   |
|                                               |                                    | $V_{CC} = 3 V$                                                               | 24      |      |
|                                               |                                    | V <sub>CC</sub> = 4.5 V                                                      | 32      |      |
|                                               | Input transition rise or fall rate | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}, 2.5 \text{ V} \pm 0.2 \text{ V}$ | 20      |      |
| $\Delta t/\Delta v$                           |                                    | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                   | 10      | ns/V |
|                                               |                                    | $V_{CC} = 5 V \pm 0.5 V$                                                     | 5       |      |
| T <sub>A</sub> Operating free-air temperature |                                    | <b>-40</b> 85                                                                | °C      |      |

## 6.4 Thermal Information

|                               |                                        |              | SN74LVC2G241   |                |      |  |
|-------------------------------|----------------------------------------|--------------|----------------|----------------|------|--|
| THERMAL METRIC <sup>(1)</sup> |                                        | DCT<br>(SM8) | DCU<br>(VSSOP) | YZP<br>(DSBGA) | UNIT |  |
|                               |                                        | 8 PINS       | 8 PINS         | 8 PINS         |      |  |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance | 220          | 227            | 102            | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

over recommended operating free-air temperature range,  $T_A = -40$ °C to 125°C (unless otherwise noted)

|                  | PARAMETER                 | TEST CONDITIONS                                                                 | V <sub>cc</sub> | –40°C t               | –40°C to 85°C |                       | -40°C to 85°C -40°C to 125°C (Recommended) |     | UNIT |
|------------------|---------------------------|---------------------------------------------------------------------------------|-----------------|-----------------------|---------------|-----------------------|--------------------------------------------|-----|------|
|                  |                           |                                                                                 |                 | MIN                   | TYP MAX       | MIN                   | TYP MAX                                    |     |      |
|                  |                           | $I_{OH} = -100 \mu A$                                                           | 1.65 V to 5.5 V | V <sub>CC</sub> - 0.1 |               | V <sub>CC</sub> - 0.1 |                                            |     |      |
| V <sub>OH</sub>  |                           | I <sub>OH</sub> = -4 mA                                                         | 1.65 V          | 1.2                   |               | 1.2                   |                                            |     |      |
|                  | I <sub>OH</sub> = -8 mA   | 2.3 V                                                                           | 1.9             |                       | 1.9           |                       | V                                          |     |      |
|                  | $I_{OH} = -16 \text{ mA}$ | 3 V                                                                             | 2.4             |                       | 2.4           |                       | v                                          |     |      |
|                  |                           | $I_{OH} = -24 \text{ mA}$                                                       | 3 V             | 2.3                   |               | 2.3                   |                                            |     |      |
|                  |                           | $I_{OH} = -32 \text{ mA}$                                                       | 4.5 V           | 3.8                   |               | 3.8                   |                                            |     |      |
|                  |                           | $I_{OL} = 100 \mu A$                                                            | 1.65 V to 5.5 V |                       | 0.1           |                       | 0.1                                        |     |      |
| V <sub>OL</sub>  |                           | I <sub>OL</sub> = 4 mA                                                          | 1.65 V          |                       | 0.45          |                       | 0.45                                       |     |      |
|                  |                           | I <sub>OL</sub> = 8 mA                                                          | 2.3 V           |                       | 0.3           |                       | 0.3                                        | ٧   |      |
|                  |                           | I <sub>OL</sub> = 16 mA                                                         | 3 V             |                       | 0.4           |                       | 0.4                                        | v   |      |
|                  |                           | I <sub>OL</sub> = 24 mA                                                         | 3 V             |                       | 0.55          |                       | 0.55                                       |     |      |
|                  |                           | I <sub>OL</sub> = 32 mA                                                         | 4.5 V           |                       | 0.55          |                       | 0.75                                       |     |      |
| I                | A or OE inputs            | V <sub>I</sub> = 5.5 V or GND                                                   | 0 to 5.5 V      |                       | ±5            |                       | ±5                                         | μА  |      |
| I <sub>off</sub> |                           | V <sub>I</sub> or V <sub>O</sub> = 5.5 V                                        | 0               |                       | ±10           |                       | ±10                                        | μΑ  |      |
| loz              |                           | V <sub>O</sub> = 0 to 5.5 V                                                     | 3.6 V           |                       | 10            |                       | 10                                         | μΑ  |      |
| $I_{CC}$         |                           | $V_I = 5.5 \text{ V or GND}, \qquad I_O = 0$                                    | 1.65 V to 5.5 V |                       | 10            |                       | 10                                         | μΑ  |      |
| $\Delta I_{CC}$  |                           | One input at V <sub>CC</sub> - 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND | 3 V to 5.5 V    |                       | 500           |                       | 500                                        | μА  |      |
| 0                | Data Inputs               | V V or CND                                                                      | 3.3 V           |                       | 3.5           |                       |                                            | nE. |      |
| C <sub>i</sub>   | Control Inputs            | $V_I = V_{CC}$ or GND                                                           | 3.3 V           |                       | 4             |                       |                                            | pF  |      |
| Co               |                           | V <sub>O</sub> = V <sub>CC</sub> or GND                                         | 3.3 V           |                       | 6.5           |                       |                                            | pF  |      |



## 6.6 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2)

|                  | 1 0             | 1 0 | •             |      |     | , ,                                |     | ,                                  |     |                                  |    |
|------------------|-----------------|-----|---------------|------|-----|------------------------------------|-----|------------------------------------|-----|----------------------------------|----|
|                  |                 |     | –40°C to 85°C |      |     |                                    |     |                                    |     |                                  |    |
| PARAMETER        | FROM<br>(INPUT) | =   |               |      |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | V <sub>CC</sub> = 5 V<br>± 0.5 V |    |
|                  |                 |     | MIN           | MAX  | MIN | MAX                                | MIN | MAX                                | MIN | MAX                              |    |
| t <sub>pd</sub>  | Α               | Υ   | 3.3           | 9.1  | 1.5 | 5.5                                | 1.4 | 4.3                                | 1.0 | 4.0                              | ns |
| t <sub>en</sub>  | ŌĒ              | Υ   | 4.0           | 9.9  | 1.3 | 6.6                                | 1.2 | 4.7                                | 1.1 | 5.0                              | ns |
| t <sub>dis</sub> | ŌĒ              | Υ   | 1.5           | 11.6 | 1.0 | 5.7                                | 1.4 | 4.6                                | 0.5 | 4.2                              | ns |

|                  |                 |                | -40°C to 125°C (Recommended)  |      |                              |     |                              |     |                         |          |      |  |
|------------------|-----------------|----------------|-------------------------------|------|------------------------------|-----|------------------------------|-----|-------------------------|----------|------|--|
| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1<br>± 0.15 |      | V <sub>CC</sub> = 2<br>± 0.2 |     | V <sub>CC</sub> = 3<br>± 0.3 |     | V <sub>CC</sub> = ± 0.5 | 5 V<br>V | UNIT |  |
|                  |                 |                | MIN                           | MAX  | MIN                          | MAX | MIN                          | MAX | MIN                     | MAX      |      |  |
| t <sub>pd</sub>  | Α               | Υ              | 3.3                           | 10.1 | 1.5                          | 5.6 | 1.4                          | 5.3 | 1.0                     | 4.2      | ns   |  |
| t <sub>en</sub>  | ŌĒ              | Υ              | 4.0                           | 10.9 | 1.3                          | 6.6 | 1.2                          | 5.7 | 1.2                     | 4.3      | ns   |  |
| t <sub>dis</sub> | ŌĒ              | Υ              | 1.5                           | 12.6 | 1.0                          | 6.6 | 1.4                          | 5.6 | 1.0                     | 3.9      | ns   |  |

## 6.7 Operating Characteristics

 $T_{\Delta} = 25^{\circ}C$ 

|                                                                   | PARAME           | TER              | TEST CONDITIONS          | V <sub>cc</sub>          | TYP | UNIT |  |
|-------------------------------------------------------------------|------------------|------------------|--------------------------|--------------------------|-----|------|--|
| Power dissipation  C <sub>pd</sub> capacitance  per buffer/driver |                  |                  | V <sub>CC</sub> = 1.8 V  | 19                       |     |      |  |
|                                                                   | Outputs enabled  |                  | V <sub>CC</sub> = 2.5 V  | 19                       | pF  |      |  |
|                                                                   | Outputs enabled  |                  | $V_{CC} = 3.3 \text{ V}$ | 20                       |     |      |  |
|                                                                   |                  | f = 10 MHz       | $V_{CC} = 5 V$           | 22                       |     |      |  |
|                                                                   |                  | I = IU WINZ      | V <sub>CC</sub> = 1.8 V  | 2                        |     |      |  |
|                                                                   | Outpute disabled |                  | $V_{CC} = 2.5 \text{ V}$ | 2                        |     |      |  |
|                                                                   |                  | Outputs disabled |                          | $V_{CC} = 3.3 \text{ V}$ | 2   | pF   |  |
|                                                                   |                  |                  |                          | V <sub>CC</sub> = 5 V    | 3   |      |  |

## 6.8 Typical Characteristic



Figure 1. tpd vs Vcc Over Full Temperature Range

Submit Documentation Feedback

Copyright © 1999–2019, Texas Instruments Incorporated



#### 7 Parameter Measurement Information



| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

**LOAD CIRCUIT** 

|                                     |                 | PUTS    |                    | .,                       |                | _              | .,             |
|-------------------------------------|-----------------|---------|--------------------|--------------------------|----------------|----------------|----------------|
| V <sub>cc</sub>                     | V,              | t,/t,   | V <sub>M</sub>     | <b>V</b> <sub>LOAD</sub> | C <sub>L</sub> | R <sub>∟</sub> | V <sub>A</sub> |
| 1.8 V ± 0.15 V                      | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 30 pF          | <b>1 k</b> Ω   | 0.15 V         |
| $2.5~\textrm{V}~\pm~0.2~\textrm{V}$ | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 30 pF          | 500 Ω          | 0.15 V         |
| 3.3 V ± 0.3 V                       | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                      | 50 pF          | 500 Ω          | 0.3 V          |
| 5 V ± 0.5 V                         | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 50 pF          | <b>500</b> Ω   | 0.3 V          |



NOTES: A. C, includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{\circ}$  = 50  $\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{\text{PLZ}}$  and  $\dot{t}_{\text{PHZ}}$  are the same as  $t_{\text{dis}}$ .
- F.  $t_{\mbox{\tiny PZL}}$  and  $t_{\mbox{\tiny PZH}}$  are the same as  $t_{\mbox{\tiny en}}.$
- G.  $t_{PlH}$  and  $t_{PHl}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 2. Load Circuit and Voltage Waveforms

Submit Documentation Feedback



## 8 Detailed Description

#### 8.1 Overview

The SN74LVC2G241 device is designed specifically to improve both the performance and density of 3-state memory-address drivers, clock drivers, and bus-oriented receivers and transmitters. The SN74LVC2G241 device is organized as two 1-bit line drivers with separate output-enable (1OE, 2OE) inputs. When 1OE is low and 2OE is high, the device passes data from the A inputs to the Y outputs. When 1OE is high and 2OE is low, the outputs are in the high-impedance state.

The SN74LVC2G241 is also an effective redriver, with a maximum output current drive of 32 mA.

### 8.2 Functional Block Diagram



Figure 3. Logic Diagram (Positive Logic)

## 8.3 Feature Description

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor, and OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sinking or the current-sourcing capability of the driver.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

#### 8.4 Device Functional Modes

Table 1 and Table 2 list the functional modes of the SN74LVC2G241.

Table 1. Gate 1 Functional Table

| INF             | PUTS | ОИТРИТ |
|-----------------|------|--------|
| 1 <del>OE</del> | 1A   | 1Y     |
| L               | Н    | Н      |
| L               | L    | L      |
| Н               | Х    | Z      |

**Table 2. Gate 2 Functional Table** 

| INF | PUTS | OUTPUT |  |  |  |  |  |
|-----|------|--------|--|--|--|--|--|
| 20E | 2A   | 2Y     |  |  |  |  |  |
| Н   | Н    | Н      |  |  |  |  |  |
| Н   | L    | L      |  |  |  |  |  |
| L   | X    | Z      |  |  |  |  |  |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

*Typical Application* shows a simple application where a physical push button is connected to the SN74LVC2G241. The push button is in a physical location far enough away from the processor that the input signal is weak and needs to be redriven. The SN74LVC2G241 acts as a redriver, providing a strong input signal to the processor with as little as 1 ns of propagation delay.

## 9.2 Typical Application



Figure 4. SN74LVC2G241 Application

### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive also creates fast edges into light loads, so routing and load conditions must be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- Recommended Input Conditions
  - Rise time and fall time specs. See (Δt/ΔV) in Recommended Operating Conditions.
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in Recommended Operating Conditions.
  - Inputs are overvoltage tolerant allowing them to go as high as (V<sub>I</sub> max) in Recommended Operating
     Conditions at any valid V<sub>CC</sub>.

#### 2. Recommend Output Conditions

- Load currents must not exceed (I<sub>O</sub> max) per output and must not exceed (Continuous current through V<sub>CC</sub> or GND) total current for the part. These limits are located in Absolute Maximum Ratings.
- Outputs must not be pulled above V<sub>CC</sub> during normal operation or 5.5 V in high-z state.



## **Typical Application (continued)**

### 9.2.3 Application Curve



Figure 5. I<sub>CC</sub> vs Frequency

## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in *Recommended Operating Conditions*.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended and if there are multiple  $V_{CC}$  pins then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each power pin. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

### 11 Layout

### 11.1 Layout Guidelines

When using multiple bit logic devices inputs must not ever float. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever make more sense or is more convenient.

### 11.2 Layout Example



Figure 6. Layout Diagram

Submit Documentation Feedback



## 12 Device and Documentation Support

## 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

Implications of Slow or Floating CMOS Inputs, SCBA004

### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

NanoFree, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.

www.ti.com 23-Sep-2023

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| 74LVC2G241DCTRE4 | ACTIVE     | SM8          | DCT                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | (2WP5, C41)<br>Z     | Samples |
| 74LVC2G241DCTRG4 | ACTIVE     | SM8          | DCT                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | (2WP5, C41)<br>Z     | Samples |
| 74LVC2G241DCUTG4 | ACTIVE     | VSSOP        | DCU                | 8    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | C41R                 | Samples |
| SN74LVC2G241DCTR | ACTIVE     | SM8          | DCT                | 8    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | (2WP5, C41)<br>Z     | Samples |
| SN74LVC2G241DCUR | ACTIVE     | VSSOP        | DCU                | 8    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | (C41J, C41Q, C41R)   | Samples |
| SN74LVC2G241DCUT | ACTIVE     | VSSOP        | DCU                | 8    | 250            | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 125   | (C41J, C41Q, C41R)   | Samples |
| SN74LVC2G241YZPR | ACTIVE     | DSBGA        | YZP                | 8    | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | (C2, C27)            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 23-Sep-2023

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Dec-2022

## TAPE AND REEL INFORMATION

NSTRUMENTS





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74LVC2G241DCUTG4 | VSSOP           | DCU                | 8 | 250  | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC2G241DCTR | SM8             | DCT                | 8 | 3000 | 180.0                    | 13.0                     | 3.35       | 4.5        | 1.55       | 4.0        | 12.0      | Q3               |
| SN74LVC2G241DCUR | VSSOP           | DCU                | 8 | 3000 | 178.0                    | 9.5                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC2G241DCUR | VSSOP           | DCU                | 8 | 3000 | 178.0                    | 9.0                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC2G241DCUR | VSSOP           | DCU                | 8 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC2G241DCUT | VSSOP           | DCU                | 8 | 250  | 178.0                    | 9.5                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC2G241DCUT | VSSOP           | DCU                | 8 | 250  | 178.0                    | 9.0                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC2G241YZPR | DSBGA           | YZP                | 8 | 3000 | 180.0                    | 8.4                      | 1.02       | 2.02       | 0.63       | 4.0        | 8.0       | Q1               |



www.ti.com 1-Dec-2022



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 74LVC2G241DCUTG4 | VSSOP        | DCU             | 8    | 250  | 202.0       | 201.0      | 28.0        |
| SN74LVC2G241DCTR | SM8          | DCT             | 8    | 3000 | 182.0       | 182.0      | 20.0        |
| SN74LVC2G241DCUR | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LVC2G241DCUR | VSSOP        | DCU             | 8    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC2G241DCUR | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LVC2G241DCUT | VSSOP        | DCU             | 8    | 250  | 202.0       | 201.0      | 28.0        |
| SN74LVC2G241DCUT | VSSOP        | DCU             | 8    | 250  | 180.0       | 180.0      | 18.0        |
| SN74LVC2G241YZPR | DSBGA        | YZP             | 8    | 3000 | 182.0       | 182.0      | 20.0        |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-187 variation CA.





NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.





NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.





DIE SIZE BALL GRID ARRAY



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated