## ONET4291VA



# 1 GBPS TO 4.25 GBPS MULTI-RATE VCSEL DRIVER

### **FEATURES**

- Multi-Rate Operation from 1 Gbps Up To 4.25 Gbps
- 2-Wire Digital Interface

ISTRUMENTS

- Digitally Selectable Modulation Current
- Digitally Selectable Bias Current
- Automatic Power Control (APC) Loop
- Supports Transceiver Management System (TMS)
- Includes Laser Safety Features
- Analog Temperature Sensor Output
- Single 3.3-V Supply

### DESCRIPTION

• Operating Temperature –40°C to 85°C

• Small Footprint Surface Mount 4 mm  $\times$  4 mm, 20-Pin QFN Package

### APPLICATIONS

- Multirate SFP/SFF Modules
- 1.0625 Gbps, 2.125 Gbps, and 4.25 Gbps Fibre Channel Transmitters
- Gigabit Ethernet Transmitters

The ONET4291VA is a versatile high-speed multi-rate VCSEL driver for fiber optic applications with data rates up to 4.25 Gbps.

The device provides a 2-wire interface which allows digital control of the modulation and bias currents, eliminating the need for of external components.

The ONET4291VA includes an integrated automatic power control loop as well as circuitry to support laser safety and transceiver management systems.

The part is available in a small footprint 4 mm × 4 mm 20-pin QFN package and it requires a single 3.3-V supply.

This power efficient multi-rate VCSEL driver is characterized for operation from -40°C to 85°C ambient temperature.

### BLOCK DIAGRAM

A simplified block diagram of the ONET4291VA is shown in Figure 1.

This compact, low power 1-Gbps to 4.25-Gbps multi-rate VCSEL driver consists of a high-speed current modulator, a modulation current generator, power-on reset circuitry, a 2-wire interface and control logic block, a bias current generator and automatic power control loop, and an analog reference block.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# ONET4291VA

SLLS674-SEPTEMBER 2005





Figure 1. Simplified Block Diagram of the ONET4291VA

### **HIGH-SPEED CURRENT MODULATOR**

The data signal is applied to the high-speed current modulator by means of the input signal pins DIN+/DIN–, which provide on-chip differential  $100-\Omega$  line-termination. The succeeding limiting gain stage ensures sufficient drive amplitude and edge-speed for driving the current modulator differential pair.

The modulation current is sunk from the common emitter node of the differential pair by means of a modulation current generator, which is digitally controlled by the 2-wire interface and control logic block.

The collector nodes of the differential pair are connected to the output pins DOUT+/DOUT-, which include on-chip 2  $\times$  60- $\Omega$  back-termination to VCC. The 60- $\Omega$  back-termination helps to sufficiently suppress signal distortion caused by double reflections for VCSEL diodes with impedances ranging from 50  $\Omega$  through 75  $\Omega$ .

### **MODULATION CURRENT GENERATOR**

The modulation current generator provides the current for the current modulator described above. The circuit is digitally controlled by the 2-wire interface and control logic block.

An 8-bit wide control bus, MODC, is used to set the desired modulation current.

Furthermore, two modulation current ranges are selected by means of the MODR signal.

The ENA signal enables or disables the modulation current generator.

The modulation current can be disabled by setting the DIS input pin to a high level. The modulation current is also disabled in a fault condition if the fault detection enable register flag FLTEN is set.

For more information about the register functionality, see the register mapping description.

### 2-WIRE SERIAL INTERFACE AND CONTROL LOGIC

The ONET4291VA uses a 2-wire serial interface for digital control. A simplified block diagram of this interface is shown in Figure 2.

The two circuit inputs, SDA and SCK, are driven, respectively, by the serial data and serial clock from a microprocessor, for example. Both inputs include  $100-k\Omega$  pullup resistors to VCC. For driving these inputs, an open drain output is recommended.

A write cycle consists of a START command, three address bits with MSB first, eight data bits with MSB first, and a STOP command. In idle mode, both SDA and SCK lines are at a high level.

A START command is initiated by the falling edge of SDA with SCK at a high level, transitioning to a low level.

Bits are clocked into an 11-bit wide shift register during the high level of the system clock SCK.

A STOP command is detected on the rising edge of SDA after SCK has changed from a low to a high level.

At the time of detection of a STOP command, the eight data bits from the shift register are copied to a selected 8-bit register. Register selection occurs according to the three address bits in the shift register, which are decoded to eight independent select signals using a 3 to 8 decoder block.

In the ONET4291VA, only addresses 0 (000b) through 3 (011b) are used.





Figure 2. Simplified 2-Wire Interface Block Diagram

The timing definition for the serial data signal SDA and the serial clock signal SCK is shown in Figure 3. The corresponding timing requirements are listed in Table 1.



Figure 3. 2-Wire Interface Timing Diagram

Table 1. 2-Wire Interface Timing

| PARAMETER                | DESCRIPTION                                                                                                                                                         | MIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MAX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | UNIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| START hold time          | Time required from data falling edge to clock falling edge at START                                                                                                 | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Clock and data rise time | Clock and data rise time                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Clock and data fall time | Clock and data fall time                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Clock high time          | Minimum clock high period                                                                                                                                           | 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Data high time           | Minimum data high period                                                                                                                                            | 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Data setup time          | Minimum time from data rising edge to clock rising edge                                                                                                             | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Data wait time           | Minimum time from data falling edge to data rising edge                                                                                                             | 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Data hold time           | Minimum time from clock falling edge to data falling edge                                                                                                           | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| STOP setup time          | Minimum time from clock rising edge to data rising edge at STOP                                                                                                     | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                          | START hold time<br>Clock and data rise time<br>Clock and data fall time<br>Clock high time<br>Data high time<br>Data setup time<br>Data wait time<br>Data hold time | START hold timeTime required from data falling edge to clock falling edge at STARTClock and data rise timeClock and data rise timeClock and data fall timeClock and data fall timeClock high timeMinimum clock high periodData high timeMinimum data high periodData setup timeMinimum time from data falling edge to clock rising edgeData wait timeMinimum time from data falling edge to data rising edgeData hold timeMinimum time from clock falling edge to data falling edge | START hold timeTime required from data falling edge to clock falling edge at START10Clock and data rise timeClock and data rise time10Clock and data fall timeClock and data fall time10Clock high timeMinimum clock high period50Data high timeMinimum data high period100Data setup timeMinimum time from data rising edge to clock rising edge10Data wait timeMinimum time from data falling edge to data rising edge50Data hold timeMinimum time from clock falling edge to data falling edge10 | START hold timeTime required from data falling edge to clock falling edge at START10Clock and data rise timeClock and data rise time10Clock and data fall timeClock and data fall time10Clock high timeMinimum clock high period50Data high timeMinimum data high period100Data setup timeMinimum time from data rising edge to clock rising edge10Data wait timeMinimum time from data falling edge to data rising edge50Data hold timeMinimum time from clock falling edge to data falling edge10 |

### **REGISTER MAPPING**

The register mapping for the register addresses 0 (000b) through 3 (011b) are shown in Table 2 to Table 5. Register 3 is included for future enhancements. It is not used in the current device.

Table 6 describes the circuit functionality based on the register settings.

| Table 2 | 2. Register | 0 (000b) | Mapping |
|---------|-------------|----------|---------|
|---------|-------------|----------|---------|

|       | address 0 (000b) |       |       |       |       |       |       |  |  |
|-------|------------------|-------|-------|-------|-------|-------|-------|--|--|
| bit 7 | bit 6            | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |  |  |
| ENA   | PDP              | PDR   | OLE   | FLTEN | MODR  | -     | -     |  |  |



### Table 3. Register 1 (001b) Mapping

| address 1 (001b) |       |       |       |       |       |       |       |
|------------------|-------|-------|-------|-------|-------|-------|-------|
| bit 7            | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
| MODC7            | MODC6 | MODC5 | MODC4 | MODC3 | MODC2 | MODC1 | MODC0 |

## Table 4. Register 2 (010b) Mapping

|        | address 2 (010b) |        |        |        |        |        |        |  |
|--------|------------------|--------|--------|--------|--------|--------|--------|--|
| bit 7  | bit 6            | bit 5  | bit 4  | bit 3  | bit 2  | bit 1  | bit 0  |  |
| BIASC7 | BIASC6           | BIASC5 | BIASC4 | BIASC3 | BIASC2 | BIASC1 | BIASC0 |  |

#### Table 5. Register 3 (011b) Mapping

|       | address 3 (011b) |       |       |       |       |       |       |  |  |
|-------|------------------|-------|-------|-------|-------|-------|-------|--|--|
| bit 7 | bit 6            | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |  |  |
| -     | -                | -     | -     | -     | -     | -     | -     |  |  |

### Table 6. Register Functionality

| Symbol | Register                       | Function                                                                                                                                      |
|--------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| ENA    | Enable                         | Enables chip when set to 1. Can be toggled to reset a fault condition.                                                                        |
| PDP    | Photodiode polarity            | Photodiode polarity bit:<br>1 = common anode<br>0 = common cathode                                                                            |
| PDR    | Photodiode current range       | Photodiode current range bit:<br>$1 = 0 \mu A - 500 \mu A$ with 2- $\mu A$ resolution<br>$0 = 0 \mu A - 250 \mu A$ with 1- $\mu A$ resolution |
| OLE    | Open loop enable               | Open loop enable bit:<br>1 = open loop bias current control<br>0 = closed loop bias current control                                           |
| FLTEN  | Fault detection enable         | Fault detection enable bit:<br>1 = fault detection on<br>0 = fault detection off                                                              |
| MODR   | Modulation current range       | Laser modulation current range:<br>1 = 0  mA - 15  mA<br>0 = 0  mA - 12  mA                                                                   |
| MODC7  | Modulation current bit 7 (MSB) | Modulation current setting:                                                                                                                   |
| MODC6  | Modulation current bit 6       |                                                                                                                                               |
| MODC5  | Modulation current bit 5       | MODR = 1 (see above):                                                                                                                         |
| MODC4  | Modulation current bit 4       | Modulation current: 100 $\mu$ A – 15.4 mA with 68 $\mu$ A step size                                                                           |
| MODC3  | Modulation current bit 3       |                                                                                                                                               |
| MODC2  | Modulation current bit 2       | MODR = 0 (see above):                                                                                                                         |
| MODC1  | Modulation current bit 1       | Modulation current: 100 $\mu$ A – 12 mA with 51 $\mu$ A step size                                                                             |
| MODC0  | Modulation current bit 0 (LSB) |                                                                                                                                               |
| BIASC7 | Bias current bit 7 (MSB)       | closed loop (APC):                                                                                                                            |
| BIASC6 | Bias current bit 6             | Coupling ratio CR between VCSEL bias current and photodiode current is:                                                                       |
| BIASC5 | Bias current bit 5             | $CR = I_{BIAS-VCSEL} / I_{PD}$                                                                                                                |
| BIASC4 | Bias current bit 4             | PDR = 0 (see above), BIASC = 0 255, $I_{BIAS-VCSEL} \le 12$ mA:                                                                               |
| BIASC3 | Bias current bit 3             | $I_{BIAS-VCSEL} = 100 \ \mu A + (1 \ \mu A \times CR \times BIASC)$                                                                           |
| BIASC2 | Bias current bit 2             | PDR = 1 (see above), BIASC = 0 255, $I_{BIAS-VCSEL} \le 12$ mA:                                                                               |
| BIASC1 | Bias current bit 1             | $I_{BIAS-VCSEL} = 100 \ \mu A + (2 \ \mu A \times CR \times BIASC)$                                                                           |
| BIASC0 | Bias current bit 0 (LSB)       | open loop: $I_{BIAS-VCSEL} = 100 \ \mu A + (47 \ \mu A \times BIASC)$                                                                         |

### **BIAS CURRENT GENERATION AND APC LOOP**

The bias current generation and APC loop are controlled by means of the 2-wire interface.

In open loop operation, selected by setting OLE = 1 (bit 4 of register 0), the bias current is set directly by the 8-bit wide control word BIASC[0..7] (register 2).

In automatic power control mode, selected by setting OLE = 0, the bias current depends on the register settings BIASC[0..7] and the coupling ratio (CR) between the VCSEL bias current and the photodiode current.  $CR = I_{BIAS-VCSEL} / I_{PD}$ .

Two photodiode current ranges can be selected by means of the PDR register (bit 5 of register 0). The photodiode range should be chosen to keep the laser bias control DAC close to the center of its range. This keeps the laser bias current setpoint resolution high and the loop settling time constant within specification.

For details regarding the bias current setting in open loop as well as in closed loop mode, see Table 6.

In closed loop mode, the photodiode polarity bit, PDP, must be set for common anode or common cathode configuration to ensure proper operation. In open loop mode if a photodiode is still present, the photodiode polarity bit must be set to the opposite setting.

### ANALOG REFERENCE

The ONET4291VA is supplied by a single  $3.3-V \pm 10\%$  supply voltage connected to the VCC pins. This voltage is referenced to ground (GND).

On-chip bandgap voltage circuitry generates a reference voltage, independent of the supply voltage, from which all other internally required voltages and bias currents are derived.

An external zero temperature coefficient resistor must be connected from the RZTC pin of the device to ground (GND). This resistor is used to generate a precise zero TC current which is used as a reference current for the on-chip DACs.

In order to minimize the module component count, the ONET4291VA VCSEL driver provides an on-chip temperature sensor. The output voltage of the temperature sensor is available at the TS pin.

The voltage is  $V_{TS}$  = 9.4 mV × TEMP + 1337 mV with TEMP given in °C.

Note that the voltage at TS is not buffered. As a result, TS can only drive capacitive loads.

### POWER-ON RESET AND REGISTER LOADING SEQUENCE

The ONET4291VA has power on reset circuitry which ensures that all registers are reset to zero during startup. After the power-on to initialize time ( $T_{INIT1}$ ), the internal registers are ready to be loaded. It is important that the registers are loaded in the following order:

- 1. Bias current register (register 2, 010b),
- 2. Modulation current register (register 1, 001b),
- 3. Control register (register 0, 000b).

The part will be ready to transmit data after the initialize to transmit time  $T_{INIT2}$ , assuming that the control register enable bit ENA is 1 and the disable pin DIS is low.

The ONET4291VA can be disabled using either the ENA control register bit or the disable pin DIS. In both cases the internal registers are not reset. After the disable pin DIS is de-asserted and/or the enable bit ENA is re-asserted the part returns to its prior output settings.

### LASER SAFETY FEATURES AND FAULT RECOVERY PROCEDURE

The ONET4291VA provides built in laser safety features. The following fault conditions are detected:

- 1. Voltage at MONB exceeds 1.2 V,
- 2. Photodiode current exceeds 150% of its target value,
- 3. Bias control DAC drops in value by more than 33% in one step.

If one or more fault conditions occur and the fault enable bit FLTEN is set to 1, the ONET4192VA responds by:

1. Setting the VCSEL bias current to zero.

- 2. Setting the modulation current to zero.
- 3. Asserting and latching the FLT pin.

Fault recovery is performed by the following procedure:

- 1. The disable pin DIS and/or the enable control bit ENA are toggled for at least the fault latch reset time T<sub>RESET</sub>.
- 2. The FLT pin de-asserts while the disable pin DIS is asserted or the enable bit ENA is de-asserted.
- 3. If the fault condition is no longer present, the part will return to normal operation with its prior output settings after the disable negate time T<sub>ON</sub>.
- 4. If the fault condition is still present, FLT re-asserts once DIS is set to low level and the part will not return to normal operation.

### PACKAGE

For the ONET4291VA, a small footprint 4 mm  $\times$  4 mm 20-pin QFN package with a lead pitch of 0,5 mm is used. The pin out is shown in Figure 4.



P0031-01

Figure 4. Pinout of ONET4291VA in a 4 mm  $\times$  4 mm 20-Pin QFN Package

#### **TERMINAL FUNCTIONS**

| TERM     | INAL TYPE |            | DESCRIPTION                                                                                                                                                                     |
|----------|-----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.      | NAME      | TIFE       | DESCRIPTION                                                                                                                                                                     |
| 1        | DIS       | CMOS-in    | Disables both bias and modulation current when set to high state. Toggle to reset a fault condition                                                                             |
| 2        | RZTC      | Analog     | Connect external zero TC 30-k $\Omega$ to ground (GND). Used to generate a defined zero TC reference current for internal DACs.                                                 |
| 3        | TS        | Analog-out | Temperature sensor output. Not buffered, capacitive load only.                                                                                                                  |
| 4        | SCK       | CMOS-in    | 2-wire interface serial clock. Includes a 100-k $\Omega$ pullup resistor to VCC.                                                                                                |
| 5        | SDA       | CMOS-in    | 2-wire interface serial data input. Includes a 100-k $\Omega$ pullup resistor to VCC.                                                                                           |
| 6, 9, 14 | VCC       | Supply     | 3.3-V ±10% supply voltage                                                                                                                                                       |
| 7        | DIN+      | Analog-in  | Non-inverted data input. On-chip differentially 100- $\Omega$ terminated to DIN–. Must be ac coupled.                                                                           |
| 8        | DIN-      | Analog-in  | Inverted data input. On-chip differentially 100- $\Omega$ terminated to DIN+. Must be ac coupled.                                                                               |
| 10       | FLT       | CMOS-out   | Fault detection flag                                                                                                                                                            |
| 11       | MONB      | Analog-out | Bias current monitor. Sources an 8.3% replica of the bias current. Connect an external resistor to ground (GND). If the voltage at this pin exceeds 1.2 V a fault is triggered. |

#### **TERMINAL FUNCTIONS (continued)**

| TERM       | NAL  | TYPE       | DESCRIPTION                                                                                                                                 |
|------------|------|------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| NO.        | NAME | ITPE       | DESCRIPTION                                                                                                                                 |
| 12         | MONP | Analog-out | Photodiode current monitor. Sources a 50% replica of the photodiode current. Connect an external resistor to ground (GND).                  |
| 13         | CAPC | Analog     | Compensation pin used to control the bandwidth of the APC loop. Connect a $0.01\mbox{-}\mu\mbox{F}$ capacitor to ground.                    |
| 15         | PD   | Analog     | Monitor photodiode input. The pin can source or sink current dependent on PDP register setting. Pin supplies >1.5-V reverse bias.           |
| 16         | BIAS | Analog     | VCSEL diode bias current source. Connect to laser anode through inductor. Murata BLM15HG102SN1 is recommended.                              |
| 17, 20, EP | GND  | Supply     | Circuit ground. The exposed die pad (EP) must be grounded.                                                                                  |
| 18         | MOD+ | CML-out    | Non-inverted modulation current output. AC coupled to anode of common cathode VCSEL. On-chip $60-\Omega$ back-terminated to VCC.            |
| 19         | MOD- | CML-out    | Inverted modulation current output. AC coupled through VCSEL matching resistor to ground (GND). On-chip $60-\Omega$ back-terminated to VCC. |

# ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                                                                                                                                                     |                                                                                                            | VALUE / UNIT  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------|
| V <sub>CC</sub>                                                                                                                                                                     | Supply voltage                                                                                             | –0.3 V to 4 V |
| $ \begin{array}{c} V_{DIS}, V_{RZTC}, V_{TS}, V_{SCK}, V_{SDA}, V_{DIN+}, \\ V_{DIN-}, V_{FLT}, V_{MONB}, V_{MONP}, V_{CAPC}, \\ V_{PD}, V_{BIAS}, V_{MOD+}, V_{MOD-} \end{array} $ | Voltage at DIS, RZTC, TS, SCK, SDA, DIN+, DIN–, FLT, MONB, MONP, CAPC, PD, BIAS, MOD+, MOD– <sup>(2)</sup> | –0.3 V to 4 V |
| ESD                                                                                                                                                                                 | ESD rating at all pins                                                                                     | 3 kV (HBM)    |
| T <sub>J,max</sub>                                                                                                                                                                  | Maximum junction temperature                                                                               | 125°C         |
| T <sub>STG</sub>                                                                                                                                                                    | Storage temperature range                                                                                  | –65°C to 85°C |
| T <sub>A</sub>                                                                                                                                                                      | Characterized free-air operating temperature range                                                         | –40°C to 85°C |
| T <sub>LEAD</sub>                                                                                                                                                                   | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                                               | 260°C         |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

### **RECOMMENDED OPERATING CONDITIONS**

|                   | PARAMETER                             | CONDITIONS                                       | MIN                                    | TYP | MAX  | UNIT  |
|-------------------|---------------------------------------|--------------------------------------------------|----------------------------------------|-----|------|-------|
| V <sub>CC</sub>   | Supply voltage                        |                                                  | 2.9                                    | 3.3 | 3.6  | V     |
| V <sub>IH</sub>   | CMOS input high voltage               | DIS, SCK, SDA                                    | 2                                      |     |      | V     |
| V <sub>IL</sub>   | CMOS input low voltage                | DIS, SCK, SDA                                    |                                        |     | 0.8  | V     |
|                   | Bias output headroom voltage          | $V_{CC} - V_{BIAS}$ , $I_{BIAS} = 10 \text{ mA}$ | 500                                    |     |      | mV    |
|                   | Photodiode current range              | Control bit PDR = 1, step size = 2 $\mu$ A       | 10                                     |     | 500  | A     |
|                   |                                       | Control bit PDR = 0, step size = 1 $\mu$ A       | 5                                      |     | 250  | μA    |
| R <sub>RZTC</sub> | Zero TC resistor value <sup>(1)</sup> | 1.22-V bias across resistor                      | 29.7                                   | 30  | 30.3 | kΩ    |
| V <sub>IN</sub>   | Differential input voltage swing      |                                                  | 200                                    | 800 | 2400 | mVp-p |
|                   | lanut ring time                       | 20%–80%, f <sub>BIT</sub> = 1.25 Gbps            |                                        |     | 160  |       |
| t <sub>R-IN</sub> | Input rise time                       | 20%–80%, f <sub>BIT</sub> ≥ 2.125 Gbps           |                                        |     | 100  | ps    |
|                   | han ut fall times                     | 20%–80%, f <sub>BIT</sub> = 1.25 Gbps            |                                        |     | 160  |       |
| t <sub>F-IN</sub> | Input fall time                       | 20%–80%, f <sub>BIT</sub> ≥ 2.125 Gbps           | 20%–80%, f <sub>BIT</sub> ≥ 2.125 Gbps |     | 100  | ps    |
| T <sub>A</sub>    | Operating free-air temperature        |                                                  | -40                                    |     | 85   | °C    |

(1) Changing the value alters DAC ranges.

### DC ELECTRICAL CHARACTERISTICS

over recommended operating conditions, all values are for open loop operation,  $I_{MOD} = 6$  mA,  $I_{BIAS} = 5$  mA, and  $R_{RZTC} = 30$  k $\Omega$ , unless otherwise noted

|                            | PARAMETER                                 | TEST CONDITIONS                                                                         | MIN  | TYP  | MAX  | UNIT |
|----------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>CC</sub>            | Supply voltage                            |                                                                                         | 2.9  | 3.3  | 3.6  | V    |
| I <sub>VCC</sub>           | Supply ourrept                            | $I_{MOD}$ = 6 mA, $I_{BIAS}$ = 5 mA, including $I_{MOD}$ and $I_{BIAS}$                 |      | 40   | 45   |      |
|                            | Supply current                            | Disabled, DIS = high and/or control bit ENA = low                                       |      | 22   |      | mA   |
| R <sub>IN</sub>            | Data input/output resistance              | Differential between DIN+/DIN-                                                          | 85   | 100  | 115  | Ω    |
| R <sub>OUT</sub>           | Data output/output resistance             | Single-ended to VCC                                                                     | 50   | 60   | 70   | Ω    |
|                            | CMOS input current                        | SCK, SDA, 100-kΩ pullup to VCC                                                          | -50  |      | 10   | μA   |
|                            | CMOS input current                        | DIS                                                                                     | -10  |      | 10   | μA   |
| V <sub>OH</sub>            | CMOS output high voltage                  | FLT, I <sub>SINK</sub> = 1 mA                                                           | 2.5  |      |      | V    |
| V <sub>OL</sub>            | CMOS output low voltage                   | FLT, I <sub>SOURCE</sub> = 1 mA                                                         |      |      | 0.5  | V    |
| I <sub>BIAS-DIS</sub>      | Bias current during disable               |                                                                                         |      |      | 100  | μA   |
| I <sub>BIAS-MIN</sub>      | Minimum bias current                      | See <sup>(1)</sup>                                                                      |      |      | 0.2  | mA   |
| I <sub>BIAS-MAX</sub>      | Maximum bias current                      | DAC set to maximum, closed loop                                                         | 8.5  |      |      |      |
|                            |                                           | DAC set to maximum, open loop                                                           | 11   |      |      | mA   |
| V <sub>PD</sub>            | Photodiode reverse bias voltage           | APC active, I <sub>PD</sub> = max                                                       | 1.5  | 2.1  |      | V    |
|                            | Photodiode fault current level            | Percent of target I <sub>PD</sub> <sup>(2)</sup>                                        |      | 150% |      |      |
| V <sub>TS</sub>            | Temperature sensor voltage range          | -40°C to 120°C junction temperature. Capacitive load only. After mid-scale calibration. | 0.8  |      | 2.5  | V    |
|                            | Temperature sensor accuracy               | Mid scale calibration                                                                   |      | ±3   |      | °C   |
| I <sub>TS</sub>            | Temperature sensor drive current          | Source or sink <sup>(2)</sup>                                                           | -10  |      | 10   | μA   |
|                            | Photodiode current monitor ratio          | $I_{MONP}$ / $I_{PD}$ , $I_{BIAS}$ > 100 $\mu$ A                                        | 45%  | 60%  | 80%  |      |
|                            | Bias current monitor ratio                | $I_{MONB} / I_{BIAS}$ (nominal 1/12 = 8.3%)                                             | 6.7% | 8.3% | 10%  |      |
| V <sub>CC-RST</sub>        | V <sub>CC</sub> reset threshold voltage   | VCC voltage level which triggers power-on reset                                         | 2.4  | 2.6  | 2.85 | V    |
| V <sub>CC-</sub><br>rsthys | VCC reset threshold voltage<br>hysteresis |                                                                                         |      | 120  |      | mV   |
| V <sub>MONB-FLT</sub>      | Fault voltage at MONB                     | Fault occurs if voltage at MONB exceeds value                                           | 1.05 | 1.2  | 1.45 | V    |

(1) The bias current can be set below the specified minimum according to the corresponding register setting described in the register mapping section above, however in closed loop operation settings below the specified value may trigger a fault.

(2) Assured by simulation over process, supply, and temperature variation.

### **AC ELECTRICAL CHARACTERISTICS**

over recommended operating conditions with 50- $\Omega$  output load, open loop operation,  $I_{MOD} = 6$  mA,  $I_{BIAS} = 5$  mA, and  $R_{RZTC} = 30$  k $\Omega$  (unless otherwise noted)

|                                     | PARAMETER                                                                          | TEST CONDITIONS                                                            | MIN  | TYP <sup>(1)</sup> | MAX | UNIT              |
|-------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------|--------------------|-----|-------------------|
| +                                   | Output rise time                                                                   | 20%–80%, $t_{R-IN}$ = 160 ps, single-ended $V_{IN}$ > 400 mV <sub>pp</sub> |      | 60                 | 125 | 2                 |
| t <sub>R-OUT</sub>                  | Output lise lille                                                                  | 20%–80%, $t_{R-IN}$ = 100 ps, single-ended $V_{IN}$ > 400 mV <sub>pp</sub> | 11.5 | 35                 | 100 | ps                |
| t <sub>F-OUT</sub> Output fall time | Output fall time                                                                   | 20%–80%, $t_{F-IN}$ = 160 ps, single-ended $V_{IN}$ > 400 m $V_{pp}$       |      | 60                 | 125 | 20                |
|                                     | $20\%-80\%, t_{F-IN} = 100 \text{ ps, single-ended } V_{IN} > 400 \text{ mV}_{pp}$ |                                                                            | 35   | 100                | ps  |                   |
|                                     | Maximum modulation ourrest                                                         | Control bit MODR = 1, 50- $\Omega$ load                                    | 11.5 |                    |     | ~                 |
| IMOD-MAX                            | Maximum modulation current                                                         | $Control bit MODR = 0, 50-\Omega load$                                     | 9    |                    |     | mA                |
|                                     | Madulation ourrant aton aiza                                                       | Control bit MODR = 1, 50- $\Omega$ load                                    |      | 68                 |     | ۸                 |
| IMOD-STEP                           | Modulation current step size                                                       | Control bit MODR = 0, 50- $\Omega$ load                                    |      | 51                 |     | μA                |
| DJ                                  | Deterministic output jitter                                                        | $f_{BIT}$ = 4.25 Gbps, excluding DJ caused by duty cycle distortion        |      | 7                  | 20  | ps <sub>p-p</sub> |
| DCD                                 | Duty cycle distortion                                                              | f <sub>BIT</sub> = 4.25 Gbps                                               |      | 8                  |     | ps <sub>p-p</sub> |

(1) Typical operating condition is at V<sub>CC</sub> = 3.3 V and T<sub>A</sub> = 25°C.

## AC ELECTRICAL CHARACTERISTICS (continued)

over recommended operating conditions with 50- $\Omega$  output load, open loop operation,  $I_{MOD} = 6$  mA,  $I_{BIAS} = 5$  mA, and  $R_{RZTC} = 30$  k $\Omega$  (unless otherwise noted)

|                    | PARAMETER                | TEST CONDITIONS                                                                            | MIN TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------|--------------------------|--------------------------------------------------------------------------------------------|------------------------|-----|------|
| $\tau_{APC}$       | APC time constant        | $C_{APC}$ 0.01 $\mu$ F, $I_{PD}$ = 100 $\mu$ A, PD coupling ratio CR = 1/40 <sup>(2)</sup> | 200                    |     | μs   |
| T <sub>OFF</sub>   | Transmitter disable time | Rising edge of DIS to $I_{BIAS} \le 0.1 \text{ x } I_{BIAS-NOMINAL}^{(2)}$                 | 2.4                    | 5   | μs   |
| T <sub>ON</sub>    | Disable negate time      | Falling edge of DIS to $I_{BIAS} \ge 0.9 \times I_{BIAS-NOMINAL}^{(2)}$                    |                        | 1   | ms   |
| T <sub>INIT1</sub> | Power-on to initialize   | Power-on to registers ready to be loaded                                                   | 20                     | 250 | ms   |
| T <sub>INIT2</sub> | Initialize to transmit   | Register load STOP command to part ready to transmit valid data $^{\left( 2\right) }$      |                        | 2   | ms   |
| T <sub>RESET</sub> | DIS pulse width          | Time DIS must held high to reset part <sup>(2)</sup>                                       | 100                    |     | ns   |
| T <sub>FAULT</sub> | Fault assert time        | Time from fault condition to FLT high <sup>(2)</sup>                                       |                        | 50  | μs   |

(2) Assured by simulation over process, supply, and temperature variation.



### **TYPICAL CHARACTERISTICS**

Typical operating condition is at V\_{CC} = 3.3 V and T\_A = 25°C (unless otherwise noted)





### **TYPICAL CHARACTERISTICS (continued)**

Typical operating condition is at  $V_{CC}$  = 3.3 V and  $T_A$  = 25°C (unless otherwise noted)



## **TYPICAL CHARACTERISTICS (continued)**

Typical operating condition is at V<sub>CC</sub> = 3.3 V and T<sub>A</sub> = 25°C (unless otherwise noted)



### **APPLICATION INFORMATION**

Figure 17 shows a typical application circuit using the ONET4291VA with a common cathode VCSEL connected to ground.

The VCSEL driver is controlled via the 2-wire interface SDA/SCK by a microprocessor.

In a typical application, the FLT, MONB, MONP, and TS outputs are connected to the microcontroller for transceiver management purposes.

The component values in Figure 17 are typical examples and may be varied according to the intended application.



Figure 17. Basic Application Circuit With a Common Cathode VCSEL



www.ti.com

# RGP0020D

# PACKAGE OUTLINE

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# EXAMPLE BOARD LAYOUT

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

**ONET4291VA** 

SLLS674-SEPTEMBER 2005

**RGP0020D** 

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



www.ti.com



**RGP0020D** 

www.ti.com

## **EXAMPLE STENCIL DESIGN**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





6-Feb-2020

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| ONET4291VARGPR   | ACTIVE | QFN          | RGP                | 20   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | ONET<br>4291V           | Samples |
| ONET4291VARGPT   | ACTIVE | QFN          | RGP                | 20   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | ONET<br>4291V           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

PACKAGE OPTION ADDENDUM

6-Feb-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| ONET4291VARGPR              | QFN             | RGP                | 20 | 2500 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| ONET4291VARGPT              | QFN             | RGP                | 20 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

26-Jan-2013



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ONET4291VARGPR | QFN          | RGP             | 20   | 2500 | 367.0       | 367.0      | 35.0        |
| ONET4291VARGPT | QFN          | RGP             | 20   | 250  | 210.0       | 185.0      | 35.0        |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated