

# **ACT 2 Family FPGAs**

## **Features**

- Up to 8,000 Gate Array Gates (20,000 PLD equivalent gates)
- Replaces up to 200 TTL Packages
- $\cdot$  Replaces up to eighty 20-Pin PAL<sup>®</sup> Packages
- Design Library with over 500 Macro Functions
- Single-Module Sequence Functions
- Wide-Input Combinatorial Functions
- Up to 1,232 Programmable Logic Modules
- <span id="page-0-0"></span>• Up to 998 Flip-Flops

## **Table 1 • ACT 2 Product Family Profile**

- Datapath Performance at 105 MHz
- 16-Bit Accumulator Performance to 39 MHz
- Two In-Circuit Diagnostic Probe Pins Support Speed Analysis to 50 MHz
- Two High-Speed, Low-Skew Clock Networks
- I/O Drive to 10 mA
- Nonvolatile, User Programmable
- Logic Fully Tested Prior to Shipment
- 1.0 micron CMOS Technology



*Notes:*

*1. Performance is based on –2 speed devices at commercial worst-case operating conditions using PREP Benchmarks, Suite #1, Version 1.2, dated 3-28-93. Any analysis is not endorsed by PREP.*

*2. See the ["Product Plan" on page III](#page-2-0) for package availability.*



## <span id="page-1-0"></span>**Ordering Information**





## <span id="page-2-0"></span>**Product Plan**



*Notes: 1. Applications:*

*C = Commercial I = Industrial M = Military B = MIL-STD-883* *Availability:* ✓ *= Available P = Planned – = Not planned* *Speed Grade:*

*–1 = Approx. 15% faster than Std.*

*–2 = Approx. 25% faster than Std.*

*2. Contact your Microsemi SoC Products Group sales representative for product availability.*

## **Device Resources**



Contact your local Microsemi SoC Products Group representative for device availability:

[http://www.microsemi.com/soc/contact/default.aspx](http://www.microsemi.com/soc/company/contact/default.aspx).



# **Table of Contents**

### **ACT 2 Family Overview**



## Package Pin Assignments



### **Datasheet Information**





# <span id="page-4-0"></span>**1 – ACT 2 Family Overview**

## <span id="page-4-1"></span>**General Description**

The ACT 2 family represents Actel's second generation of field programmable gate arrays (FPGAs). The ACT 2 family presents a two-module architecture, consisting of C-modules and Smodules. These modules are optimized for both combinatorial and sequential designs. Based on Actel's patented channeled array architecture, the ACT 2 family provides significant enhancements to gate density and performance while maintaining downward compatibility with the ACT 1 design environment and upward compatibility with the ACT 3 design environment. The devices are implemented in silicon gate, 1.0-μm, two-level metal CMOS, and employ Actel's PLICE® antifuse technology. This revolutionary architecture offers gate array design flexibility, high performance, and fast time-to-production with user programming. The ACT 2 family is supported by the Designer and Designer Advantage Systems, which offers automatic pin assignment, validation of electrical and design rules, automatic placement and routing, timing analysis, user programming, and diagnostic probe capabilities. The systems are supported on the following platforms: 386/486™ PC, Sun™, and HP™ workstations. The systems provide CAE interfaces to the following design environments: Cadence, Viewlogic<sup>®</sup>, Mentor Graphics<sup>®</sup>, and OrCAD™.



# <span id="page-6-0"></span>**2 – Detailed Specifications**

## <span id="page-6-1"></span>**Operating Conditions**

#### **Table 2-1 • Absolute Maximum Ratings<sup>1</sup>**



*Notes:*

*1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the recommended operating conditions.* 

*2. Device inputs are normally high impedance and draw extremely low current. However, when input voltage is greater than VCC + 0.5 V for less than GND –0.5 V, the internal protection diodes will be forward biased and can draw excessive current.*

#### **Table 2-2 • Recommended Operating Conditions**



*Note: \*Ambient temperature (TA) is used for commercial and industrial; case temperature (TC) is used for military.*



*Detailed Specifications*

#### **Table 2-3 • Electrical Specifications**



*Notes:*

*1. Only one output tested at a time. VCC = minimum.*

*2. Not tested, for information only.*

*3. Includes worst-case PG176 package capacitance. VOUT = 0 V, f = 1 MHz*

*4. All outputs unloaded. All inputs = VCC or GND, typical ICC = 1 mA. ICC limit includes IPP and ISV during normal operations.*

*5. VOUT, VIN = VCC or GND.*



## <span id="page-8-0"></span>**Package Thermal Characteristics**

The device junction to case thermal characteristic is  $\theta$ jc, and the junction to ambient air characteristic is θja. The thermal characteristics for θja are shown with two different air flow rates.

Maximum junction temperature is 150°C.

A sample calculation of the absolute maximum power dissipation allowed for a PQ160 package at commercial temperature and still air is as follows:

$$
\frac{\text{Max. junction temp. (^°C) - Max. ambient temp. (^°C)}}{\theta_{ja}^{\circ} \text{C/W}} = \frac{150^{\circ} \text{C} - 70^{\circ} \text{C}}{33^{\circ} \text{C/W}} = 2.4 \text{ W}
$$

*EQ 1*



#### **Table 2-4 • Package Thermal Characteristics**

*Notes: (Maximum Power in Still Air)*

*1. Maximum power dissipation values for PQFP packages are 1.9 W (PQ100), 2.3 W (PQ144), and 2.4 W (PQ160).*

*2. Maximum power dissipation for PLCC packages is 2.7 W.*

*3. Maximum power dissipation for VQFP packages is 2.3 W.*

*4. Maximum power dissipation for TQFP packages is 3.1 W.*

## <span id="page-8-1"></span>**Power Dissipation**

P = [ICC standby + ICCactive] \* VCC + IOL \* VOL \* N + IOH\* (VCC – VOH) \* M

where:

ICC standby is the current flowing when no inputs or outputs are changing

ICCactive is the current flowing due to CMOS switching.

IOL and IOH are TTL sink/source currents.

VOL and VOH are TTL level output voltages.

N is the number of outputs driving TTL loads to VOL.

M is the number of outputs driving TTL loads to VOH.

An accurate determination of N and M is problematical because their values depend on the family type, design details, and on the system I/O. The power can be divided into two components: static and active.

**Revision 8 2-3**



### **Static Power Component**

Microsemi FPGAs have small static power components that result in lower power dissipation than PALs or PLDs. By integrating multiple PALs/PLDs into one FPGA, an even greater reduction in board-level power dissipation can be achieved.

The power due to standby current is typically a small component of the overall power. Standby power is calculated in [Table 2-5](#page-9-0) for commercial, worst case conditions.

<span id="page-9-0"></span>**Table 2-5 • Standby Power Calculation**

| <b>ICC</b> | VCC    | <b>Power</b> |
|------------|--------|--------------|
| 2 mA       | 5.25 V | 10.5 mW      |

The static power dissipated by TTL loads depends on the number of outputs driving high or low and the DC load current. Again, this value is typically small. For instance, a 32-bit bus sinking 4 mA at 0.33 V will generate 42 mW with all outputs driving low, and 140 mW with all outputs driving high. The actual dissipation will average somewhere between as I/Os switch states with time.

### **Active Power Component**

Power dissipation in CMOS devices is usually dominated by the active (dynamic) power dissipation. This component is frequency dependent, a function of the logic and the external I/O. Active power dissipation results from charging internal chip capacitances of the interconnect, unprogrammed antifuses, module inputs, and module outputs, plus external capacitance due to PC board traces and load device inputs.

An additional component of the active power dissipation is the totem-pole current in CMOS transistor pairs. The net effect can be associated with an equivalent capacitance that can be combined with frequency and voltage to represent active power dissipation.

*EQ 3*

### **Equivalent Capacitance**

The power dissipated by a CMOS circuit can be expressed by [EQ 3.](#page-9-1)

<span id="page-9-1"></span>Power (µW) =  $C_{\text{EQ}}$  \* VCC<sup>2</sup> \* F

Where:

 $C_{\text{EO}}$  is the equivalent capacitance expressed in pF.

VCC is the power supply in volts.

F is the switching frequency in MHz.

Equivalent capacitance is calculated by measuring ICC active at a specified frequency and voltage for each circuit component of interest. Measurements have been made over a range of frequencies at a fixed value of VCC. Equivalent capacitance is frequency independent so that the results may be used over a wide range of operating conditions. Equivalent capacitance values are shown in [Table 2-6.](#page-9-2)

<span id="page-9-2"></span>**Table 2-6 • CEQ Values for Microsemi FPGAs**

| Item                                                  | <b>CEQ Value</b> |
|-------------------------------------------------------|------------------|
| Modules $(C_{EOM})$                                   | 5.8              |
| Input Buffers $(C_{EOI})$                             | 12.9             |
| Output Buffers $(C_{EOO})$                            | 23.8             |
| Routed Array Clock Buffer Loads ( $C_{\text{FOCR}}$ ) | 3.9              |



To calculate the active power dissipated from the complete design, the switching frequency of each part of the logic must be known. [EQ 4](#page-10-0) shows a piece-wise linear summation over all components.

Power =VCC<sup>2</sup> \* [(m \* C<sub>EQM</sub> \*  $f_m$ )<sub>modules</sub> + (n \* C<sub>EQI</sub> \*  $f_n$ ) <sub>inputs</sub>

+ (p \* (C<sub>EQO</sub>+ C<sub>L</sub>) \* fp)outputs

+ 0.5 \* (q1 \* C<sub>EQCR</sub> \* f<sub>q1</sub>)<sub>routed\_Clk1</sub> + (r1 \* f<sub>q1</sub>)<sub>routed\_Clk1</sub>

<span id="page-10-0"></span>+ 0.5 \* (q2 \* C<sub>EQCR</sub> \* f<sub>q2</sub>)<sub>routed\_Clk2</sub> + (r<sub>2</sub> \* f<sub>q2</sub>)<sub>routed\_Clk2</sub>

Where:

 $m =$  Number of logic modules switching at  $f_m$ 

 $n =$  Number of input buffers switching at  $f_n$ 

 $p =$  Number of output buffers switching at  $f_p$ 

q1 = Number of clock loads on the first routed array clock

q2 = Number of clock loads on the second routed array clock

 $r_1$  = Fixed capacitance due to first routed array clock

 $r_2$  = Fixed capacitance due to second routed array clock

 $C_{FOM}$  = Equivalent capacitance of logic modules in pF

 $C_{FOI}$  = Equivalent capacitance of input buffers in pF

 $C_{FOO}$  = Equivalent capacitance of output buffers in pF

 $C_{EOCR}$  = Equivalent capacitance of routed array clock in pF

 $C_{L}$  = Output lead capacitance in pF

 $f_m$  = Average logic module switching rate in MHz

 $\mathsf{f}_{\mathsf{n}}$  = Average input buffer switching rate in MHz

 $\rm{f}_p$  = Average output buffer switching rate in MHz

 $f_{01}$  = Average first routed array clock rate in MHz

 $f_{q2}$  = Average second routed array clock rate in MHz

#### **Table 2-7 • Fixed Capacitance Values for Microsemi FPGAs**





## **Determining Average Switching Frequency**

To determine the switching frequency for a design, you must have a detailed understanding of the data input values to the circuit. The following guidelines are meant to represent worst-case scenarios so that they can be generally used to predict the upper limits of power dissipation. These guidelines are given in [Table 2-8.](#page-11-0)

<span id="page-11-0"></span>**Table 2-8 • Guidelines for Predicting Power Dissipation**

| <b>Data</b>                                       | <b>Value</b>              |
|---------------------------------------------------|---------------------------|
| Logic Modules (m)                                 | 80% of modules            |
| Inputs switching (n)                              | $#$ inputs/4              |
| Outputs switching (p)                             | # output/4                |
| First routed array clock loads (q1)               | 40% of sequential modules |
| Second routed array clock loads (q2)              | 40% of sequential modules |
| Load capacitance $(C_1)$                          | 35 pF                     |
| Average logic module switching rate $(f_m)$       | F/10                      |
| Average input switching rate $(f_n)$              | F/5                       |
| Average output switching rate $(f_n)$             | F/10                      |
| Average first routed array clock rate $(f_{01})$  | F                         |
| Average second routed array clock rate $(f_{02})$ | F/2                       |



## <span id="page-12-0"></span>**ACT 2 Timing Model<sup>1</sup>**



#### *Notes:*

- *1. Values shown for A1240A-2 at worst-case commercial conditions.*
- *2. Input module predicted routing delay*

**Figure 2-1 • Timing Model**



### **Parameter Measurement**



**Figure 2-2 • Output Buffer Delays**



**Figure 2-3 • AC Test Loads**



**Figure 2-4 • Input Buffer Delays**







### **Sequential Module Timing Characteristics**



```
Note: D represents all data functions involving A, B, and S for multiplexed flip-flops.
```
**Figure 2-6 • Flip-Flops and Latches**





![](_page_15_Figure_2.jpeg)

![](_page_15_Figure_3.jpeg)

![](_page_15_Figure_4.jpeg)

![](_page_16_Picture_0.jpeg)

## **Timing Derating Factor (Temperature and Voltage)**

**Table 2-9 • Timing Derating Factor (Temperature and Voltage)**

![](_page_16_Picture_172.jpeg)

**Table 2-10 • Timing Derating Factor for Designs at Typical Temperature (T<sup>J</sup> = 25°C) and Voltage (5.0 V)**

| Commercial Maximum Specification) x |  |
|-------------------------------------|--|

**Table 2-11 • Temperature and Voltage Derating Factors (normalized to Worst-Case Commercial, TJ = 4.75 V, 70°C)**

![](_page_16_Picture_173.jpeg)

![](_page_16_Figure_8.jpeg)

![](_page_16_Figure_9.jpeg)

**Figure 2-9 • Junction Temperature and Voltage Derating Curves (normalized to Worst-Case Commercial, T<sup>J</sup> = 4.75 V, 70°C)**

![](_page_17_Picture_0.jpeg)

## **A1225A Timing Characteristics**

**Table 2-12 • A1225A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sup>J</sup> = 70°C**

| Logic Module Propagation Delays <sup>1</sup> |                                                  | $-2$ Speed <sup>3</sup> |       | -1 Speed |      | <b>Std. Speed</b> |      | <b>Units</b> |
|----------------------------------------------|--------------------------------------------------|-------------------------|-------|----------|------|-------------------|------|--------------|
|                                              | <b>Parameter/Description</b>                     |                         | Max.  | Min.     | Max. | Min.              | Max. |              |
| $t_{PD1}$                                    | Single Module                                    |                         | 3.8   |          | 4.3  |                   | 5.0  | ns           |
| $t_{CO}$                                     | Sequential Clock to Q                            |                         | 3.8   |          | 4.3  |                   | 5.0  | ns           |
| $t_{\rm GO}$                                 | Latch G to Q                                     |                         | 3.8   |          | 4.3  |                   | 5.0  | ns           |
| $t_{RS}$                                     | Flip-Flop (Latch) Reset to Q                     |                         | 3.8   |          | 4.3  |                   | 5.0  | ns           |
|                                              | Predicted Routing Delays <sup>2</sup>            |                         |       |          |      |                   |      |              |
| $t_{RD1}$                                    | FO = 1 Routing Delay                             |                         | 1.1   |          | 1.2  |                   | 1.4  | ns           |
| $t_{RD2}$                                    | FO = 2 Routing Delay                             |                         | 1.7   |          | 1.9  |                   | 2.2  | ns           |
| $t_{RD3}$                                    | FO = 3 Routing Delay                             |                         | 2.3   |          | 2.6  |                   | 3.0  | ns           |
| $t_{RDA}$                                    | FO = 4 Routing Delay                             |                         | 2.8   |          | 3.1  |                   | 3.7  | ns           |
| $t_{RDS}$                                    | FO = 8 Routing Delay                             |                         | 4.4   |          | 4.9  |                   | 5.8  | ns           |
|                                              | Sequential Timing Characteristics <sup>3,4</sup> |                         |       |          |      |                   |      |              |
| $t_{\text{SUD}}$                             | Flip-Flop (Latch) Data Input Setup               | 0.4                     |       | 0.4      |      | 0.5               |      | ns           |
| $t_{HD}$                                     | Flip-Flop (Latch) Data Input Hold                | 0.0                     |       | 0.0      |      | 0.0               |      | ns           |
| t <sub>SUENA</sub>                           | Flip-Flop (Latch) Enable Setup                   | 0.8                     |       | 0.9      |      | 1.0               |      | ns           |
| t <sub>HENA</sub>                            | Flip-Flop (Latch) Enable Hold                    | 0.0                     |       | 0.0      |      | 0.0               |      | ns           |
| t <sub>WCLKA</sub>                           | Flip-Flop (Latch) Clock Active Pulse Width       | 4.5                     |       | 5.0      |      | 6.0               |      | ns           |
| t <sub>WASYN</sub>                           | Flip-Flop (Latch) Clock Asynchronous Pulse Width | 4.5                     |       | 5.0      |      | 6.0               |      | ns           |
| $t_A$                                        | Flip-Flop Clock Input Period                     | 9.4                     |       | 11.0     |      | 13.0              |      | ns           |
| $t_{INH}$                                    | Input Buffer Latch Hold                          | 0.0                     |       | 0.0      |      | 0.0               |      | ns           |
| t <sub>INSU</sub>                            | Input Buffer Latch Setup                         | 0.4                     |       | 0.4      |      | 0.5               |      | ns           |
| $t_{\text{OUTH}}$                            | Output Buffer Latch Hold                         | 0.0                     |       | 0.0      |      | 0.0               |      | ns           |
| toutsu                                       | Output Buffer Latch Setup                        | 0.4                     |       | 0.4      |      | 0.5               |      | ns           |
| $f_\mathsf{MAX}$                             | Flip-Flop (Latch) Clock Frequency                |                         | 105.0 |          | 90.0 |                   | 75.0 | <b>MHz</b>   |

*Notes:*

1. For dual-module macros, use  $t_{PD1}$  +  $t_{RD1}$  +  $t_{PDn}$ ,  $t_{CO}$  +  $t_{RD1}$  +  $t_{PDn}$ , or  $t_{PD1}$  +  $t_{RD1}$  +  $t_{SUD}$  - whichever is appropriate.

*2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.*

*3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the DirectTime Analyzer utility.*

*4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.*

![](_page_18_Picture_0.jpeg)

### **A1225A Timing Characteristics (continued)**

#### **Table 2-13 • A1225A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sup>J</sup> = 70°C**

![](_page_18_Picture_208.jpeg)

*Note: \*These parameters should be used for estimating device performance. Optimization techniques may further reduce delays by 0 to 4 ns. Routing delays are for typical designs across worst-case operating conditions. Postroute timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.*

![](_page_19_Picture_0.jpeg)

### **A1225A Timing Characteristics (continued)**

#### **Table 2-14 • A1225A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sup>J</sup> = 70°C**

![](_page_19_Picture_172.jpeg)

*Notes:*

*1. Delays based on 50 pF loading.*

*2. SSO information can be found at [www.microsemi.com/soc/techdocs/appnotes/board\\_consideration.aspx.](http://www.microsemi.com/soc/techdocs/appnotes/board_consideration.aspx)*

![](_page_20_Picture_0.jpeg)

## **A1240A Timing Characteristics**

![](_page_20_Picture_249.jpeg)

![](_page_20_Picture_250.jpeg)

*Notes:*

1. For dual-module macros, use  $t_{PD1}$  +  $t_{RD1}$  +  $t_{PDn}$ ,  $t_{CO}$  +  $t_{RD1}$  +  $t_{PDn}$ , or  $t_{PD1}$  +  $t_{RD1}$  +  $t_{SUD}$  - whichever is appropriate.

*2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.*

*3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the DirectTime Analyzer utility.*

*4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.*

![](_page_21_Picture_0.jpeg)

### **A1240A Timing Characteristics (continued)**

**Table 2-16 • A1240A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sup>J</sup> = 70°C**

| I/O Module Input Propagation Delays<br><b>Parameter/Description</b> |                                                          | -2 Speed   |      | -1 Speed |      | <b>Std. Speed</b> |      | <b>Units</b> |    |
|---------------------------------------------------------------------|----------------------------------------------------------|------------|------|----------|------|-------------------|------|--------------|----|
|                                                                     |                                                          | Min.       | Max. | Min.     | Max. | Min.              | Max. |              |    |
| t <sub>INYH</sub>                                                   | Pad to Y High                                            |            |      | 2.9      |      | 3.3               |      | 3.8          | ns |
| t <sub>INYL</sub>                                                   | Pad to Y Low                                             |            |      | 2.6      |      | 3.0               |      | 3.5          | ns |
| t <sub>INGH</sub>                                                   | G to Y High                                              |            |      | 5.0      |      | 5.7               |      | 6.6          | ns |
| $t_{\mathsf{INGL}}$                                                 | G to Y Low                                               |            |      | 4.7      |      | 5.4               |      | 6.3          | ns |
|                                                                     | Input Module Predicted Input Routing Delays <sup>*</sup> |            |      |          |      |                   |      |              |    |
| t <sub>IRD1</sub>                                                   | FO = 1 Routing Delay                                     |            |      | 4.2      |      | 4.8               |      | 5.6          | ns |
| t <sub>IRD2</sub>                                                   | FO = 2 Routing Delay                                     |            |      | 4.8      |      | 5.4               |      | 6.4          | ns |
| $t$ <sub>IRD3</sub>                                                 | FO = 3 Routing Delay                                     |            |      | 5.4      |      | 6.1               |      | 7.2          | ns |
| $t_{IRD4}$                                                          | FO = 4 Routing Delay                                     |            |      | 5.9      |      | 6.7               |      | 7.9          | ns |
| t <sub>IRD8</sub>                                                   | FO = 8 Routing Delay                                     |            |      | 7.9      |      | 8.9               |      | 10.5         | ns |
|                                                                     | <b>Global Clock Network</b>                              |            |      |          |      |                   |      |              |    |
| t <sub>CKH</sub>                                                    | Input Low to High                                        | $FO = 32$  |      | 10.2     |      | 11.0              |      | 12.8         | ns |
|                                                                     |                                                          | $FO = 256$ |      | 11.8     |      | 13.0              |      | 15.7         |    |
| $t_{CKL}$                                                           | Input High to Low                                        | $FO = 32$  |      | 10.2     |      | 11.0              |      | 12.8         | ns |
|                                                                     |                                                          | $FO = 256$ |      | 12.0     |      | 13.2              |      | 15.9         |    |
| t <sub>PWH</sub>                                                    | Minimum Pulse Width High                                 | $FO = 32$  | 3.8  |          | 4.5  |                   | 5.5  |              | ns |
|                                                                     |                                                          | $FO = 256$ | 4.1  |          | 5.0  |                   | 5.8  |              |    |
| t <sub>PWL</sub>                                                    | Minimum Pulse Width Low                                  | $FO = 32$  | 3.8  |          | 4.5  |                   | 5.5  |              | ns |
|                                                                     |                                                          | $FO = 256$ | 4.1  |          | 5.0  |                   | 5.8  |              |    |
| t <sub>CKSW</sub>                                                   | Maximum Skew                                             | $FO = 32$  |      | 0.5      |      | 0.5               |      | 0.5          | ns |
|                                                                     |                                                          | $FO = 256$ |      | 2.5      |      | 2.5               |      | 2.5          |    |
| t <sub>SUEXT</sub>                                                  | Input Latch External Setup                               | $FO = 32$  | 0.0  |          | 0.0  |                   | 0.0  |              | ns |
|                                                                     |                                                          | $FO = 256$ | 0.0  |          | 0.0  |                   | 0.0  |              |    |
| t <sub>HEXT</sub>                                                   | Input Latch External Hold                                | $FO = 32$  | 7.0  |          | 7.0  |                   | 7.0  |              | ns |
|                                                                     |                                                          | $FO = 256$ | 11.2 |          | 11.2 |                   | 11.2 |              |    |
| t <sub>P</sub>                                                      | Minimum Period                                           | $FO = 32$  | 8.1  |          | 9.1  |                   | 11.1 |              | ns |
|                                                                     |                                                          | $FO = 256$ | 8.8  |          | 10.0 |                   | 11.7 |              |    |
| $f_{MAX}$                                                           | Maximum Frequency                                        | $FO = 32$  |      | 125.0    |      | 110.0             |      | 90.0         | ns |
|                                                                     |                                                          | $FO = 256$ |      | 115.0    |      | 100.0             |      | 85.0         |    |

*Note: \*These parameters should be used for estimating device performance. Optimization techniques may further reduce delays by 0 to 4 ns. Routing delays are for typical designs across worst-case operating conditions. Postroute timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.*

![](_page_22_Picture_0.jpeg)

![](_page_22_Picture_172.jpeg)

### **A1240A Timing Characteristics (continued)**

### **Table 2-17 • A1240A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sup>J</sup> = 70°C**

*Notes:*

*1. Delays based on 50 pF loading.*

*2. SSO information can be found at [www.microsemi.com/soc/techdocs/appnotes/board\\_consideration.aspx.](http://www.microsemi.com/soc/techdocs/appnotes/board_consideration.aspx)*

![](_page_23_Picture_0.jpeg)

## **A1280A Timing Characteristics**

**Table 2-18 • A1280A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sup>J</sup> = 70°C**

| Logic Module Propagation Delays <sup>1</sup> |                                                  | $-2$ Speed <sup>3</sup> |      | -1 Speed |      | <b>Std. Speed</b> |      | <b>Units</b> |
|----------------------------------------------|--------------------------------------------------|-------------------------|------|----------|------|-------------------|------|--------------|
|                                              | <b>Parameter/Description</b>                     |                         | Max. | Min.     | Max. | Min.              | Max. |              |
| $t_{PD1}$                                    | Single Module                                    |                         | 3.8  |          | 4.3  |                   | 5.0  | ns           |
| $t_{CO}$                                     | Sequential Clock to Q                            |                         | 3.8  |          | 4.3  |                   | 5.0  | ns           |
| $t_{\rm GO}$                                 | Latch G to Q                                     |                         | 3.8  |          | 4.3  |                   | 5.0  | ns           |
| $t_{RS}$                                     | Flip-Flop (Latch) Reset to Q                     |                         | 3.8  |          | 4.3  |                   | 5.0  | ns           |
|                                              | Predicted Routing Delays <sup>2</sup>            |                         |      |          |      |                   |      |              |
| $t_{RD1}$                                    | FO = 1 Routing Delay                             |                         | 1.7  |          | 2.0  |                   | 2.3  | ns           |
| $t_{RD2}$                                    | FO = 2 Routing Delay                             |                         | 2.5  |          | 2.8  |                   | 3.3  | ns           |
| $t_{RD3}$                                    | FO = 3 Routing Delay                             |                         | 3.0  |          | 3.4  |                   | 4.0  | ns           |
| $t_{RDA}$                                    | FO = 4 Routing Delay                             |                         | 3.7  |          | 4.2  |                   | 4.9  | ns           |
| $t_{RD8}$                                    | FO = 8 Routing Delay                             |                         | 6.7  |          | 7.5  |                   | 8.8  | ns           |
|                                              | Sequential Timing Characteristics <sup>3,4</sup> |                         |      |          |      |                   |      |              |
| t <sub>SUD</sub>                             | Flip-Flop (Latch) Data Input Setup               | 0.4                     |      | 0.4      |      | 0.5               |      | ns           |
| $t_{HD}$                                     | Flip-Flop (Latch) Data Input Hold                | 0.0                     |      | 0.0      |      | 0.0               |      | ns           |
| t <sub>SUENA</sub>                           | Flip-Flop (Latch) Enable Setup                   | 0.8                     |      | 0.9      |      | 1.0               |      | ns           |
| t <sub>HENA</sub>                            | Flip-Flop (Latch) Enable Hold                    | 0.0                     |      | 0.0      |      | 0.0               |      | ns           |
| t <sub>WCLKA</sub>                           | Flip-Flop (Latch) Clock Active Pulse Width       | 5.5                     |      | 6.0      |      | 7.0               |      | ns           |
| t <sub>WASYN</sub>                           | Flip-Flop (Latch) Clock Asynchronous Pulse Width | 5.5                     |      | 6.0      |      | 7.0               |      | ns           |
| $t_A$                                        | Flip-Flop Clock Input Period                     | 11.7                    |      | 13.3     |      | 18.0              |      | ns           |
| $t_{INH}$                                    | Input Buffer Latch Hold                          | 0.0                     |      | 0.0      |      | 0.0               |      | ns           |
| t <sub>INSU</sub>                            | Input Buffer Latch Setup                         | 0.4                     |      | 0.4      |      | 0.5               |      | ns           |
| t <sub>OUTH</sub>                            | Output Buffer Latch Hold                         | 0.0                     |      | 0.0      |      | 0.0               |      | ns           |
| t <sub>outsu</sub>                           | Output Buffer Latch Setup                        | 0.4                     |      | 0.4      |      | 0.5               |      | ns           |
| $f_{MAX}$                                    | Flip-Flop (Latch) Clock Frequency                |                         | 85.0 |          | 75.0 |                   | 50.0 | <b>MHz</b>   |

*Notes:*

1. For dual-module macros, use  $t_{PD1}$  +  $t_{RD1}$  +  $t_{PDn}$ ,  $t_{CO}$  +  $t_{RD1}$  +  $t_{PDn}$ , or  $t_{PD1}$  +  $t_{RD1}$  +  $t_{SUD}$  - whichever is appropriate.

*2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.*

*3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the DirectTime Analyzer utility.*

*4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.*

![](_page_24_Picture_0.jpeg)

### **A1280A Timing Characteristics (continued)**

#### **Table 2-19 • A1280A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sup>J</sup> = 70°C**

![](_page_24_Picture_212.jpeg)

*Note: \*These parameters should be used for estimating device performance. Optimization techniques may further reduce delays by 0 to 4 ns. Routing delays are for typical designs across worst-case operating conditions. Postroute timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.*

**A1280A Timing Characteristics (continued)**

![](_page_25_Picture_0.jpeg)

![](_page_25_Picture_168.jpeg)

### **Table 2-20 • A1280A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sup>J</sup> = 70°C**

*Notes:*

*1. Delays based on 50 pF loading.*

*2. SSO information can be found at [www.microsemi.com/soc/techdocs/appnotes/board\\_consideration.aspx.](http://www.microsemi.com/soc/techdocs/appnotes/board_consideration.aspx)*

![](_page_26_Picture_0.jpeg)

## <span id="page-26-1"></span><span id="page-26-0"></span>**Pin Descriptions**

#### **CLKA Clock A (Input)**

TTL Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O.

#### **CLKB Clock B (Input)**

TTL Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O.

#### **DCLK Diagnostic Clock (Input)**

TTL Clock input for diagnostic probe and device programming. DCLK is active when the MODE pin is High. This pin functions as an I/O when the MODE pin is Low.

#### **GND Ground**

Low supply voltage.

#### **I/O Input/Output (Input, Output)**

The I/O pin functions as an input, output, three-state, or bidirectional buffer. Input and output levels are compatible with standard TTL and CMOS specifications. Unused I/O pins are automatically driven Low by the ALS software.

#### **MODE Mode (Input)**

The MODE pin controls the use of multifunction pins (DCLK, PRA, PRB, SDI). When the MODE pin is High, the special functions are active. When the MODE pin is Low, the pins function as I/Os. To provide Actionprobe capability, the MODE pin should be terminated to GND through a 10K resistor so that the MODE pin can be pulled High when required.

#### **NC No Connection**

This pin is not connected to circuitry within the device.

#### **PRA Probe A (Output)**

The Probe A pin is used to output data from any user-defined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe B pin to allow real-time diagnostic output of any signal path within the device. The Probe A pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRA is active when the MODE pin is High. This pin functions as an I/O when the MODE pin is Low.

#### **PRB Probe B (Output)**

The Probe B pin is used to output data from any user-defined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe A pin to allow real-time diagnostic output of any signal path within the device. The Probe B pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRB is active when the MODE pin is High. This pin functions as an I/O when the MODE pin is Low.

#### **SDI Serial Data Input (Input)**

Serial data input for diagnostic probe and device programming. SDI is active when the MODE pin is High. This pin functions as an I/O when the MODE pin is Low.

#### **SDO Serial Data Output (Output)**

Serial data output for diagnostic probe. SDO is active when the MODE pin is High. This pin functions as an I/O when the MODE pin is Low.

#### **VCC 5.0 V Supply Voltage**

High supply voltage.

![](_page_28_Picture_0.jpeg)

# <span id="page-28-0"></span>**3 – Package Pin Assignments**

## <span id="page-28-1"></span>**PL84**

![](_page_28_Figure_3.jpeg)

#### **Note**

For Package Manufacturing and Environmental information, visit the Resource Center at [http://www.microsemi.com/soc/products/solutions/package/docs.aspx.](http://www.microsemi.com/soc/products/solutions/package/docs.aspx)

![](_page_29_Picture_0.jpeg)

<span id="page-29-0"></span>![](_page_29_Picture_89.jpeg)

1. All unlisted pin numbers are user I/Os.

2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

![](_page_30_Picture_0.jpeg)

## <span id="page-30-0"></span>**PQ100**

![](_page_30_Figure_2.jpeg)

#### **Note**

For Package Manufacturing and Environmental information, visit the Resource Center at <http://www.microsemi.com/soc/products/solutions/package/docs.aspx>

![](_page_31_Picture_0.jpeg)

![](_page_31_Picture_110.jpeg)

- 1. All unlisted pin numbers are user I/Os.
- 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

![](_page_32_Picture_0.jpeg)

## <span id="page-32-0"></span>**PQ144**

![](_page_32_Figure_2.jpeg)

### **Note**

For Package Manufacturing and Environmental information, visit the Resource Center at <http://www.microsemi.com/soc/products/solutions/package/docs.aspx>

![](_page_33_Picture_0.jpeg)

![](_page_33_Picture_179.jpeg)

- 1. All unlisted pin numbers are user I/Os.
- 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

![](_page_34_Picture_0.jpeg)

## <span id="page-34-0"></span>**PQ160**

![](_page_34_Figure_2.jpeg)

*Note: This is the top view of the package*

### **Note**

For Package Manufacturing and Environmental information, visit the Resource Center at [http://www.microsemi.com/soc/products/solutions/package/docs.aspx](http://www.amicrosemi.com/soc/products/solutions/package/docs.aspx)

![](_page_35_Picture_0.jpeg)

![](_page_35_Picture_164.jpeg)

- 1. All unlisted pin numbers are user I/Os.
- 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

![](_page_36_Picture_0.jpeg)

## <span id="page-36-0"></span>**VQ100**

![](_page_36_Figure_2.jpeg)

### **Note**

For Package Manufacturing and Environmental information, visit the Resource Center at <http://www.microsemi.com/soc/products/solutions/package/docs.aspx>

![](_page_37_Picture_0.jpeg)

![](_page_37_Picture_110.jpeg)

- 1. All unlisted pin numbers are user I/Os.
- 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

![](_page_38_Picture_0.jpeg)

## **TQ176**

![](_page_38_Figure_2.jpeg)

### **Note**

For Package Manufacturing and Environmental information, visit the Resource Center at

![](_page_39_Picture_0.jpeg)

*Package Pin Assignments*

![](_page_39_Picture_227.jpeg)

![](_page_40_Picture_0.jpeg)

![](_page_40_Picture_69.jpeg)

- 1. NC denotes no connection.
- 2. All unlisted pin numbers are user I/Os.
- 3. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

![](_page_41_Picture_0.jpeg)

## <span id="page-41-0"></span>**CQ172**

![](_page_41_Figure_2.jpeg)

### **Note**

For Package Manufacturing and Environmental information, visit the Resource Center at <http://www.microsemi.com/soc/products/solutions/package/docs.aspx>

![](_page_42_Picture_0.jpeg)

![](_page_42_Picture_154.jpeg)

1. All unlisted pin numbers are user I/Os.

2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

![](_page_43_Picture_0.jpeg)

## <span id="page-43-0"></span>**PG100**

![](_page_43_Figure_2.jpeg)

#### **Note**

For Package Manufacturing and Environmental information, visit the Resource Center at <http://www.microsemi.com/soc/products/solutions/package/docs.aspx>

![](_page_44_Picture_0.jpeg)

![](_page_44_Picture_112.jpeg)

- 1. All unlisted pin numbers are user I/Os.
- 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

![](_page_45_Picture_0.jpeg)

## <span id="page-45-0"></span>**PG132**

![](_page_45_Figure_2.jpeg)

### **Note**

For Package Manufacturing and Environmental information, visit the Resource Center at <http://www.microsemi.com/soc/products/solutions/package/docs.aspx>

![](_page_46_Picture_0.jpeg)

![](_page_46_Picture_146.jpeg)

![](_page_46_Picture_147.jpeg)

- 1. All unlisted pin numbers are user I/Os.
- 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

![](_page_47_Picture_0.jpeg)

## <span id="page-47-0"></span>**PG176**

![](_page_47_Figure_2.jpeg)

#### **Note**

For Package Manufacturing and Environmental information, visit the Resource Center at <http://www.microsemi.com/soc/products/solutions/package/docs.aspx>

![](_page_48_Picture_0.jpeg)

<span id="page-48-0"></span>![](_page_48_Picture_167.jpeg)

- 1. All unlisted pin numbers are user I/Os.
- 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

![](_page_50_Picture_0.jpeg)

# <span id="page-50-0"></span>**4 – Datasheet Information**

## <span id="page-50-1"></span>**List of Changes**

The following table lists critical changes that were made in each version of the datasheet.

![](_page_50_Picture_105.jpeg)

![](_page_51_Picture_0.jpeg)

## <span id="page-51-0"></span>**Datasheet Categories**

#### **Categories**

In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows:

#### **Product Brief**

The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information.

#### **Advance**

This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized.

#### **Preliminary**

The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible.

#### **Production**

This version contains information that is considered to be final.

### **Export Administration Regulations (EAR)**

The products described in this document are subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States.

## <span id="page-51-1"></span>**Safety Critical, Life Support, and High-Reliability Applications Policy**

The products described in this advance status document may not have completed the Microsemi qualification process. Products may be amended or enhanced during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult the Microsemi SoC Products Group Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of the SoC Products Group's products is available at [http://www.microsemi.com/soc/documents/ORT\\_Report.pdf.](http://www.microsemi.com/soc/documents/ORT_Report.pdf) Microsemi also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local sales office for additional reliability information.

![](_page_53_Picture_0.jpeg)

**Microsemi Corporate Headquarters** One Enterprise, Aliso Viejo CA 92656 USA Within the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

Microsemi Corporation (NASDAQ: MSCC) offers a comprehensive portfolio of semiconductor solutions for: aerospace, defense and security; enterprise and communications; and industrial and alternative energy markets. Products include high-performance, high-reliability analog and RF devices, mixed signal and RF integrated circuits, customizable SoCs, FPGAs, and complete subsystems. Microsemi is headquartered in Aliso Viejo, Calif. Learn more at **[www.microsemi.com](http://www.microsemi.com)**.

© 2012 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.