SBES002B - JUNE 2008 - REVISED JUNE 2011

# CCD ANALOG FRONT-END FOR DIGITAL CAMERAS

Check for Samples: VSP2582

#### **FEATURES**

- CCD Signal Processing:
  - 36-MHz Correlated Double Sampling (CDS)
- 12-Bit Analog-to-Digital Conversion:
  - 36-MHz Conversion Rate
  - No Missing Codes Ensured
- 78-dB Input-referred SNR (at CDS Gain 0 dB)
- **Programmable Black Level Clamping**
- Programmable Gain Amp (PGA): -9 dB to +35 dB, -3 dB to +9 dB by Analog Front Gain (CDS) -6 dB to +26 dB by Digital Gain
- **Portable Operation:** 
  - Low Voltage: 2.7 V to 3.6 V
  - Low Power: 85 mW at 3.0 V and 36 MHz, 1 mW in Standby Mode
- QFN-36 Package

#### DESCRIPTION

The VSP2582 is a complete mixed-signal processing IC for digital cameras that provides correlated double sampling (CDS) and analog-to-digital conversion (ADC) for the output of charge-coupled device (CCD) array. The CDS extracts video information of the pixels from the CCD signal, and the ADC converts it to a digital signal. For varying illumination conditions, -9 dB to +35 dB very stable gain control is provided. This gain control is linear in dB. Input signal clamping and offset correction of the input CDS are also provided.

Offset correction is performed by an Optical Black (OB) level calibration loop, and held at a calibrated black level clamping for an accurate black level reference. Additionally, the black level is quickly recovered after a gain change.

The VSP2582 is available in a QFN-36 package, and operates from a single +3 V supply. The RHH package features an exposed thermal pad, resulting in substantially improved thermal performance.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# PACKAGE/ORDERING INFORMATION(1)

| PRODUCT     | PACKAGE-<br>LEAD          | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER  | TRANSPORT<br>MEDIA, QUANTITY |
|-------------|---------------------------|-----------------------|-----------------------------------|--------------------|---------------------|------------------------------|
| VSP2582RHN  | QFN-36                    | RHN                   | –25°C to +85°C                    | VCD2502            | VSP2582RHN          | Tray, 250                    |
| VSP2562RFIN | QFIN-30                   | KHIN                  | -25°C 10 +65°C                    | VSP2582            | VSP2582RHNR         | Tape and Reel, 2000          |
| VSP2582RHH  | OEN 26                    | DUIL                  | 25°C to 105°C                     | VSP2582            | VSP2582RHH          | Tray, 490                    |
| V3P2362RHH  | QFN-36 RHH -25°C to +85°C |                       | V3P2562                           | VSP2582RHHR        | Tape and Reel, 2500 |                              |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

# **ABSOLUTE MAXIMUM RATINGS**(1)

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER                                |                  | VSP2582                         | UNIT |
|------------------------------------------|------------------|---------------------------------|------|
| Supply voltage                           | $V_{CC}, V_{DD}$ | +4.0                            | V    |
| Ground voltage differences: AGND, DGND   |                  | ±0.1                            | V    |
| Digital input voltage                    |                  | $-0.3$ to $(V_{DD} + 0.3)$      | V    |
| Analog input voltage                     |                  | -0.3 to (V <sub>CC</sub> + 0.3) | V    |
| Input current (any pins except supplies) |                  | ±10                             | mA   |
| Ambient temperature under bias           |                  | −25 to +85                      | °C   |
| Storage temperature                      |                  | -55 to +125                     | °C   |
| Junction temperature                     |                  | +150                            | °C   |
| Package temperature (reflow, peak)       |                  | +250                            | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied.

#### RECOMMENDED OPERATING CONDITIONS

Over operating free-air temperature range (unless otherwise noted).

|                                                |                 | MIN | NOM  | MAX | UNIT |
|------------------------------------------------|-----------------|-----|------|-----|------|
| Analog supply voltage                          | V <sub>CC</sub> | 2.7 | 3.0  | 3.6 | V    |
| Digital supply voltage                         | $V_{DD}$        | 2.7 | 3.0  | 3.6 | V    |
| Digital input logic family                     |                 |     | CMOS |     |      |
| Digital input alack fraguency                  | MCK             | 12  |      | 36  | MHz  |
| Digital input clock frequency                  |                 |     |      | 20  | MHz  |
| Digital output load capacitance                |                 |     |      | 20  | pF   |
| Operating free-air temperature, T <sub>A</sub> |                 | -25 |      | +85 | °C   |



# **ELECTRICAL CHARACTERISTICS**

Over operating free-air temperature range (unless otherwise noted).

|                                       |                                         | VSP2582RHN |         |      |        |
|---------------------------------------|-----------------------------------------|------------|---------|------|--------|
| PARAMETER                             | TEST CONDITIONS                         | MIN        | TYP     | MAX  | UNIT   |
| Resolution                            |                                         |            | 12      |      | Bits   |
| Conversion rate                       |                                         |            |         | 36   | MHz    |
| ANALOG INPUT (CCDIN)                  |                                         |            |         |      |        |
| Input signal level for full-scale out | CDS gain = 0 dB, DPGA gain = 0 dB       |            |         | 1000 | mV     |
| Maximum input range                   | CDS gain = -3 dB, DPGA gain = 0 dB      |            |         | 1300 | mV     |
| Input capacitance                     |                                         |            | 15      |      | pF     |
| Input limit                           |                                         | -0.3       |         | 3.3  | V      |
| TRANSFER CHARACTERISTICS              |                                         |            |         |      |        |
| Differential nonlinearity (DNL)       | CDS gain = 0 dB, DPGA gain = 0 dB       |            | ±0.5    |      | LSB    |
| Integral nonlinearity (INL)           | CDS gain = 0 dB, DPGA gain = 0 dB       |            | ±2      |      | LSB    |
| No missing codes                      |                                         |            | Ensured |      |        |
| Step response settling time           | Full-scale step input                   |            | 1       |      | Pixel  |
| Overload recovery time                | Step input from 1.8 V to 0 V            |            | 2       |      | Pixels |
| Data latency                          |                                         |            | 6       |      | Clock  |
| 2:(1)                                 | Grounded input cap, PGA gain = 0 dB     | 78         |         | dB   |        |
| Signal-to-noise ratio <sup>(1)</sup>  | Grounded input cap, CDS gain = +9 dB    | 71         |         |      | dB     |
| CCD offset correction range           |                                         | -200       |         | 200  | mV     |
| INPUT CLAMP                           |                                         |            |         |      |        |
| Clamp-on resistance                   |                                         |            | 400     |      | Ω      |
| Clamp level                           |                                         |            | 1.5     |      | V      |
| PROGRAMMABLE ANALOG FRONT GAIN (CDS)  | )                                       | -          |         |      | *      |
| Minimum gain                          | Gain code = 111                         |            | -3      |      | dB     |
| Default gain                          | Gain code = 000                         |            | 0       |      | dB     |
| Medium gain 1                         | Gain code = 001                         |            | 3       |      | dB     |
| Medium gain 2                         | Gain code = 010                         |            | 6       |      | dB     |
| Maximum gain                          | Gain code = 011                         |            | 9       |      | dB     |
| Gain control error                    |                                         |            | 0.5     |      | dB     |
| PROGRAMMABLE DIGITAL GAIN (DPGA)      |                                         |            |         |      |        |
| Programmable gain range               |                                         | -6         |         | 26   | dB     |
| Gain step                             |                                         |            | 0.03125 |      | dB     |
| OPTICAL BLACK CLAMP LOOP              |                                         |            |         |      | •      |
| Control DAC resolution                |                                         |            | 10      |      | Bits   |
| Loop time constant                    | OB loop IDAC × 1, $C_{COB} = 0.1 \mu F$ |            | 40.7    |      | μs     |
|                                       | Programmable range of clamp level       | 64         |         | 312  | LSB    |
| Optical black clamp level             | OBCLP level at CODE = 0 1000            |            | 128     |      | LSB    |
|                                       | OB level program step                   | 8          |         | LSB  |        |

<sup>(1)</sup> Input-referred; SNR = 20 log (full-scale voltage/rms noise).



# **ELECTRICAL CHARACTERISTICS (continued)**

Over operating free-air temperature range (unless otherwise noted).

|                                |                 |                                            | V               | SP2582RH | N                     |      |
|--------------------------------|-----------------|--------------------------------------------|-----------------|----------|-----------------------|------|
| PARAMETER                      |                 | TEST CONDITIONS                            | MIN             | TYP      | MAX                   | UNIT |
| DIGITAL INPUTS                 |                 |                                            |                 |          |                       | •    |
| Logic family                   |                 |                                            |                 | CMOS     |                       |      |
| Input voltage                  | VT+             | LOW to HIGH threshold voltage              |                 | 1.7      |                       | V    |
| Input voltage                  | VT-             | HIGH to LOW threshold voltage              |                 | 1.0      |                       | V    |
| Input current                  | I <sub>IH</sub> | Logic HIGH, $V_{IN} = +3 \text{ V}$        |                 |          | ±20                   | μΑ   |
| input current                  | I <sub>IL</sub> | Logic LOW, $V_{IN} = 0 V$                  |                 |          | ±20                   | μΑ   |
| Input capacitance              |                 |                                            |                 | 5        |                       |      |
| Maximum input voltage          |                 |                                            | -0.3            |          | V <sub>CC</sub> + 0.3 | V    |
| DIGITAL OUTPUTS (DATA)         |                 |                                            |                 |          |                       |      |
| Logic family                   |                 |                                            |                 | CMOS     |                       |      |
| Logic coding                   |                 |                                            | Straight Binary |          |                       |      |
| Output voltage                 | V <sub>OH</sub> |                                            | 2.4             |          |                       | V    |
| Output voltage                 | $V_{OL}$        |                                            |                 |          | 0.4                   | V    |
|                                |                 | Output data delay code = 00                |                 | 0        |                       | ns   |
| Additional data output delay   |                 | Output data delay code = 01                |                 | 2        |                       | ns   |
| Additional data output delay   |                 | Output data delay code = 10                |                 | 4        |                       | ns   |
|                                |                 | Output data delay code = 11                |                 | 6        |                       | ns   |
| POWER SUPPLY                   |                 |                                            |                 |          |                       |      |
| Cumply voltage                 | V <sub>CC</sub> |                                            | 2.7             | 3.0      | 3.6                   | V    |
| Supply voltage                 | $V_{DD}$        |                                            | 2.7             | 3.0      | 3.6                   | V    |
| Power dissipation              |                 | at 3.0 V 36 MHz                            |                 | 85       |                       | mW   |
| Standby mode power dissipation |                 | Clocks (SHP/SHD/ADCCK) off mode (at 3.0 V) |                 | 1        |                       | mW   |
| TEMPERATURE RANGE              |                 |                                            |                 |          |                       |      |
| Operation temperature          |                 |                                            | -25             |          | +85                   | °C   |

# THERMAL INFORMATION

|                  |                                              | VSP2582RHH | VSP2582RHNR |       |
|------------------|----------------------------------------------|------------|-------------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                | RHH        | RHN         | UNITS |
|                  |                                              | 36 PINS    | 36 PINS     |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 31.7       | 81.0        |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 19.3       | 22.7        |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 6.7        | 45.6        | °C/W  |
| ΨЈТ              | Junction-to-top characterization parameter   | 0.3        | 0.8         | C/VV  |
| ΨЈВ              | Junction-to-board characterization parameter | 6.7        | 44.9        |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 1.5        | n/a         |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



#### **PIN CONFIGURATION**



**Table 1. TERMINAL FUNCTIONS** 

| TERMINAL        |     |                     |                                                  |
|-----------------|-----|---------------------|--------------------------------------------------|
| NAME            | NO. | TYPE <sup>(1)</sup> | DESCRIPTION                                      |
| B2              | 1   | DO                  | Data out bit 2                                   |
| В3              | 2   | DO                  | Data out bit 3                                   |
| B4              | 3   | DO                  | Data out bit 4                                   |
| B5              | 4   | DO                  | Data out bit 5                                   |
| В6              | 5   | DO                  | Data out bit 6                                   |
| B7              | 6   | DO                  | Data out bit 7                                   |
| B8              | 7   | DO                  | Data out bit 8                                   |
| В9              | 8   | DO                  | Data out bit 9                                   |
| B10             | 9   | DO                  | Data out bit 10                                  |
| B11             | 10  | DO                  | Data out bit 11 (MSB)                            |
| $V_{DD}$        | 11  | Р                   | Digital power supply for data output             |
| DGND            | 12  | Р                   | Digital ground for data output                   |
| ADCCK           | 13  | DI                  | Clock for digital output buffer                  |
| $V_{CC}$        | 14  | Р                   | Analog power supply                              |
| CLPDM           | 15  | DI                  | CLPDM signal                                     |
| CLPOB           | 16  | DI                  | CLPOB signal                                     |
| SHP             | 17  | DI                  | Sampling clock for reference level of CCD signal |
| SHD             | 18  | DI                  | Sampling clock for data level of CCD signal      |
| AGND            | 19  | Р                   | Analog ground                                    |
| V <sub>CC</sub> | 20  | Р                   | Analog power supply                              |
| V <sub>CC</sub> | 21  | Р                   | Analog power supply                              |

(1) Designators in TYPE: P: Power Supply and Ground, DI: Digital Input, DO: Digital Output, AI: Analog Input, AO: Analog Output.



# Table 1. TERMINAL FUNCTIONS (continued)

| TERM            | TERMINAL |                     |                                                |  |
|-----------------|----------|---------------------|------------------------------------------------|--|
| NAME            | NO.      | TYPE <sup>(1)</sup> | DESCRIPTION                                    |  |
| AGND            | 22       | Р                   | Analog ground                                  |  |
| AGND            | 23       | Р                   | Analog ground                                  |  |
| CCDIN           | 24       | Al                  | CCD signal input                               |  |
| BYP             | 25       | AO                  | Internal reference bypass to ground by 0.1 µF  |  |
| BYPP            | 26       | AO                  | Internal reference bypass to ground by 1000 pF |  |
| COB             | 27       | AO                  | OB loop feed back capacitor                    |  |
| REFN            | 28       | AO                  | Internal reference bypass to ground by 0.1 µF  |  |
| REFP            | 29       | AO                  | Internal reference bypass to ground by 0.1 µF  |  |
| V <sub>CC</sub> | 30       | Р                   | Analog power supply                            |  |
| AGND            | 31       | Р                   | Analog ground                                  |  |
| SLOAD           | 32       | DI                  | Serial data latch signal                       |  |
| SDATA           | 33       | DI                  | Serial data input                              |  |
| SCLK            | 34       | DI                  | Serial data clock                              |  |
| В0              | 35       | DO                  | Data out bit 0 (LSB)                           |  |
| B1              | 36       | DO                  | Data out bit 1                                 |  |

# **FUNCTIONAL BLOCK DIAGRAM**



Submit Documentation Feedback

Copyright © 2008–2011, Texas Instruments Incorporated



#### **TIMING SPECIFICATIONS**



Figure 1. TG High-Speed Pulse Specifications

# **TIMING CHARACTERISTICS (36-MHz Operation)**

| SYMBOL                | PARAMETER                                                                  | MIN  | TYP  | MAX  | UNIT   |
|-----------------------|----------------------------------------------------------------------------|------|------|------|--------|
| t <sub>CKP</sub>      | Clock period                                                               | 27.7 |      |      | ns     |
| t <sub>ADC</sub>      | ADCCK high or low level                                                    | 6.5  | 13.8 | 21.2 | ns     |
| t <sub>WP</sub>       | SHP pulse width                                                            | 5.9  | 6.9  |      | ns     |
| t <sub>WD</sub>       | SHD pulse width                                                            | 5.9  | 6.9  |      | ns     |
| t <sub>PD</sub>       | SHP trailing edge to SHD leading edge                                      | 5.0  | 6.9  |      | ns     |
| t <sub>DP</sub>       | SHD trailing edge to SHP leading edge                                      | 5.2  | 6.9  |      | ns     |
| ts                    | Sampling delay                                                             |      | 3    |      | ns     |
| t <sub>INHIBIT1</sub> | Inhibited clock period 1 (from rising edge of SHP to rising edge of ADCCK) | -9   |      | 13   | ns     |
| t <sub>INHIBIT2</sub> | Inhibited clock period 2 (from rising edge of SHD to rising edge of ADCCK) |      |      | -0   | ns     |
| t <sub>OD</sub>       | Output delay                                                               | 0    |      | 5    | ns     |
| DL                    | Data latency                                                               |      | 6    |      | Clocks |

# **TIMING CHARACTERISTICS (27-MHz Operation)**

| SYMBOL                                                                                           | PARAMETER                                                                  | MIN | TYP  | MAX  | UNIT   |
|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|------|------|--------|
| t <sub>CKP</sub>                                                                                 | Clock period                                                               |     | 37   |      | ns     |
| t <sub>ADC</sub>                                                                                 | ADCCK high or low level                                                    | 6.5 | 18.5 | 30.5 | ns     |
| t <sub>WP</sub>                                                                                  | SHP pulse width                                                            | 5.9 | 6.9  |      | ns     |
| t <sub>WD</sub>                                                                                  | SHD pulse width                                                            | 5.9 | 6.9  |      | ns     |
| t <sub>PD</sub>                                                                                  | SHP trailing edge to SHD leading edge                                      | 5.9 | 6.9  |      | ns     |
| t <sub>DP</sub>                                                                                  | SHD trailing edge to SHP leading edge                                      | 5.2 | 6.9  |      | ns     |
| t <sub>S</sub>                                                                                   | Sampling delay                                                             |     | 3    |      | ns     |
| t <sub>INHIBIT1</sub>                                                                            | Inhibited clock period 1 (from rising edge of SHP to rising edge of ADCCK) | -9  |      | 13   | ns     |
| t <sub>INHIBIT2</sub> Inhibited clock period 2 (from rising edge of SHD to rising edge of ADCCK) |                                                                            | -8  |      | -0   | ns     |
| t <sub>OD</sub>                                                                                  | Output delay                                                               | 0   |      | 5    | ns     |
| DL                                                                                               | Data latency                                                               |     | 6    |      | Clocks |





Note that in condition of OD (Output delay) = 00



Figure 2. TG High-Speed Pulse Specifications (Detail of inhibit area)

Submit Documentation Feedback





Figure 3. Serial Interface Timing Specification

| SYMBOL            | PARAMETER                    | MIN | TYP | MAX | UNIT |
|-------------------|------------------------------|-----|-----|-----|------|
| t <sub>CKP</sub>  | Clock period                 | 50  |     |     | ns   |
| t <sub>CHH</sub>  | Clock high pulse width       | 25  |     |     | ns   |
| t <sub>CHL</sub>  | Clock low pulse width        | 25  |     |     | ns   |
| t <sub>DS</sub>   | Data setup time              | 15  |     |     | ns   |
| t <sub>DH</sub>   | Data hold time               | 15  |     |     | ns   |
| t <sub>XS</sub>   | SLOAD to SCLK setup time     | 20  |     |     | ns   |
| t <sub>XH</sub>   | SCLK to SLOAD hold time      | 20  |     |     | ns   |
| t <sub>CKHX</sub> | SCLK hold time of final SCLK | 0   |     |     | ns   |



#### APPLICATION INFORMATION

#### Overview

The VSP2582 is a complete mixed-signal IC that contains all of the key features associated with processing the CCD imager output signal in a video camera, digital still camera, security camera, or similar application. A simplified block diagram is shown in Figure 4. The VSP2582 includes a correlated double sampler (CDS), a programmable gain amplifier (PGA), an analog-to-digital converter (ADC), an input clamp, an optical black (OB) level clamp loop, a serial interface, timing control, and a reference voltage generator. All functions and parameters such as PGA gain control, operating mode, and other settings are controlled by the serial interface.



Figure 4. Simplified Block Diagram of VSP2582

#### **Correlated Double Sampler (CDS)**

The output signal of a CCD image sensor is sampled twice during one pixel period: once at the reference interval and again at the data interval. Subtracting these two samples extracts the video information of the pixel as well as removes any noise which is common (or correlated) to both intervals. CDS is critical to reduce the reset noise and the low-frequency noise that is present on the CCD output signal. Figure 5 shows the block diagram of the CDS.



Figure 5. Block Diagram of CDS and Input Clamp



#### **Input Clamp**

The buffered CCD output is capacitively coupled to the VSP2582. The purpose of the input clamp is to restore the dc component of the input signal that was lost with ac coupling and establish the desired dc bias point for the CDS. Figure 5 also shows the block diagram of the input clamp. The input level is clamped to the internal reference voltage REFP (1.5 V) during the dummy pixel interval. More specifically, the clamping function becomes active when both CLPDM and SHP are active. Immediately after power ON, the clamp voltage of input capacitor has not charged. The VSP2582 provides a boost-up circuit for fast charging of the clamp voltage.

#### 16-Bit A/D Converter

The VSP2582 includes a high-speed, 16-bit ADC. This ADC uses a fully differential pipelined architecture with correction. The ADC architecture correction is very advantageous to achieve better linearity for a smaller signal level because large linearity errors tend to occur at specific points in the full scale; linearity improves for a level of signal below that specific point. The ADC ensures 16-bit resolution across the entire full-scale range.

# Optical Black (OB) Level Loop and OB Clamp Level

The VSP2582 has a built-in OB offset self calibration circuit (OB loop) that compensates the OB level by using Optical Black (OB) pixels output from the CCD image sensor. A block diagram of the OB loop and the OB clamp circuit is shown in Figure 6. The CCD offset is compensated by this calibration circuit while activating CLPOB during a period when OB pixels are output from the CCD.



Figure 6. OB Loop and OB Level Clamp



At the CDS circuit, the CCD offset is compensated as a difference between the reference level and the data level of the OB pixel. The compensated signal levels are recognized as actual *OB levels*, and outputs are clamped to OB levels set by the serial interface. These OB levels are the base of black for the effective pixel period thereafter.

Since the DPGA is a gain stage outside the OB loop, OB levels are not affected even when the gain changes.

The converging time of the OB loop is determined based on the capacitor value connected to the COB terminal and the output from the current output data-to-analog converter (DAC) of the loop. The time constant can be obtained from following equation:

$$T = C/(16384 \times I_{MIN}) \tag{1}$$

Where C is the capacitor value connected to  $C_{OB}$ , and  $I_{MIN}$  is minimum current (0.15  $\mu$ A) of the current DAC. which is a current equivalent to 1 LSB of the DAC output. When C = 0.1  $\mu$ F, T will be 40.7  $\mu$ s. The slew rate, SR, can be obtained from following equation:

$$SR = I_{MAX}/C$$
 (2)

Where, C is the capacitor value connected to  $C_{OB}$ , and  $I_{MAX}$  is maximum current (153  $\mu$ A) of the current DAC, with a current equivalent to 1023 LSB of the DAC output.

DAC output current multiplication is provided. This function increases the DAC output current through the serial interface at x2, x4 and x8. Increased DAC current shortens the time constant of the OB loop. This function is effective when a particular OB level changes significantly and requires fast loop setting.

On device power up, the COB capacitor voltages have not charged. For fast start up, a COB voltage boost-up circuit is provided.

The OB clamp level (digital output value) can be set from an external source through the serial interface by inputting a digital code to the OB clamp level register. The digital code to be input and the corresponding OB clamp level are shown in Table 2.

Table 2. Input Code and OB Clamp Level to be Set

|                  | CLAMP LEVEL      |
|------------------|------------------|
| CODE             | VSP2582 (12-BIT) |
| 0 0000 (default) | 64 LSB           |
| 0 0001           | 72 LSB           |
| :                | :                |
| 0 0110           | 112 LSB          |
| 0 0111           | 120 LSB          |
| 0 1000 (default) | 128 LSB          |
| 0 1001           | 136 LSB          |
| :                | :                |
| 1 1110           | 304 LSB          |
| 1 1111           | 312 LSB          |



#### **Programmable Gain**

The VSP2582 has a wide programmable gain range of –9 dB to 35 dB. The desired gain is set as a combination of the CDS gain and Digital Programmable Gain Amplifier (DPGA). The CDS gain can be programmed over the range of –3 dB to 9 dB in 3-dB steps. Digital gain can be programmed from –6 dB to 26 dB by a 0.03125 dB step. Both gain settings are controlled through the serial interface. Digital Gain changes linearly in proportion to the setting code. Figure 7 shows the relationship of input code and digital gain.

The recommend usage of the CDS and digital gain combination is to first adjust the CDS gain as a primary image signal amplification; then, use digital gain as an adaptive gain control. The wide range of Digital gain covers the necessary gain range on most applications; if necessary, the CDS gain should be changed at periods that do not affect a picture such as a blanking period.



Figure 7. Setting Code vs. Digital Gain

#### **Standby Mode and Power Trim Function**

For the purposes of power saving, the VSP2582 can be put into a Standby Mode by the serial interface control when the device is not in use. In this mode, all functional blocks are disabled and the digital outputs all go to zero. Current consumption drops to approximately 2 mA. Only 10 ms are required to restore activity from the Standby Mode. Enter and resume from the Standby Mode through the serial interface.

The VSP2582 also provides a power trim function. This function trims the power of the CDS, ADC and Reference source. Through this trim function, power consumption can be reduced, although this reduction is not recommended at 36-MHz operation because accuracy may degrade. This function is useful for low sampling rate operation.

#### **Timings**

The CDS and the ADC are operated by SHP and SHD; the respective derivative timing clocks are generated by the on-chip timing generator. The Output Register and Decoder are operated by ADCCK. The digital output data are synchronized with ADCCK. The timing relationship between the CCD signal, SHP, SHD, ADCCK, and the output data is shown in Figure 1. CLPOB activates the black level clamp loop during the OB pixel interval and CLPDM activates the input clamping during the dummy pixel interval. In the Standby mode, all of ADCCK, SHP, SHD, CLPOB and CLPDM data are internally masked and pulled HIGH.

As explained in the Input Clamp and Optical Black Level (OB) Loop and OB Clamp Level sections, CLPOB is used to control the OB loop which compensates CCD offset automatically. CLPDM is used to charge the input clamp voltage to capacitor  $C_{\text{IN}}$  which is connected to CCDIN. For proper operation, both CLPOB and CLPDM should be activated in the following manner.



The CCD has several dummy and Optical Black pixels per line. The placement of these pixels depends on the CCD manufacturer, but are usually at the beginning and end of the line with the imaging pixels in between. During the time the dummy pixels are being read from the CCD, it is recommended to activate CLPDM. During the time the Optical Black pixels are being read, it is recommended to activate CLPOB. If there are only a few dummy pixels, then the leakage from capacitor C<sub>IN</sub> may become excessive. In this case, extend the active period of CLPDM into the Optical Black pixels. Do not activate CLPDM and CLPOB at the same time; each of these pixel types must be used only as either a dummy pixel (CLPDM active) or an Optical Black pixel (CLPOB active). Typically for CLPOB about 20 pixels per line are sufficient and for CLPDM about CLPDM about 10-20 pixels are sufficient. Figure 8 shows typical timing for CLPDM and CLPOB for a line of CCD readout.

Under default conditions, SHP and SHD are active on the rising edge; CLPOB and CLPDM are active low. The active state of each signal can be selected by register settings.

SHP, SHD, CLPOB, and CLPDM are active at low periods or upon a rising edge at the default setting of the serial interface; each active polarity can be selected by a register setting.



Figure 8. Timing for CLPOB and CLPDM

# **Voltage Reference**

All reference voltages and bias currents used on the device are created from an internal bandgap circuitry. The VSP2582 has symmetrical independent voltage reference for each channel.

Both channels of CDS and the ADC use three primary reference voltages. REFP (1.5 V) and REFN (1.0 V) are individual references. REFP and REFN are buffered on-chip. The ADC full-scale range is determined by twice the difference voltage between REFP and REFN.

REFP and REFN should be heavily decoupled with appropriate capacitors.

#### **Hot Pixel Rejection**

Sometimes an OB pixel output signal from the CCD includes unusual signal levels that are caused by pixel defection. If this level reaches full-scale level, it may affect OB level stability. The VSP2582 is able to reject an unusually large pixel level (hot pixel) at the OB pixel. This function may contribute to CCD yield improvement which is caused by OB pixel failure.

The rejection level for hot pixels is able to programmed through the serial interface. When the OB pixel level exceeds that level, the VSP2582 omits it and uses the previous pixel level for OB level calculation.



#### **SERIAL INTERFACE**

All functions and settings of the VSP2582 are controlled through the serial interface. The VSP2582 serial interface is composed of three signals: SDATA, SCLK, and SLOAD. SDATA data are sequentially stored to shift into the register at a rising edge or SCLK, and shift register data are stored in a parallel latch at an SLOAD rising edge. Before a write operation, SLOAD must go LOW and stay low during the write process. (Refer serial interface timing description)

The serial interface command is composed of a 10-bit address and 6 bits of data. The fundamental write operation is done in a 2-byte write mode. In this mode, one serial interface command is sent by one combination of address and data bits. The 10 address bits should be sent LSB first, followed by 6 bits of data also sent LSB first. The 6-bit command data are stored to the respective register by the 10 address bits at the rising edge of SLOAD. The stored serial command data takes effect immediately upon the rising edge of SLOAD.

The VSP2582 also supports a continuous write mode as below. When the input serial data are longer than 2 bytes (16 bits), the following data stream is automatically recognized as the data of next address. In this mode, 6 bits of serial command data are stored to the respective register immediately when those data are fetched. Address and data should be sent LSB first, the same as the 2-byte writing mode. If a data bit is not complete, or if there are 6 bits at the end part of this data stream, non fill-up data bits are ignored.

The setting for the serial interface register is described in the Serial Interface Register Description. Figure 9 shows the continuous writing mode.



Figure 9. Continuous Writing Mode

#### **Serial Interface Register Description**

Table 3 shows the serial interface command data format. Descriptions of each register follow.

**Table 3. Serial Interface Command Data Format** 

|              | ADDRESS |                            |    |    |    |    |    |    |           |     |     |    | DA    | TA     |    |     |
|--------------|---------|----------------------------|----|----|----|----|----|----|-----------|-----|-----|----|-------|--------|----|-----|
|              | MSB     |                            |    |    |    |    |    |    |           | LSB | MSB |    |       |        |    | LSB |
| REGISTERS    | Α9      | A8                         | A7 | A6 | A5 | A4 | А3 | A2 | <b>A1</b> | A0  | D5  | D4 | D3    | D2     | D1 | D0  |
| Clk-Pol-ctrl | 0       | 0                          | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 0   | D5  | D4 | D3    | 0      | 0  | 0   |
| AFE-ctrl(1)  | 0       | 0                          | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 1   | 0   | 0  | D3    | 0      | 0  | D0  |
| AFE-ctrl(2)  | 0       | 0                          | 0  | 0  | 0  | 0  | 0  | 0  | 1         | 0   | 0   | D4 | 0     | 0      | D1 | D0  |
| S-delay      | 0       | 0                          | 0  | 0  | 0  | 0  | 0  | 0  | 1         | 1   | 0   | 0  | 0     | 0      | D1 | D0  |
| Clamp        | 0       | 0                          | 0  | 0  | 0  | 0  | 0  | 1  | 0         | 0   | 0   | D4 | D3    | D2     | D1 | D0  |
| Hot-pixel    | 0       | 0                          | 0  | 0  | 0  | 0  | 0  | 1  | 0         | 1   | D5  | D4 | D3    | D2     | D1 | D0  |
| D-PGA_L      | 0       | 0                          | 0  | 0  | 0  | 0  | 0  | 1  | 1         | 0   | D5  | D4 | D3    | D2     | D1 | D0  |
| D-PGA_U      | 0       | 0                          | 0  | 0  | 0  | 0  | 0  | 1  | 1         | 1   | 0   | 0  | D3    | D2     | D1 | D0  |
| A-PGA        | 0       | 0                          | 0  | 0  | 0  | 0  | 1  | 0  | 0         | 0   | 0   | 0  | 0     | D2     | D1 | D0  |
| Power        | 0       | 0                          | 0  | 0  | 0  | 0  | 1  | 0  | 0         | 1   | 0   | D4 | D3    | D2     | D1 | D0  |
| Reserved     |         | Other address is reserved. |    |    |    |    |    |    |           | •   |     |    | Do no | ot use | •  |     |



Clk-Pol-ctrl Register (Address: h000)

Clk-Pol-ctrl selects the active polarity of CLPDM, CLPOB, and SHP/SHD.

| DATA BIT | NAME             | DESCR          | RIPTION         | DEFAULT |
|----------|------------------|----------------|-----------------|---------|
| D3       | CLPDM Polarity   | 0 : Active Low | 1 : Active High | 0       |
| D4       | CLPOB Polarity   | 0 : Active Low | 1 : Active High | 0       |
| D5       | SHP/SHD Polarity | 0 : Active Low | 1 : Active High | 0       |

# AFE-ctrl(1) Register (Address: h001)

| DATA BIT | NAME        | DESCR               | DEFAULT    |   |
|----------|-------------|---------------------|------------|---|
| D0       | Standby     | 0: Normal operation | 1: standby | 0 |
| D3       | Test enable | 0: disable          | 1: enable  | 0 |

# AFE-ctrl(2) Register (Address: h002)

AFE-ctrl(2) register controls the following data output settings.

| DATA BIT | NAME              | DESCR               | DEFAULT |   |
|----------|-------------------|---------------------|---------|---|
| D[1:0]   | Data output delay | 00: 0 ns, 01: 2 ns, | 0       |   |
| D4       | Output enable     | 0: enable           | 1: Hi-Z | 0 |

#### S-delay Register (Address: h003)

S-delay register controls SHD sampling start time from the rising edge or SHP.

| DATA BIT | NAME                   | DESCRIPTION                                 | DEFAULT |
|----------|------------------------|---------------------------------------------|---------|
| D[1:0]   | Sampling delay for SHD | 00: 0 ns, 01: 2 ns (10, 11 are not allowed) | 0       |

# Clamp Register (Address: h004)

| D4 | D3 | D2 | D1 | D0 | CLAMP LEVEL (VSP2582) |
|----|----|----|----|----|-----------------------|
| 0  | 0  | 0  | 0  | 0  | 64 LSB                |
| 0  | 0  | 0  | 0  | 1  | 72 LSB                |
|    |    | :  |    |    | :                     |
| 0  | 0  | 1  | 1  | 1  | 120 LSB               |
| 0  | 1  | 0  | 0  | 0  | 128 LSB (default)     |
| 0  | 1  | 0  | 0  | 1  | 136 LSB               |
|    |    | :  |    |    | :                     |
| 1  | 1  | 1  | 1  | 0  | 304 LSB               |
| 1  | 1  | 1  | 1  | 1  | 312 LSB               |

# Hot-pixel Register (Address: h005)

| DATA BIT | NAME                        | DESCRIPTION                                                                                                                               | DEFAULT |       |
|----------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|
| D[4:0]   | Hot pixel rejection level   | Hot pixel rejection level is givens f equation.  R <sub>L</sub> (LSB) = 16 • (d[4:0] + 1)  Where: R <sub>L</sub> is level difference from | Ü       | 11111 |
| D5       | Hot pixel rejection disable | 0: disable                                                                                                                                | 1       |       |

www.ti.com

# D-PGA Register (Address: h006 and h007)

D-PGA\_U

D-PGA\_L

ANALOG GAIN

Digital PGA gain is givens following equation.

Gain (dB) = (D-PGA • 0.03125 ) - 6

Where: D-PGA is decimal value of 10-bit data
which is combined D-PGA\_U and D-PGA\_L. DPGA\_U is MSB side of D-PGA.

DEFAULT

D-PGA = 00 1100 000 = 0 dB

A-PGA Register (Address: h008)

CDS Gain control

| D2 | D1 | D0 | ANALOG GAIN    |
|----|----|----|----------------|
| 0  | 0  | 0  | 0 dB (default) |
| 0  | 0  | 1  | 3 dB           |
| 0  | 1  | 0  | 6 dB           |
| 0  | 1  | 1  | 9 dB           |
| 1  | 1  | 1  | −3 dB          |

#### NOTE

Other values of D[2:0] are not applicable.

Power Register (Address: h009)

| DATA BIT | NAME                        | DESCRIPTION                              | DEFAULT |
|----------|-----------------------------|------------------------------------------|---------|
| D[1:0]   | OB loop IDAC output current | 00: x1, 01: x2, 10: x4, 11: x8           | 00      |
| D[2]     | CDS Power Trim              | 0: Normal CDS Power, 1: Reduce CDS Power | 0       |
| D[3]     | ADC Power Trim              | 0: Normal ADC Power, 1: Reduce ADC Power | 0       |
| D[4]     | Ref Power Trim              | 0: Normal Ref Power, 1: Reduce Ref Power | 0       |

#### POWER SUPPLY, GROUNDING AND DEVICE DECOUPLING RECOMMENDATIONS

The VSP2582 incorporates a high-precision, high-speed analog-to-digital converter and analog circuitry that is vulnerable to any extraneous noise from the rails or elsewhere. For this reason, although the VSP2582 has multiple supply pins, it should be treated as an analog component; all supply pins except for  $V_{DD}$  should be powered by only the analog supply of the system. This configuration ensures the most consistent results, because digital power lines often carry high levels of wideband noise that would otherwise be coupled into the device and degrade achievable performance.

Proper grounding, short lead length, and proper use of ground planes are also very important for high-frequency designs. Multilayer printed circuit boards (PCBs) are recommended for best performance because they offer distinct advantages such as minimizing ground impedance, separation of signal layers by ground layers, etc. It is highly recommended that the analog and digital ground pins of the VSP2582 be joined together at the IC and be connected only to the analog ground of the system. The driver stage of the digital outputs (B(9:0]) is supplied through a dedicated supply pin (V<sub>DD</sub>) and should be separated from the other supply pins completely, or at least with a ferrite bead. It is also recommended to keep the capacitive loading on the output data lines as low as possible (typically less than 15 pF). Larger capacitive loads demand higher charging current as a result of surges that can feed back into the analog portion of the VSP2582 and affect performance. If possible, external buffers or latches should be used that provide the added benefit of isolating the VSP2582 from any digital noise activities on the data lines. In addition, resistors in series with each data line may help minimize surge current.



Because of the high operating speed, the converter also generates high-frequency current transients and noises that are fed back into the supply and reference lines. This interference requires the supply and reference pins to be sufficiently bypassed. In most cases, a 0.1- $\mu$ F ceramic-chip capacitor is adequate to decouple the reference pins. Supply pins should be decoupled to the ground plane with a parallel combination of tantalum (1  $\mu$ F to 22  $\mu$ F) and ceramic (0.1  $\mu$ F) capacitors. The effectiveness of the decoupling largely depends on the proximity to the individual pin.  $V_{DD}$  should be decoupled to the proximity of DGND. Special attention must be paid to the bypassing of COB and BYPP because these capacitor values determine the important analog performance of the device. Although the recommend capacitor values for COB and BYPP are 0.1  $\mu$ F and 1000 pF, respectively, it is better to adjust the capacitor for BYPP at the case.

Submit Documentation Feedback

Copyright © 2008–2011, Texas Instruments Incorporated

www.ti.com

# **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision A (September 2008) to Revision B                                         | Page |
|----|-----------------------------------------------------------------------------------------------|------|
| •  | Added last sentence to Description section                                                    | 1    |
| •  | Added quantity to transport media of VSP2582RHN product in Package/Ordering Information table | 2    |
| •  | Added VSP2582RHH product to Package/Ordering Information table                                | 2    |
| •  | Added thermal information table                                                               | 3    |
| •  | Deleted Thermal Range, Thermal resistance parameters from Electrical Characteristics table    | 4    |
| •  | Updated pin out drawing, added RHH package                                                    | 5    |

www.ti.com 1-Sep-2023

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |         |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| VSP2582RHHR      | LIFEBUY | VQFN         | RHH                | 36   | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -25 to 85    | VSP2582              |         |
| VSP2582RHN       | LIFEBUY | VQFN         | RHN                | 36   | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -25 to 85    | VSP2582              |         |
| VSP2582RHNR      | LIFEBUY | VQFN         | RHN                | 36   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -25 to 85    | VSP2582              |         |
| VSP2582RHNRG4    | LIFEBUY | VQFN         | RHN                | 36   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -25 to 85    | VSP2582              |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 1-Sep-2023

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Oct-2022

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ı | VSP2582RHHR | VQFN            | RHH                | 36 | 2500 | 330.0                    | 13.4                     | 6.6        | 6.6        | 1.15       | 8.0        | 12.0      | Q1               |

PACKAGE MATERIALS INFORMATION

www.ti.com 14-Oct-2022



#### \*All dimensions are nominal

|   | Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | VSP2582RHHR | VQFN         | RHH             | 36   | 2500 | 367.0       | 367.0      | 45.0        |  |



www.ti.com 14-Oct-2022

# **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

#### \*All dimensions are nominal

| Device     | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| VSP2582RHN | RHN             | VQFNP           | 36   | 250 | 10x25                | 150                        | 315    | 135.9     | 7620       | 12.6       | 11.1       | 11.25      |

6 x 6, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# RHN (S-PQFP-N36)

# PLASTIC QUAD FLATPACK



NOTES: All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.C. QFN (Quad Flatpack No-Lead) Package configuration.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated