# Low-Voltage 1.8/2.5/3.3 V 16-Bit Buffer ## With 3.6 V-Tolerant Inputs and Outputs (3-State, Non-Inverting) The 74ALVC16244 is an advanced performance, non-inverting 16-bit buffer. It is designed for very high-speed, very low-power operation in 1.8 V, 2.5 V or 3.3 V systems. The 74ALVC16244 is nibble controlled with each nibble functioning identically, but independently. The control pins may be tied together to obtain full 16-bit operation. The 3-state outputs are controlled by an Output Enable $(\overline{OEn})$ input for each nibble. When $\overline{OEn}$ is LOW, the outputs are on. When $\overline{OEn}$ is HIGH, the outputs are in the high impedance state. - Designed for Low Voltage Operation: $V_{CC} = 1.65-3.6 \text{ V}$ - 3.6 V Tolerant Inputs and Outputs - High Speed Operation: 3.0 ns max for 3.0 to 3.6 V 3.7 ns max for 2.3 to 2.7 V 6.0 ns max for 1.65 to 1.95 V • Static Drive: ±24 mA Drive at 3.0 V ±12 mA Drive at 2.3 V ±4 mA Drive at 1.65 V - Supports Live Insertion and Withdrawal - I<sub>OFF</sub> Specification Guarantees High Impedance When $V_{CC} = 0 \text{ V}^{\dagger}$ - Near Zero Static Supply Current in All Three Logic States (40 μA) Substantially Reduces System Power Requirements - Latchup Performance Exceeds ±250 mA @ 125°C - ESD Performance: Human Body Model >2000 V; Machine Model >200 V - Second Source to Industry Standard 74ALVC16244 †To ensure the outputs activate in the 3-state condition, the output enable pins should be connected to $V_{CC}$ through a pull-up resistor. The value of the resistor is determined by the current sinking capability of the output connected to the $\overline{OE}$ pin. 1 #### ON Semiconductor® http://onsemi.com A = Assembly ocation WL = Wafer Lot YY = Year WW = Work Week #### **ORDERING INFORMATION** | Device | Package | Shipping | |----------------|---------|------------------| | 74ALVC16244DTR | TSSOP | 2500/Tape & Reel | Figure 1. 48-Lead Pinout (Top View) #### **PIN NAMES** | Pins | Function | | |-------------------------|-------------------------------------------|-------| | OEn<br>D0-D15<br>O0-O15 | Output Enable Inputs<br>Inputs<br>Outputs | K CON | Figure 2. Logic Diagram Figure 3. IEC Logic Diagram | OE1 | D0:3 | O0:3 | ŌE2 | D4:7 | O4:7 | OE3 | D8:11 | O8:11 | OE4 | D12:15 | O12:15 | |-----|------|------|-----|------|------|-----|-------|-------|-----|--------|--------| | L | L | L | L | L | L | L | L | L | L | L | L | | L | Н | Н | L | Н | Н | L | Н | Н | L | Н | Н | | Н | Х | Z | Н | Х | Z | Н | Х | Z | Н | Х | Z | $H = High \ Voltage \ Level; \ L = Low \ Voltage \ Level; \ Z = High \ Impedance \ State; \ X = High \ or \ Low \ Voltage \ Level \ and \ Transitions \ Are \ Acceptable, for \ I_{CC} \ reasons, \ DO \ NOT \ FLOAT \ Inputs$ #### MAXIMUM RATINGS (Note 1) | Symbol | Parameter | Value | Unit | |-----------------------|---------------------------------------------------------------------------------------------------------|----------------------|------| | V <sub>CC</sub> | DC Supply Voltage | -0.5 to +4.6 | V | | VI | DC Input Voltage | -0.5 to +4.6 | V | | Vo | DC Output Voltage | -0.5 to +4.6 | V | | I <sub>IK</sub> | DC Input Diode Current $V_{l} < GND$ | -50 | mA | | I <sub>OK</sub> | DC Output Diode Current V <sub>O</sub> < GND | -50 | mA | | I <sub>O</sub> | DC Output Sink/Source Current | ±50 | mA | | I <sub>CC</sub> | DC Supply Current per Supply Pin | ±100 | mA | | I <sub>GND</sub> | DC Ground Current per Ground Pin | ±100 | mA | | T <sub>STG</sub> | Storage Temperature Range | -65 to +150 | °C | | T <sub>L</sub> | Lead Temperature, 1 mm from Case for 10 Seconds | 260 | °C | | T <sub>J</sub> | Junction Temperature Under Bias | + 150 | °C | | $\theta_{JA}$ | Thermal Resistance (Note 2) | 90 | °C/W | | MSL | Moisture Sensitivity | Level 1 | | | F <sub>R</sub> | Flammability Rating Oxygen Index: 30% – 35% | UL-94-VO (0.125 in) | | | V <sub>ESD</sub> | ESD Withstand Voltage Human Body Model (Note 3) Machine Model (Note 4) Charged Device Model (Note 5) | >2000<br>>200<br>N/A | V | | I <sub>LATCH-UP</sub> | Latch-Up Performance Above V <sub>CC</sub> and Below GND at 125°C (Note 6) | ± 250 | mA | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect - 1. IO absolute maximum rating must be observed. - I<sub>O</sub> absolute maximum rating must be observed. Measured with minimum pad spacing on an FR4 board, using 10 mm-by-1 inch, 2-ounce copper trace with no air flow. Tested to EIA/JESD22-A114-A. Tested to EIA/JESD22-C101-A. Tested to EIA/JESD78. RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Тур | Max | Unit | |-----------------|-------------------------------------------------------------------------------------------------------------------|-------------|------------|------------------------|------| | V <sub>CC</sub> | Supply Voltage Operating Data Retention Only | 1.65<br>1.2 | 3.3<br>3.3 | 3.6<br>3.6 | V | | VI | Input Voltage (Note 7) | -0.5 | | 3.6 | V | | V <sub>O</sub> | Output Voltage (Active State) (3-State) | 0<br>0 | | V <sub>CC</sub><br>3.6 | V | | T <sub>A</sub> | Operating Free-Air Temperature | -40 | | +85 | °C | | Δt/ΔV | Input Transition Rise or Fall Rate, $V_{IN}$ from 0.8 V to 2.0 V, $V_{CC}$ = 2.5 V ±0.2 V $V_{CC}$ = 3.0 V ±0.3 V | 0<br>0 | | 20<br>10 | ns/V | <sup>7.</sup> Unused inputs may not be left open. All inputs must be tied to a high-logic voltage level or a low-logic input voltage level. #### DC ELECTRICAL CHARACTERISTICS | | | | T <sub>A</sub> = -40°0 | C to +85°C | | |------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------| | Symbol | Characteristic | Condition | Min | Max | Unit | | V <sub>IH</sub> | HIGH Level Input Voltage (Note 8) | 1.65 V ≤ V <sub>CC</sub> < 2.3 V | 0.65 x V <sub>CC</sub> | | V | | | | 2.3 V ≤ V <sub>CC</sub> ≤ 2.7 V | 1.7 | | 1 | | | | 2.7 V < V <sub>CC</sub> ≤ 3.6 V | 2.0 | | 1 | | V <sub>IL</sub> | LOW Level Input Voltage (Note 8) | 1.65 V ≤ V <sub>CC</sub> < 2.3 V | | 0.35 x V <sub>CC</sub> | V | | | | 2.3 V ≤ V <sub>CC</sub> ≤ 2.7 V | | 0.7 | 1 | | | | 2.7 V < V <sub>CC</sub> ≤ 3.6 V | | 0.8 | 1 | | V <sub>OH</sub> | HIGH Level Output Voltage | $1.65 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}; \text{I}_{OH} = -100 \mu\text{A}$ | V <sub>CC</sub> - 0.2 | | V | | | | V <sub>CC</sub> = 1.65 V; I <sub>OH</sub> = -4 mA | 1.2 | | 1 | | | | $V_{CC} = 2.3 \text{ V; } I_{OH} = -6 \text{ mA}$ | 2.0 | | 1 | | | | $V_{CC} = 2.3 \text{ V}; I_{OH} = -12 \text{ mA}$ | 1.7 | | | | | | V <sub>CC</sub> = 2.7 V; I <sub>OH</sub> = -12 mA | 2.2 | 0 | 1 | | | | $V_{CC} = 3.0 \text{ V}; I_{OH} = -12 \text{ mA}$ | 2.4 | .07 | ] | | | | $V_{CC} = 3.0 \text{ V}; I_{OH} = -24 \text{ mA}$ | 2.0 | | ] | | $V_{OL}$ | LOW Level Output Voltage | $1.65 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}; \text{I}_{OL} = 100 \mu\text{A}$ | 110 | 0.2 | V | | | | V <sub>CC</sub> = 1.65 V; I <sub>OL</sub> = 4 mA | | 0.45 | ] | | | | $V_{CC} = 2.3 \text{ V; } I_{OL} = 6 \text{ mA}$ | | 0.4 | ] | | | | $V_{CC} = 2.3 \text{ V}; I_{OL} = 12 \text{ mA}$ | | 0.7 | ] | | | | $V_{CC} = 2.7 \text{ V}; I_{OL} = 12 \text{ mA}$ | | 0.4 | | | | | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 24 mA | | 0.55 | | | lį | Input Leakage Current | $1.65 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}; 0 \text{ V} \le \text{V}_{I} \le 3.6 \text{ V}$ | ) * | ±5.0 | μΑ | | I <sub>OZ</sub> | 3-State Output Current | 1.65 V $\leq$ V <sub>CC</sub> $\leq$ 3.6 V; 0 V $\leq$ V <sub>O</sub> $\leq$ 3.6 V; V <sub>I</sub> $=$ V <sub>IH</sub> or V <sub>IL</sub> | | ±10 | μΑ | | I <sub>OFF</sub> | Power-Off Leakage Current | $V_{CC} = 0 \text{ V}; V_{I} \text{ or } V_{O} = 3.6 \text{ V}$ | | 10 | μΑ | | I <sub>CC</sub> | Quiescent Supply Current (Note 9) | 1.65 V ≤ $V_{CC}$ ≤ 3.6 V; $V_{I}$ = GND or $V_{CC}$ | | 40 | μΑ | | | | $1.65 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}; 3.6 \text{ V} \le \text{V}_{I}, \text{V}_{O} \le 3.6 \text{ V}$ | | ±40 | μΑ | | $\Delta I_{CC}$ | Increase in I <sub>CC</sub> per Input | $2.7 \text{ V} < \text{V}_{\text{CC}} \le 3.6 \text{ V}; \text{V}_{\text{IH}} = \text{V}_{\text{CC}} - 0.6 \text{ V}$ | | 750 | μΑ | <sup>8.</sup> These values of V<sub>I</sub> are used to test DC electrical characteristics only. 9. Outputs disabled or 3-state only. #### **AC CHARACTERISTICS** (Note 10; $t_R = t_F = 2.0 \text{ ns}$ ; $C_L = 30 \text{ pF}$ ; $R_L = 500 \Omega$ ) | | | ~O, | | | Lit | nits | | | | |----------------------------------------|------------------------------------------------|----------|-----------------------|------------|-----------------------|------------|------------------------|--------------|------| | | | 10 X | | | T <sub>A</sub> = -40° | C to +85°C | | | | | | C | 0 | V <sub>CC</sub> = 3.0 | V to 3.6 V | V <sub>CC</sub> = 2.3 | V to 2.7 V | V <sub>CC</sub> = 1.65 | 5 to 1.95 V | | | Symbol | Parameter | Waveform | Min | Max | Min | Max | Min | Max | Unit | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Input to Output | 1 | 1.0<br>1.0 | 3.0<br>3.0 | 1.0<br>1.0 | 3.7<br>3.7 | 1.0<br>1.0 | 6.0<br>6.0 | ns | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time to<br>High and Low Level | 2 | 1.0<br>1.0 | 4.4<br>4.4 | 1.0<br>1.0 | 5.7<br>5.7 | 1.0<br>1.0 | 8.2<br>8.2 | ns | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output Disable Time From<br>High and Low Level | 2 | 1.0<br>1.0 | 4.1<br>4.1 | 1.0<br>1.0 | 5.2<br>5.2 | 1.0<br>1.0 | 6.8<br>6.8 | ns | | t <sub>OSHL</sub><br>t <sub>OSLH</sub> | Output-to-Output Skew (Note 11) | | | 0.5<br>0.5 | | 0.5<br>0.5 | | 0.75<br>0.75 | ns | <sup>10.</sup> For $C_L = 50$ pF, add approximately 300 ps to the AC maximum specification. <sup>11.</sup> Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (toSHL) or LOW-to-HIGH (toSLH); parameter guaranteed by design. #### **CAPACITIVE CHARACTERISTICS** | Symbol | Parameter Condition | | Typical | Unit | |------------------|-------------------------------|-----------------|---------|------| | C <sub>IN</sub> | Input Capacitance | Note 12 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | Note 12 | 7 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance | Note 12, 10 MHz | 20 | pF | 12. $V_{CC}$ = 1.8, 2.5 or 3.3 V; $V_I$ = 0 V or $V_{CC}$ . WAVEFORM 2 - OUTPUT ENABLE AND DISABLE TIMES $t_R = t_F = 2.0$ ns, 10% to 90%; f = 1MHz; $t_W = 500$ ns Figure 4. AC Waveforms | | | V <sub>CC</sub> | | |-----------------|-------------------------|--------------------------|--------------------------| | Symbol | 3,3 V ±0.3 V | 2.5 V ±0.2 V | 1.8 V ±0.15 V | | V <sub>IH</sub> | 2.7 V | V <sub>CC</sub> | V <sub>CC</sub> | | V <sub>m</sub> | 1.5 V | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | V <sub>x</sub> | V <sub>OL</sub> + 0.3 V | V <sub>OL</sub> + 0.15 V | V <sub>OL</sub> + 0.15 V | | V <sub>y</sub> | V <sub>OH</sub> – 0.3 V | V <sub>OH</sub> – 0.15 V | V <sub>OH</sub> – 0.15 V | | TEST | SWITCH | | |-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | | $t_{PZL},t_{PLZ}$ | 6 V at $V_{CC}$ = 3.3 ±0.3 V;<br>$V_{CC} \times$ 2 at $V_{CC}$ = 2.5 ±0.2 V; 1.8 ±0.15 V | | | t <sub>PZH</sub> , t <sub>PHZ</sub> | GND | | | $C_L$ = 30 pF or equivalent (Incl<br>$R_L$ = 500 $\Omega$ or equivalent<br>$R_T$ = $Z_{OUT}$ of pulse generator | ludes jig and probe capacitance) r (typically 50 $\Omega$ ) | OP. | | Figure 5. | Test Circuit | | | PLEASE PRESENT | 6 V at V <sub>CC</sub> = 3.3 ±0.3 V;<br>V <sub>CC</sub> × 2 at V <sub>CC</sub> = 2.5 ±0.2 V; 1.8 ±0.15 V<br>GND Iudes jig and probe capacitance) r (typically 50 Ω) Test Circuit | | Figure 6. Carrier Tape Specifications #### EMBOSSED CARRIER DIMENSIONS (See Notes 1 and 2) | Tape<br>Size | B <sub>1</sub><br>Max | D | D <sub>1</sub> | E | F | к | Р | Po | P <sub>2</sub> | R | Т | w | |--------------|-----------------------|------------------------------------------------|--------------------------|---------------------------------------|----------------------------------------|----------------------------|--------------------------------------|--------------------------------------|--------------------------------------|------------------|--------------------|---------------------| | 24mm | 20.1mm<br>(0.791") | 1.5 + 0.1mm<br>-0.0<br>(0.059<br>+0.004" -0.0) | 1.5mm<br>Min<br>(0.060") | 1.75<br>±0.1 mm<br>(0.069<br>±0.004") | 11.5<br>±0.10 mm<br>(0.453<br>±0.004") | 11.9 mm<br>Max<br>(0.468") | 16.0<br>±0.1 mm<br>(0.63<br>±0.004") | 4.0<br>±0.1 mm<br>(0.157<br>±0.004") | 2.0<br>±0.1 mm<br>(0.079<br>±0.004") | 30 mm<br>(1.18") | 0.6 mm<br>(0.024") | 24.3 mm<br>(0.957") | - 1. Metric Dimensions Govern-English are in parentheses for reference only. - 2. A<sub>0</sub>, B<sub>0</sub>, and K<sub>0</sub> are determined by component size. The clearance between the components and the cavity must be within 0.05 mm min to 0.50 mm max. The component cannot rotate more than 10° within the determined cavity. Figure 7. Reel Dimensions #### **REEL DIMENSIONS** | Tape Size | A Max | G | t Max | | | | | | | | |--------------|---------------------|----------------------------------------------------|---------------------|--|--|--|--|--|--|--| | 24 mm | 360 mm<br>(14.173") | 24.4 mm + 2.0 mm, -0.0<br>(0.961" + 0.078", -0.00) | 30.4 mm<br>(1.197") | | | | | | | | | | | 000 | 0,00 | | | | | | | | | S IIIS ON IN | | | | | | | | | | | | | DIRE | CTION OF FEED | | | | | | | | | Figure 8. Reel Winding Direction Figure 9. Tape Ends for Finished Goods Figure 10. Reel Configuration Figure 11. Package Footprint #### PACKAGE DIMENSIONS #### **TSSOP DT SUFFIX** CASE 1201-01 **ISSUE A** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR - PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. DIMENSIONS A AND B ARE TO BE - DETERMINED AT DATUM PLANE -W- | | MILLIMETERS | | INCHES | | |------|-------------|-------|------------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 12.40 | 12.60 | 0.488 | 0.496 | | В | 6.00 | 6.20 | 0.236 | 0.244 | | С | 4 | 1.10 | | 0.043 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | E | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.50 BSC | | 0.0197 BSC | | | H | 0.37 | i | 0.015 | | | 7 | 0.09 | 0.20 | 0.004 | 0.008 | | J1 . | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.17 | 0.27 | 0.007 | 0.011 | | K1 | 0.17 | 0.23 | 0.007 | 0.009 | | 1 | 7.95 | 8.25 | 0.313 | 0.325 | | M | 0 ° | 8° | 0 ° | 8° | ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative