## ICs for Communications

Memory Time Switch Extended Large **MTSXL** 

PEB 2447 Version 1.2

Data Sheet 03.97

T2447-XV12-D2-7600



#### **Edition 03.97**

This edition was realized using the software system FrameMaker $^{\circledR}$ .

**Published by Siemens AG, Bereich Halbleiter, Marketing-Kommunikation, Balanstraße 73, 81541 München**

© Siemens AG 1997. All Rights Reserved.

#### **Attention please!**

As far as patents or other rights of third parties are concerned, liability is only assumed for components, not for applications, processes and circuits implemented within components or assemblies.

The information describes the type of component and shall not be considered as assured characteristics.

Terms of delivery and rights to change design reserved.

For questions on technology, delivery and prices please contact the Semiconductor Group Offices in Germany or the Siemens Companies and Representatives worldwide (see address list).

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Siemens Office, Semiconductor Group.

Siemens AG is an approved CECC manufacturer.

#### **Packing**

Please use the recycling operators known to you. We can also help you – get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport. For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs incurred.

**Components used in life-support devices or systems must be expressly authorized for such purpose!** Critical components<sup>1</sup> of the Semiconductor Group of Siemens AG, may only be used in life-support devices or systems<sup>2</sup> with the express written approval of the Semiconductor Group of Siemens AG.

- 1 A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that life-support device or system, or to affect its safety or effectiveness of that device or system.
- 2 Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health of the user may be endangered.



**Table of Contents Page** 

## **Memory Time Switch Extended Large MTSXL**

## **Version 1.2 CMOS IC**

## **1 Overview**

## **1.1 Features**

- Non blocking time/space switch for 4.096- or 8.192-Mbit/s PCM systems
- Device clock 16.384 MHz
- Switching of up to 2048 incoming PCM channels to up to 2048 outgoing PCM channels
- 32 input and 32 output PCM lines
- S2 input and S2 butput FOM lines<br>• Tristate function for further expansion and tandem operation
- **uP** read access to PCM data
- Programmable clock shift with half clock step resolution for input and output
- Individual line delay measurement for 6 additional inputs
- Individual input offset programmable for 16 PCM inputs
- Boundary scan (fully IEEE1149.1 compatible)
- Built-in selftest (also usable via boundary scan interface)
- 8-bit Intel type demultiplexed uP interface
- All registers accessible by direct addressing
- In-operation adjustment of bit sampling without bit errors
- Low power consumption
- Single 5 V power supply



**Type Code** Package Package PEB 2447 H  $\vert$ Q67103-H6594 PEB 2447 H

 **PEB 2447**

## **Overview**

#### **1.2 Logic Symbol**



## **Figure 1 Functional Symbol**

## **1.3 General Device Overview**

The Siemens Memory Time Switch Extended Large MTSXL (PEB 2447) is a capacity expansion of the MTSL (PEB 2047). It is a monolithic CMOS switching device capable of connecting maximally 2048 PCM input time slots to 2048 output time slots. In order to manage the problem of different line delays, six additional FS inputs can be used as frame measurement inputs and 16 different input offsets of PCM frames are allowed. Thus a frame wander can be compensated by adjusting the input offset during operation. A special circuitry guarantees that no bit error will occur, when reprogramming the input offsets.

The MTSXL on chip connection memory and data memory are accessed via the 8-bit standard  $\mu$ P interface (Intel demultiplexed type).

A built-in selftest mechanism – also activated by the  $\mu$ P – ensures proper device operation in the system.

The PEB 2447 is fabricated using the advanced CMOS technology from Siemens and is mounted in a P-MQFP-100-2 package. Inputs and outputs are TTL compatible.

**Overview**

## **1.4 Pin Configuration**

(top view)



## **Figure 2**

## **1.5 Pin Definitions and Functions**



## **Overview**

## **1.5 Pin Definitions and Functions** (cont'd)



#### **Overview**

## **1.5 Pin Definitions and Functions** (cont'd)



## **Overview**





#### **Overview**

## **1.5 Pin Definitions and Functions** (cont'd)



#### **2 Functional Description**

The MTSXL is a memory time switch device. Operating with a device clock of 16.384 MHz it can connect any of 2048 PCM input channels to any of 2048 output channels.

A general block diagram of the MTSXL is shown in **figure [3](#page-11-0)**.

#### **2.1 General Operation**

The input information of a complete frame is stored twice in the two on-chip 16-kbit data memories DM 0 and DM 1 (Data Memory 0 and Data Memory 1). The incoming 2048 channels of 8 bits each are written in sequence into fixed positions of DM 0 and DM 1. This is controlled by the input counter in the timing control block with a 8 kHz repetition rate.

For outputting, two connection memories (CM 0 and CM 1) are read in sequence synchronously. Each entry in the connection memory CM 0 / CM 1 points to a location in data memory DM 0 / DM 1. The byte in this data memory location is transferred into the current output time slot. The read access to the CM's is controlled by an output counter. CM 0 supplies the PCM data for outputs OUT0 to OUT15, CM 1 supplies the PCM data for outputs OUT16 to OUT31.

<span id="page-11-0"></span>

#### **Figure 3 Block Diagram of MTSXL**

The synchronization of the input and output counters is achieved by a rising edge of the sync pulse SP, which is always sampled with the falling edge of the device clock.

Different modes of operation are configurable at the PCM interfaces (see **table [9](#page-32-0)**). Furthermore, 16 PCM input lines can be aligned with individual clock shift values to compensate different line delays. If 32 inputs are used, one clock shift value controls two ports at the same time.

Shifting of the output frame is also possible, but all output lines are affected the same way.

The input lines FS0 to FS5 are used as frame measurement inputs. After synchronizing the device by the SP pulse the FS inputs can be evaluated on a per port basis. This evaluation procedure is started by a microprocessor command. As a result the input counter value on the rising edge of the FS signal can be read from an internal register. Thus delay compensation is easily managed by programming appropriate clock shift values and/or a possible software offset.

During operation of the chip a frame length check is also supplied, which controls correct synchronization by the SP pulse and generates an interrupt in case of lost or achieved synchronization.

The unused output ports are tristated by mode selection, whereas unused time slots are tristated by an additional bit in the control memory. By using this tristate capability the MTSXL can be easily expanded to a time switch of any size.

The standard 8-bit µP interface can communicate with Intel demultiplexed microprocessors. It gives access to the internal registers and to the control and data memory. All registers are directly addressable. The memories are accessed by a simple four byte indirect access method.

## **2.2 Special Functions**

The activity of all special functions can be read in the status register. Completion of these functions is indicated by interrupts.

## **2.2.1 Control Memory Reset**

Initialization of the device after a hardware reset (RES) is easily done with a  $\mu$ P command "control memory reset". After finishing this procedure all control memory channels contain the information "tristated". Apart from this tristate information the contents of the C Memory is undefined.

## **2.2.2 Evaluate Frame Measurement Signal**

A command including the address  $(0 \ldots 5)$  will be given by the  $\mu$ P. The rising edge of the corresponding frame measurement signal (FS0 … FS5) will be evaluated. The exact timing of the FS edge can then be read from an internal 12-bit register (resolution of a complete 8 kHz frame in half 16 MHz clock periods).

## **2.2.3 MTSXL Selftest**

The switching path of the MTSXL including input buffer, data memory, control memory, output buffer and timing control can be tested in the system by a 2-step built-in selftest. Activating this mechanism takes  $2 \times 0.625$  ms (16.384 MHz). Finally the result "selftest ok/selftest not ok" can be read from the internal status register.

After test completion the control memory has also been reset (contains the information tristated).

The selftest can also be started and checked via the boundary scan interface.

Note: For correct execution of the built-in selftest the MTSXL needs a value of  $ICSR = 00$ . If MODR: $PSB = 0$  (e.g. after hardware reset) this value is programmed automatically after start of the selftest procedure. If ICSR does not contain "00" with  $MODR:PSB = 1$  the selftest will fail.

#### <span id="page-13-0"></span>**2.3 Boundary Scan and TAP Controller**

#### **2.3.1 Boundary Scan**

The MTSXL provides fully IEEE Std. 1149.1 compatible boundary scan support consisting of

- a complete boundary scan
- a test access port controller (TAP controller)
- four dedicated pins (TCK, TMS, TDI, TDO)
- a 32 bit IDCODE register

All pins except power supply and ground are included in the boundary scan. Depending on the pin functionality one, two or three boundary scan cells are provided:

#### **Table 1**

#### **Boundary Scan Cell Type**



When the TAP controller is in the appropriate mode data is shifted into / out of the boundary scan via the pins TDI / TDO using the 6.25 MHz clock on pin TCK.

The MTSXL pins are included in the boundary scan in the following sequence:

#### **Table 2 Boundary Scan Sequence**



## **Table 2**

**Boundary Scan Sequence** (cont'd)



## **Table 2**

**Boundary Scan Sequence** (cont'd)



## **Table 2**

**Boundary Scan Sequence** (cont'd)



## **2.3.2 TAP Controller**

The TAP controller implements a state machine defined in the JTAG standard IEEE1149.1. The instruction register of the controller is extended to 4 bits in order to increase the number of instructions. This is necessary for the use of the build in selftest procedure via the boundary scan interface:

## **Table 3**



## **Instruction Code of 4 Bit TAP Controller**

The standard instructions are implemented according to the JTAG standard, just the instruction register is extended to 4 bits. At the new instructions TAP\_TEST1.. 8 special internal test signals are activated during the state "RUN TEST / IDLE".

The MTSXL only uses TAP\_TEST1 and TAP\_TEST2 according to **table 3**.

The extended TAP controller uses a modified data path:

## **Table 4 Data Path of 4 Bit TAP Controller**



When TAP\_TEST1 / 2 is activated the data path is set to shift the result of the selftest procedure (bit STAR:STOK) out through the TDO pin.

## **2.3.3 Use of Built in Selftest via the Boundary Scan Interface**

The built in self test is used by the following steps:

- The instruction TAP\_TEST2 is shifted into the TAP controller (see **figure [4](#page-20-0)**)
- STP command is shifted into the selftest control register (see **table 5** and **figure [5](#page-20-0)**)
- The instruction TAP\_TEST1 is shifted into the TAP controller to start the selftest (see **figure [6](#page-21-0)**) after 10240 TCK periods:
- Bit STAR:STOK can be shifted out (see **figure [7](#page-21-0)**).

## **Table 5**

#### **4 Bit Selftest Control Register**



Note: ST [2:0] represent the bits CMDR:STP2..0 but do not overwrite them.

The TAP controller state machine passes through the different states according to **figures [4](#page-20-0)** to **[7](#page-21-0)**.

#### **Table 6**

**States of TAP Controller** (explanation for **figures [4](#page-20-0)** to **[7](#page-21-0)**)



Note: The state coding is only described for explanation purposes, it is externally not visible.

**Functional Description**

<span id="page-20-0"></span>







**Functional Description**

<span id="page-21-0"></span>





## **Figure 7 Readout of Selftest Result (after 10240 TCK periods)**

Note: After the use of the selftest procedure over the  $\mu$ P Interface or the boundary scan interface a hardware reset is necessary before the selftest procedure can be started again over the other interface.

## **2.3.4 IDCODE**

The manufacturer code for MTSXL is according to **table [2:](#page-13-0)**



## **3 Operational Description**

#### **3.1 Initialization Procedure**

For a proper initialization of the MTSXL the following procedure is recommended:

First a reset pulse (RES) of at least two CLK clock periods has to be applied. All registers contain now their reset values. In the next step the connection memories CM0/1 are initialized by the commands CMDR:STP  $(1:0) = 01$  (CM reset) or CMDR:STP  $(2:0) = 011 / 111$  (MTSXL selftest).

After having programmed a CM reset command, it takes 4096 clock periods until all tristate control entries in the CM contain the value "1" (tristated).

If a selftest command was given, it takes 10 240 clock periods to achieve the same effect. Furthermore the register bit STAR:STOK (selftest o.k.) should read "1" in this case, in order to prove that there is no fault on the chip. The selftest command must be given twice: the upper half of data memory (DM0, DM1) is tested when setting CMDR:STP  $(2:1) = 01$ , the lower half of DM0, DM1 is tested by setting CMDR:STP (2:1) = 11 (see **table [10](#page-33-0)**).

The activity of the procedures can be monitored in STAR:PACT and an interrupt will indicate their completion.

In all cases it is important, that the outputs are tristated by  $MODR:PSB = 0$ .

## **3.2 Operation Mode**

The operation mode of the device is fixed by programming MODR:MD (1:0) (see **table [9](#page-32-0)**).

## **3.3 Indirect Access Registers**

The connection memories and data memories are accessible through the indirect access registers MACH, MAAL, MRDH, MRDL, MWDH and MWDL. An indirect access is actually started by writing register MACH (Memory Access Address/Code Register High). The code value inherent in this register defines, what action has to be performed. The low byte of the complete access address must be programmed to MAAL (Memory Access Address Register Low) before writing to MACH. If data are necessary to perform the access (e.g. in write operations), they have to be entered into MWDH (Memory Write Data Register High) and MWDL (Memory Write Data Register Low) before. In read accesses the corresponding registers MRDH (Memory Read Data Register High) and MRDL (Memory Read Data Register Low) contain the required information after the internal read process is completed.

<span id="page-23-0"></span>

#### **3.4 Frame Evaluation**

If the device is in synchronized state (STAR: $PSS = 1$ ) and for example the command "frame evaluation at FS5" (CMDR =  $58<sub>H</sub>$ ) is programmed, the second following rising edge of FS5 is evaluated and creates the following result in register FERH:FERL (see also **table [15](#page-42-0)**):



#### **Figure 8 Frame Evaluation**

Note: The frame evaluation procedure gives (roughly) the number to be programmed in ICSR (after inversion of FER0): FEV 11..1 give the number of complete CLK periods; FEV 0 gives the sampling edge (falling / rising). Due to the internal delay in the MTSXL the sampling region and therefor the result in FEV 11..1 is shifted against CLK for a time "X" which is uncertain between  $0 < X < 13$  ns. If the rising edge of FS occurs in that uncertain region the value of FER 11..1 might vary  $\pm$  1 (FER 0 inverted before!).

## <span id="page-24-0"></span>**3.5 Input Offset and Output Offset**

Based on the results of the frame evaluation procedures the input offsets can be adjusted by programming ICSR 7..0 corresponding to inputs IN 7..0. If data oversampling is used, the values of ICSR 7..0 can be adjusted within some limits during operation without producing bit errors:

- $-$  clockrate =  $2 \times$  datarate possible adjustment is one half clock period forward or backward. – clockrate =  $4 \times$  datarate
	- possible adjustment is one clock period backward or two clock periods forward.



#### **Figure 9 Input Timing**

<span id="page-25-0"></span>

## **Figure 10 Output Timing**

The output offset is the same for all output lines and is fixed in register OCSR.

#### **3.6 Frame Delay**

**Figure 11** shows a functional description of the Serial Input, Data Memory and Serial Output.



#### **Figure 11 Internal Processing of Serial Data**

In mode 0 for example inputs 0 and 8 are both connected to the input shift register. In mode 1 and 3 only input 0 is used and two time slots are always processed together.



#### **Figure 12 Internal Control Signals Mode 0 (OCSR = 0)**

This figure shows that the inputs IN0 .. IN15 are written into the data memory at the same time whereas IN16  $\ldots$  IN31 are written one O SYN period (= 2 CLK periods) later. The value of ICSR 0..15 shifts the sampling points and the signal "Ld Inp Buffer 1" later in time (rightwards), the signals "Ld Inp Buffer 2" and "Wr S Memory" remain constant. In this example with OCSR = 0 the lower Inputs IN0  $\ldots$  IN15 are written into data memory before Out15 (and Out31) is read.

With OCSR > 0 all Output Signals (Ld Outp Buffer and following) including the data (OUT0..15) on the internal data transfer bus is shifted earlier in time (leftwards). Therefor the data is read out of the data memory earlier.

Due to the internal timing the frame delay is depending on the programmed input / output time slots and OCSR. The internal delay (number of time slots) can be deduced from **figure 12** and is shown in **table [7](#page-28-0)**.

Note: O SYN is a control signal for the synchronization of RD and WR access to the data memory and not important for the external functionality. O\_SYN frequency is  $f_{C\text{LK}}$  / 2.

<span id="page-28-0"></span>If the offset of output time slot to input time slot is greater or equal to the internal delay due to **table 7** the transmission of data is within the same frame (frame delay 0).

If the offset is smaller or even negative the transmission is in the next frame (frame delay 1).

Frame delay 1 also occurs when the programmed connection overrides the frame end (TS63 in Mode 0).

If the offset is smaller and overrides the frame end at the same time the frame delay is 2.

## **Table 7 Time Slots Delay Mode 0**



IN1 ts62 -> OUT31 ts 0 (Offset 2ts) : frame delay 1

IN1 ts62 -> OUT1 ts 1 (Offset 3ts) : frame delay 2

**Operational Description**

<span id="page-29-0"></span>

**Figure 13 Internal Control Signals Mode 1/3 (OCSR = 0)** 

#### **Table 8**

**Time Slot Delay Mode 1 / 3** (deduced from **figure [13](#page-29-0)**, only Input time slots 0, 2, 4,..)



Note: The time slot delays given in table 8 are valid only for even input time slots; for odd input time slots all delays have to be reduced by 1 time slots.

## **4 Detailed Register Description**

## **4.1 Register Address Arrangement**



#### <span id="page-32-0"></span>**4.2 Mode Register (MODR)**

Access in demultiplexed µP-interface mode:

Read/write, address: 00H<br>Reset value: 00H Reset value:



**PSB PCM Stand By**; a logical 0 switches the PCM interface outputs to high impedance.

**MD1** ... **MD0 Mode**; these bits define the chip operation mode according to the following table:

#### **Table 9**

#### **Operation Modes**



Note:  $\vec{r}$  In mode 3 the PCM lines OUT(n+16) drive the inverted values of lines OUT(n) or are tristated, if the corresponding PCM line is tristated.

#### <span id="page-33-0"></span>**4.3 Command Register (CMDR)**

Access in demultiplexed uP-interface mode:

Write, address:  $01_H$ 

Reset Value:  $00_H$  (not readable)



- **FSAD2..0 Frame Synchronization** signal **Address** 2 to 0; Address of the chosen FS signal 5 to 0 to be evaluated by the procedure started by SFE.
- **SFE** Start Frame Evaluation; a one in this bit position starts the frame evaluation procedure. A read operation on register FER will stop an unfinished frame evaluation procedure.
- **STP2..0 Start Procedure**. The following procedures can be activated by these bits:

## **Table 10**

**STP Commands**



X: don't care

Note: Before activating one of these procedures MODR:PSB has to be set to 0. During selftest or CM reset the device will ignore the external synchronization pulse and the user has no access to the internal data memory.

#### <span id="page-34-0"></span>**4.4 Status Register (STAR)**

Access in demultiplexed uP-interface mode:





| <b>FSAD20</b> | <b>Frame Synchronization signal Address: see CMDR.</b> |
|---------------|--------------------------------------------------------|
|               |                                                        |

**MAC Memory Access Active**; an indirect memory access is active, if this bit is "1", all memory access registers must not be written until  $MAC = "0"$ .

#### **PACT** Procedure Active; one of the procedures started by the  $\mu$ P (selftest, CM reset or frame evaluation) is active.

## **PSS PCM Synchronization Status**

- 1: the PCM interface is synchronized
- 0: the PCM interface is not synchronized. (see note in **chapter [4.5](#page-35-0)**)
- **STOK** Selftest O.K.; after a selftest procedure this bit is set to 1, if no faults are detected.
- Note: This bit is only valid, if no power failure or inappropriate clocking occurred during the test (see ISTA:IR); this bit is set to 1 by a start selftest command or by hardware reset.

## <span id="page-35-0"></span>**4.5 Interrupt Status Register (ISTA)**

Access in demultiplexed µP-interface mode:

Read, address: 02H Reset value:  $00_H$ 



- **FEC Frame Evaluation Completed**; the indirect register FER contains a valid offset and can be read.
- **PC** Procedure Completed; the procedure started from the command register (CM reset or MTSXL selftest) is finished.
- **IR Initialization Request**. The connection memory has to be programmed due to a loss of data  $(IR = 1)$ . The IR bit is set after power failure or inappropriate clocking. It can only be retriggered again after a selftest or CM reset procedure.
- **PFI** PCM Framing Interrupt; this bit being logical 1 indicates the loss or gain of synchronization. Synchronization is considered lost by the MTSXL if the SP signal is not repeated within the correct period. Synchronization is considered achieved, if two consecutive SP pulses with the correct period have been received.

Any interrupt will activate the  $\overline{\text{INT}}$  line if it is not masked. All interrupt bits and the  $\overline{\text{INT}}$  line are reset when reading ISTA.

Note 1: All interrupts and the  $\overline{INT}$  line are cleared with reset.

Note 2: If the SP signal is repeated within a multiple of frame length

- (e.g.  $2 \times$  or  $4 \times 125$  us) but at correct phase:
- the MTSXL works correctly because the internal counters run autonomously and are synchronized within correct phase.
- the PFI interrupt does not occur because this situation is internally handled as "loss of synchronization" and this situation does not change.

Note 3: During selftest no PFI interrupt will occur.

## <span id="page-36-0"></span>**4.6 Mask Register (MASK)**

Access in demultiplexed uP-interface mode:



Reset value: 0F<sub>H</sub>



A logical 1 disables the corresponding interrupt as described in ISTA from activating the INT pin. A masked interrupt (bit set to "1") is stored internally and indicated, when reading ISTA. It is also reset in this case.

## **4.7 Memory Access Address/Code Register High (MACH)**

Access in demultiplexed  $\mu$ P-interface mode:





A write access (rising edge of  $\overline{WR}$  or  $\overline{CS}$ ) to this register starts an indirect access to a memory location.

**MAC2..0 Memory Access Code** values to determine the type of access to/from control and data memory locations. See **table 11** for all possible code values.

#### **Table 11 Memory Access Codes**



Note: A write & read control memory command actually writes a specific CM location and reads the same location in a second access.

#### **MA10..8 Memory Address** (most significant) bits 10 to 8; refer to register MAAL

## <span id="page-37-0"></span>**4.8 Memory Access Address Register Low (MAAL)**

Access in a demultiplexed µP-interface mode:

Read/write, address:  $03_H$ Reset value:  $XX_H$ 



**MA7..0 Memory Address** bits 7 to 0; the complete memory address is the concatenation of MA10..0.

If the value MA(10:0) is used as a control memory address, each address corresponds to a single output time slot (see **table 12**):

## **Table 12 Output Time Slot Mapping**



Note:  $\overline{Port(m)}$  means, that this port drives the inverted data values of port (m-8). For the operation "Read Data Memory" MA10..0 are used as data memory addresses with the same mapping to the input time slots as listed in the above table.

## <span id="page-38-0"></span>**4.9 Memory Read Data Register Low (MRDL)**

Access in demultiplexed  $\mu$ P-interface mode:

Read/write, address:  $05<sub>H</sub>$ Reset value:  $XX_{H}$ 



**MRD7..0 Memory Read Data** values (bits 7 to 0); see MRDH;

#### **4.10 Memory Read Data Register High (MRDH)**

Access in demultiplexed uP-interface mode:



Bit 7 Bit 0 **0 0 0 0 MRD11 MRD10 MRD9 MRD8**

**MRD11..8 Memory Read Data** values (bits 11 to 8); in a read memory access the requested values can be read in these registers after the access time (see **table [11](#page-36-0)**). An active access cycle, started by a write access to MACH, is indicated by register bit STAR:MAC.

#### **4.11 Memory Write Data Register Low (MWDL)**

Access in demultiplexed µP-interface mode:





**MWD7..0 Memory Write Data** values (bits 7 to 0); see MWDH;

## <span id="page-39-0"></span>**4.12 Memory Write Data Register High (MWDH)**

Access in demultiplexed  $\mu$ P-interface mode:

|                      | 0     | 0 | 0 | 0               | MWD11 MWD10 MWD9   MWD8 |  |       |
|----------------------|-------|---|---|-----------------|-------------------------|--|-------|
|                      | Bit 7 |   |   |                 |                         |  | Bit 0 |
| Reset value:         |       |   |   | $XX_{H}$        |                         |  |       |
| Read/write, address: |       |   |   | 08 <sub>H</sub> |                         |  |       |

**MWD11..8 Memory Write Data** values (bits 11 to 8); in a write memory access the values to transfer are written to these registers. Both registers must not be written during an active access. An active access cycle, started by a write access to MACH, is indicated by register bit STAR:MAC.

If the values MWD10..0 / MRD10..0 are used as control memory entries, each possible value corresponds to a single input time slot. MWD11 / MRD11 defines, whether the input time slot is switched actively to the PCM output or is switched to high impedance.

#### **Table 13**

#### **Input Time Slot Mapping / Programming of Output Tristate Control**



#### **TSC Tristate Control Value**

- 0: active
- 1: high impedance;

TSC controls whether the output time slot (corresponding to the address of the control memory location) will drive the PCM values or will be tristate.

## <span id="page-40-0"></span>**4.13 Input Clock Shift Register Bank ICSR (15:0)**

Access in demultiplexed  $\mu$ P-interface mode:

![](_page_40_Picture_180.jpeg)

**ADSR Add Shift Register**; a three bit shift register is inserted into the corresponding input(s), resulting in an additional offset for that/those input(s). The sampling point is shifted "backwards" by 3 clock cycles (see **figure [9](#page-24-0)**).

Note: ADSR has to be set to "0" in modes 1 and 3.

- **ICS4..0** Input Clock Shift; the value of ICS4..0 determines the number of clock cycles by which the bit sampling point is shifted forward in all input modes according to **figure [9](#page-24-0)**.
- **RRE Receive** on **Rising Edge**; the PCM data of the corresponding input(s) is sampled with the rising edge of the clock, if this bit is set.

These 16 registers determine the individual clock shift of inputs IN0 to IN15. If more than sixteen inputs are used, two inputs are controlled by one ICSR register:

![](_page_40_Picture_181.jpeg)

The values of ICSR (15:0) can be adjusted without producing bit errors:

- $-$  clockrate =  $2 \times$  datarate possible adjustment is one half clock period forward or backward.
- $-$  clockrate =  $4 \times$  datarate possible adjustment is one clock period backward or two clock periods forward.

## <span id="page-41-0"></span>**4.14 Output Clock Shift Register (OSCR)**

Access in demultiplexed uP-interface mode:

Read/write, address:  $0B_H$ Reset value:  $00_H$ 

Bit 7 Bit 0 **VN1 VN0 OCS4 OCS3 OCS2 OCS1 OCS0 XFE**

![](_page_41_Picture_170.jpeg)

**VN1..0 Version Number** according to the table below: (read only)

**Table 14 Version Number**

![](_page_41_Picture_171.jpeg)

**OCS4..0 Output Clock Shift;** these values determine the offset of the output data relative to the SP frame according to **figure [10](#page-25-0)**.

#### **XFE** Transmit on **Falling Edge**

0:output data is transmitted with the rising edge of the clock.

1:output data is transmitted with the falling edge of the clock.

## **4.15 Test Register (TSTR)**

![](_page_41_Picture_172.jpeg)

![](_page_41_Picture_173.jpeg)

![](_page_41_Picture_174.jpeg)

#### **read only**

- **STOK1..0 Selftest OK Data Memory;** these bits are "ANDed" for STAR:STOK and can be used for analysis.
- **DOA** Direct Output Addressing; if this bit is set to "1" the PCM outputs are not switched from the PCM inputs. Instead the 8 LSB's programmed to the connection memory are used as data bits, which are shifted out of the corresponding output time slot. The programmed tristate control value keeps its function as in normal operation mode.

## <span id="page-42-0"></span>**4.16 Frame Evaluation Register Low (FERL)**

Access in a demultiplexed uP-interface mode:

Read, address:  $0E_H$ Reset value:  $XX_{H}$ 

![](_page_42_Picture_156.jpeg)

**FEV7..0** Frame Evaluation Values (bits 7 to 0); refer to FERH;

## **4.17 Frame Evaluation Register High (FERH)**

Access in demultiplexed uP-interface mode:

![](_page_42_Picture_157.jpeg)

![](_page_42_Picture_158.jpeg)

**FEV11..0 Frame Evaluation Values**; after a frame evaluation procedure (interrupt ISTA:FEC) these two registers contain the offset between the SP frame and an evaluated FS0 ... FS5 frame. The evaluation is performed at the second following rising edge of FS after the command CMDR:SFE = 1 was programmed.

> Note: The device must be synchronized to SP (STAR:  $PSS = 1$ ) in order to generate a correct result in FERL / FERH.

#### **Table 15 Frame Evaluation Register**

![](_page_42_Picture_159.jpeg)

Note: Time constant "X" is specified to 0 ns < X < 13 ns (see **figure [8](#page-23-0)**)

## **5 Electrical Characteristics**

#### **Table 16**

#### **Absolute Maximum Ratings**

![](_page_43_Picture_285.jpeg)

Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to conditions beyond those indicated in recommended operational conditions of this specification may affect device reliability.

#### **Table 17**

#### **DC Characteristics**

Ambient temperature under bias range;  $V_{\text{DD}} = 5 \text{ V} \pm 5 \text{ %}, V_{\text{SS}} = 0 \text{ V}$ 

![](_page_43_Picture_286.jpeg)

## **Table 18**

#### **Capacitances**

 $T_A = 25$  °C,  $V_{DD} = 5$  V  $\pm$  5 %,  $V_{SS} = 0$  V

![](_page_44_Picture_133.jpeg)

#### **AC Characteristics**

Ambient temperature under bias range,  $V_{\text{DD}} = 5 \text{ V} + 5 \text{ %}.$ 

Inputs are driven at 2.4 V for a logical 1 and at 0.4 V for a logical 0. Timing measurements are made at 2.0 V for a logical 1 and at 0.8 V for a logical 0. The AC testing input/output waveforms are shown below. Timing values are guaranteed for capacitive loading of  $C_{\text{L}}$  = 60 pF on all outputs except pins D(7:0), which are specified for  $C_{\text{L}}$  = 100 pF.

![](_page_44_Figure_10.jpeg)

![](_page_44_Figure_11.jpeg)

#### **Table 19**

## µ**P Interface Timing Parameters**

![](_page_45_Picture_162.jpeg)

![](_page_45_Figure_6.jpeg)

**Figure 15** µ**P Read Cycle**

![](_page_46_Figure_3.jpeg)

#### **Figure 16** µ**P Write Cycle**

![](_page_46_Figure_5.jpeg)

## **Figure 17 Demultiplexed Address Timing**

![](_page_46_Figure_7.jpeg)

## **Interrupt Timing**

Semiconductor Group 47 03.97

## **Table 20 PCM Interface Characteristics**

![](_page_47_Picture_127.jpeg)

## **Electrical Characteristics**

![](_page_48_Figure_3.jpeg)

**Figure 19 AC Characteristics at the PCM Interface**

## **Table 21 Boundary Scan Timing**

![](_page_49_Picture_115.jpeg)

![](_page_49_Figure_5.jpeg)

## **Figure 20 AC Characteristics at Boundary Scan Interface**

#### **Package Outlines**

#### **6 Package Outlines**

![](_page_50_Figure_4.jpeg)

#### **Sorts of Packing**

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". SMD = Surface Mounted Device Dimensions in mm

Semiconductor Group 61 03.97