

[Sample &](http://www.ti.com/product/LM2736?dcmp=dsproject&hqs=sandbuy&#samplebuy) Buy





SNVS316H –SEPTEMBER 2004–REVISED DECEMBER 2014

# **LM2736 Thin SOT 750 mA Load Step-Down DC-DC Regulator**

**Technical** [Documents](http://www.ti.com/product/LM2736?dcmp=dsproject&hqs=td&#doctype2)

- Thin SOT-6 Package
- 
- 
- 
- 550 kHz (LM2736Y) and 1.6 MHz (LM2736X)
- 
- 
- 
- 
- 
- 
- 

- <span id="page-0-2"></span>
- 
- 
- 
- 
- 
- 

#### <span id="page-0-0"></span>D<sub>2</sub> V<sub>IN</sub>O BOOST c1 — L1 <sup>C3</sup> 亍 <sub>L1</sub> m SW Vout ON D<sub>1</sub> C<sub>2</sub> EN OFF R1 FB GND R2

**Typical Application Circuit**

# <span id="page-0-1"></span>**1 Features 3 Description**

Tools & **[Software](http://www.ti.com/product/LM2736?dcmp=dsproject&hqs=sw&#desKit)** 

The LM2736 regulator is a monolithic, high frequency, PWM step-down DO/DO converter in a 6-pin Thin 4.3.0 V to 18 V Input Voltage Range SOT package. It provides all the active functions to 1.25 V to 16 V Output Voltage Range SOT package. It provides all the active functions t provide local DC/DC conversion with fast transient 750 mA Output Current **response** and accurate regulation in the smallest<br>FEQ Id Le (LM2720X) and 1.6 MU<sub>E</sub> (LM2720X) possible PCB area.

Support & **[Community](http://www.ti.com/product/LM2736?dcmp=dsproject&hqs=support&#community)** 

22

Switching Frequencies With a minimum of external components and online • 350 mΩ NMOS Switch  $\overline{C}$  of through WEBENCH<sup>®</sup>, the LM2736 is easy to use. The ability to drive 750 mA loads with an • 30 nA Shutdown Current internal 350 mΩ NMOS switch using state-of-the-art<br>1.25 V, 2% Internal Voltage Reference 1.25 U, 25 um BiCMOS technology results in the best  $0.5 \mu m$  BiCMOS technology results in the best power Forternal Soft-Start and Christopher and the control circuitry available. The world class control circuitry<br>Current Mode PWM Operation and allows for on-times as low as 13 ns, thus supporting Current-Mode, PWM Operation<br>• Current-Mode, PWM Operation<br>• Current-Mode, PWM Operation<br>• Current-Mode, PWM Operation exceptionally high frequency conversion over the<br>• Current-Mode, PWM Operation WEBENCH<sup>®</sup> Online Design Tool entire 3 V to 18 V input operating range down to the<br>Thermal Shutdown entire the minimum output voltage of 1.25 V. Switching minimum output voltage of 1.25 V. Switching frequency is internally set to 550 kHz (LM2736Y) or **2 Applications** 1.6 MHz (LM2736X), allowing the use of extremely small surface mount inductors and chip capacitors. • Local Point of Load Regulation Even though the operating frequencies are very high, • Core Power in HDDs efficiencies up to 90% are easy to achieve. External Set-Top Boxes<br>
shutdown is included, featuring an ultra-low stand-by<br>
current of 30 nA. The LM2736 utilizes current-mode Battery Powered Devices<br>
Current of 30 nA. The EW2736 utilizes current-mode<br>
control and internal compensation to provide high-<br>
DSB Powered Devices performance regulation over a wide range of • DSL Modems operating conditions. Additional features include internal soft-start circuitry to reduce inrush current, • Notebook Computers pulse-by-pulse current limit, thermal shutdown, and output over-voltage protection.

#### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the datasheet.





# An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,

**44** intellectual property matters and other important disclaimers. PRODUCTION DATA.

**1 Features**.................................................................. [1](#page-0-1) 7.4 Device Functional Modes........................................ [10](#page-9-0) **2 Applications** ........................................................... [1](#page-0-2) **8 Application and Implementation** ........................ [11](#page-10-0)

11.5 Glossary................................................................ [29](#page-28-5) 7.1 Overview ................................................................... [8](#page-7-1) 7.2 Functional Block Diagram ......................................... [9](#page-8-0) **12 Mechanical, Packaging, and Orderable Information** ........................................................... [29](#page-28-6) 7.3 Feature Description................................................... [9](#page-8-1)

# **Table**



# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



#### **Changes from Revision F (April 2013) to Revision G Page**

• Added *ESD Ratings* table, *Feature Description* section, *Device Functional Modes*, *Application and Implementation* section, *Power Supply Recommendations* section, *Layout* section, *Device and Documentation Support* section, and *Mechanical, Packaging, and Orderable Information* section. ................................................................................................. [4](#page-3-2)





### **[LM2736](http://www.ti.com/product/lm2736?qgpn=lm2736) [www.ti.com](http://www.ti.com)** SNVS316H –SEPTEMBER 2004–REVISED DECEMBER 2014

# <span id="page-2-0"></span>**5 Pin Configuration and Functions**



## **Pin Functions**



# <span id="page-3-0"></span>**6 Specifications**

# <span id="page-3-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $<sup>(1)</sup>$ </sup>



(1) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

# <span id="page-3-2"></span>**6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# <span id="page-3-3"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



#### <span id="page-3-4"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](http://www.ti.com/lit/pdf/spra953).

(2) Thermal shutdown will occur if the junction temperature exceeds 165°C. The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a 3" x 3" PC board with 2oz. copper on 4 layers in still air. For a 2 layer board using 1 oz. copper in still air,  $\theta_{JA} = 204^{\circ}$ C/W.



### <span id="page-4-0"></span>**6.5 Electrical Characteristics**

Specifications with standard typeface are for  $T_J = 25$ °C unless otherwise specified. Datasheet min/max specification limits are ensured by design, test, or statistical analysis.



(1) Specified to Texas Instruments' Average Outgoing Quality Level (AOQL).

(2) Typicals represent the most likely parametric norm.

**[LM2736](http://www.ti.com/product/lm2736?qgpn=lm2736)** SNVS316H –SEPTEMBER 2004–REVISED DECEMBER 2014 **[www.ti.com](http://www.ti.com)**



# <span id="page-5-0"></span>**6.6 Typical Characteristics**

All curves taken at  $V_{IN} = 5V$ ,  $V_{BOOST} - V_{SW} = 5V$ , L1 = 4.7  $\mu$ H ("X"), L1 = 10  $\mu$ H ("Y"), and T<sub>A</sub> = 25°C, unless specified otherwise.





### **Typical Characteristics (continued)**

All curves taken at  $V_{IN} = 5V$ ,  $V_{BOOST} - V_{SW} = 5V$ , L1 = 4.7  $\mu$ H ("X"), L1 = 10  $\mu$ H ("Y"), and T<sub>A</sub> = 25°C, unless specified otherwise.



### Texas **INSTRUMENTS**

# <span id="page-7-0"></span>**7 Detailed Description**

# <span id="page-7-1"></span>**7.1 Overview**

The LM2736 device is a constant frequency PWM buck regulator IC that delivers a 750 mA load current. The regulator has a preset switching frequency of either 550 kHz (LM2736Y) or 1.6 MHz (LM2736X). These high frequencies allow the LM2736 device to operate with small surface mount capacitors and inductors, resulting in DC/DC converters that require a minimum amount of board space. The LM2736 device is internally compensated, so it is simple to use, and requires few external components. The LM2736 device uses currentmode control to regulate the output voltage.

The following operating description of the LM2736 device will refer to the Simplified Block Diagram (*[Functional](#page-8-0) [Block Diagram](#page-8-0)*) and to the waveforms in [Figure 11.](#page-7-2) The LM2736 device supplies a regulated output voltage by switching the internal NMOS control switch at constant frequency and variable duty cycle. A switching cycle begins at the falling edge of the reset pulse generated by the internal oscillator. When this pulse goes low, the output control logic turns on the internal NMOS control switch. During this on-time, the SW pin voltage ( $V_{SW}$ ) swings up to approximately  $\sf{V}_{\sf IN}$ , and the inductor current (l<sub>L</sub>) increases with a linear slope. I<sub>L</sub> is measured by the current-sense amplifier, which generates an output proportional to the switch current. The sense signal is summed with the regulator's corrective ramp and compared to the error amplifier's output, which is proportional to the difference between the feedback voltage and  $V_{REF}$ . When the PWM comparator output goes high, the output switch turns off until the next switching cycle begins. During the switch off-time, inductor current discharges through Schottky diode D1, which forces the SW pin to swing below ground by the forward voltage  $(V<sub>D</sub>)$  of the catch diode. The regulator loop adjusts the duty cycle (D) to maintain a constant output voltage.



<span id="page-7-2"></span>**Figure 11. LM2736 Waveforms of SW Pin Voltage and Inductor Current**



### <span id="page-8-0"></span>**7.2 Functional Block Diagram**



### <span id="page-8-1"></span>**7.3 Feature Description**

#### **7.3.1 Output Overvoltage Protection**

The overvoltage comparator compares the FB pin voltage to a voltage that is 10% higher than the internal reference Vref. Once the FB pin voltage goes 10% above the internal reference, the internal NMOS control switch is turned off, which allows the output voltage to decrease toward regulation.

#### **7.3.2 Undervoltage Lockout**

Undervoltage lockout (UVLO) prevents the LM2736 device from operating until the input voltage exceeds 2.74 V (typ).

The UVLO threshold has approximately 440mV of hysteresis, so the part will operate until  $V_{\text{IN}}$  drops below 2.3 V (typ). Hysteresis prevents the part from turning off during power up if  $V_{\text{IN}}$  is non-monotonic.

#### **7.3.3 Current Limit**

The LM2736 device uses cycle-by-cycle current limiting to protect the output switch. During each switching cycle, a current limit comparator detects if the output switch current exceeds 1.5 A (typ), and turns off the switch until the next switching cycle begins.

#### **7.3.4 Thermal Shutdown**

Thermal shutdown limits total power dissipation by turning off the output switch when the IC junction temperature exceeds 165°C. After thermal shutdown occurs, the output switch doesn't turn on until the junction temperature drops to approximately 150°C.



### <span id="page-9-0"></span>**7.4 Device Functional Modes**

# **7.4.1 Enable Pin / Shutdown Mode**

The LM2736 device has a shutdown mode that is controlled by the enable pin (EN). When a logic low voltage is applied to EN, the part is in shutdown mode and its quiescent current drops to typically 30 nA. Switch leakage adds another 40 nA from the input supply. The voltage at this pin should never exceed  $V_{\text{IN}} + 0.3$  V.

### **7.4.2 Soft-Start**

This function forces  $V_{OUT}$  to increase at a controlled rate during start up. During soft-start, the error amplifier's reference voltage ramps from 0 V to its nominal value of 1.25 V in approximately 200 µs. This forces the regulator output to ramp up in a more linear and controlled fashion, which helps reduce inrush current.



# <span id="page-10-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-10-1"></span>**8.1 Application Information**

#### **8.1.1 Boost Function**

Capacitor C<sub>BOOST</sub> and diode D2 in [Figure 12](#page-10-2) are used to generate a voltage V<sub>BOOST</sub>. V<sub>BOOST</sub> - V<sub>SW</sub> is the gate drive voltage to the internal NMOS control switch. To properly drive the internal NMOS switch during its on-time,  $V_{\text{BOOST}}$  needs to be at least 1.6 V greater than  $V_{\text{SW}}$ . Although the LM2736 device will operate with this minimum voltage, it may not have sufficient gate drive to supply large values of output current. Therefore, it is recommended that  $V_{BOOST}$  be greater than 2.5 V above  $V_{SW}$  for best efficiency.  $V_{BOOST} - V_{SW}$  should not exceed the maximum operating limit of 5.5 V.

5.5 V >  $V_{\text{BOOST}} - V_{\text{SW}}$  > 2.5 V for best performance.



**Figure 12. V<sub>OUT</sub> Charges C<sub>BOOST</sub>** 

<span id="page-10-2"></span>When the LM2736 device starts up, internal circuitry from the BOOST pin supplies a maximum of 20 mA to  $C_{\text{BOOST}}$ . This current charges  $C_{\text{BOOST}}$  to a voltage sufficient to turn the switch on. The BOOST pin will continue to source current to  $C_{\text{BOOST}}$  until the voltage at the feedback pin is greater than 1.18 V.

There are various methods to derive  $V_{\text{BOOST}}$ :

- 1. From the input voltage  $(V_{IN})$
- 2. From the output voltage  $(V_{\text{OUT}})$
- 3. From an external distributed voltage rail ( $V_{EXT}$ )
- 4. From a shunt or series zener diode

In the *[Functional Block Diagram](#page-8-0)*, capacitor C<sub>BOOST</sub> and diode D2 supply the gate-drive current for the NMOS switch. Capacitor C<sub>BOOST</sub> is charged via diode D2 by V<sub>IN</sub>. During a normal switching cycle, when the internal NMOS control switch is off  $(T_{OFF})$  (refer to [Figure 11](#page-7-2)),  $V_{BOST}$  equals  $V_{IN}$  minus the forward voltage of D2 ( $V_{FD2}$ ), during which the current in the inductor (L) forward biases the Schottky diode D1 ( $V_{FD1}$ ). Therefore the voltage stored across  $C_{\text{BOOST}}$  is<br> $V_{\text{meas}} = V_{\text{ave}} - V_{\text{ave}} V_{\text{ave}}$ 

$$
V_{\text{BOOST}} - V_{\text{SW}} = V_{\text{IN}} - V_{\text{FD2}} + V_{\text{FD1}}
$$
\n(1)

\nWhen the NMOS switch turns on  $(T_{\text{ON}})$ , the switch pin rises to

\n
$$
V_{\text{SW}} = V_{\text{IN}} - (R_{\text{DSON}} \times I_{\text{L}}),
$$
\nforcing  $V_{\text{BOOST}}$  to rise thus reverse biasing D2. The voltage at  $V_{\text{BOOST}}$  is then

 $V_{\text{BOOST}} = 2V_{\text{IN}} - (R_{\text{DSON}} \times I_{\text{L}}) - V_{\text{FD2}} + V_{\text{FD1}}$  (3)

which is approximately

 $2 V_{\text{IN}}$  - 0.4 V (4)

for many applications. Thus the gate-drive voltage of the NMOS switch is approximately

**Application Information (continued)**

Product Folder Links: *[LM2736](http://www.ti.com/product/lm2736?qgpn=lm2736)*

An alternate method for charging  $C_{BOOST}$  is to connect D2 to the output as shown in [Figure 12](#page-10-2). The output voltage should be between 2.5 V and 5.5 V, so that proper gate voltage will be applied to the internal switch. In this circuit,  $C_{\text{BOOST}}$  provides a gate drive voltage that is slightly less than  $V_{\text{OUT}}$ .

 $V_{\text{N}}$  - 0.2 V (5)

In applications where both V<sub>IN</sub> and V<sub>OUT</sub> are greater than 5.5 V, or less than 3 V, C<sub>BOOST</sub> cannot be charged directly from these voltages. If V<sub>IN</sub> and V<sub>OUT</sub> are greater than 5.5 V, C<sub>BOOST</sub> can be charged from V<sub>IN</sub> or V<sub>OUT</sub> minus a zener voltage by placing a zener diode D3 in series with D2, as shown in [Figure 13](#page-11-0). When using a series zener diode from the input, ensure that the regulation of the input supply doesn't create a voltage that falls outside the recommended  $V_{\text{BOOST}}$  voltage.

VIN BOOST CBOOST D2 D3 VIN VBOOST CIN (VINMAX – VD3) < 5.5 V (6) (VINMIN – VD3) > 1.6 V (7)

**Figure 13. Zener Reduces Boost Voltage from V<sub>IN</sub>** 

<span id="page-11-0"></span>An alternative method is to place the zener diode D3 in a shunt configuration as shown in [Figure 14.](#page-12-2) A small 350 mW to 500 mW 5.1 V zener in a SOT or SOD package can be used for this purpose. A small ceramic capacitor such as a 6.3 V, 0.1  $\mu$ F capacitor (C4) should be placed in parallel with the zener diode. When the internal NMOS switch turns on, a pulse of current is drawn to charge the internal NMOS gate capacitance. The 0.1 µF parallel shunt capacitor ensures that the  $V_{\text{ROOST}}$  voltage is maintained during this time.

Resistor R3 should be chosen to provide enough RMS current to the zener diode (D3) and to the BOOST pin. A recommended choice for the zener current ( $I_{ZENER}$ ) is 1 mA. The current  $I_{BOOST}$  into the BOOST pin supplies the gate current of the NMOS control switch and varies typically according to the following formula for the X version:

$$
I_{\text{BOOST}} = 0.49 \times (D + 0.54) \times (V_{\text{ZENER}} - V_{D2}) \text{ mA}
$$
\n(8)

 $I_{\text{BOOST}}$  can be calculated for the Y version using the following:

$$
I_{\text{BOOST}} = 0.20 \times (D + 0.54) \times (V_{\text{ZENER}} - V_{D2}) \mu A \tag{9}
$$

where D is the duty cycle,  $V_{ZENER}$  and  $V_{D2}$  are in volts, and  $I_{BOOST}$  is in milliamps.  $V_{ZENER}$  is the voltage applied to the anode of the boost diode (D2), and  $V_{D2}$  is the average forward voltage across D2. Note that this formula for  $I_{\text{BOOST}}$  gives typical current. For the worst case  $I_{\text{BOOST}}$ , increase the current by 40%. In that case, the worst case boost current will be



R3 will then be given by



For example, using the X-version let V<sub>IN</sub> = 10 V, V<sub>ZENER</sub> = 5 V, V<sub>D2</sub> = 0.7 V, I<sub>ZENER</sub> = 1 mA, and duty cycle D = 50%. Then

$$
I_{\text{BOOST}} = 0.49 \times (0.5 + 0.54) \times (5 - 0.7) \text{ mA} = 2.19 \text{ mA}
$$
\n(12)

 $R3 = (10 V - 5 V) / (1.4 × 2.19 mA + 1 mA) = 1.23 kΩ$  (13)





# **Application Information (continued)**



Figure 14. Boost Voltage Supplied from the Shunt Zener on V<sub>IN</sub>

# <span id="page-12-2"></span><span id="page-12-0"></span>**8.2 Typical Applications**

### 8.2.1 LM2736X (1.6 MHz) V<sub>BOOST</sub> Derived from V<sub>IN</sub> 5 V to 1.5 V / 750 mA



Figure 15. LM2736X (1.6 MHz)  $V_{\text{BOOST}}$  Derived from  $V_{\text{IN}}$  5 V to 1.5 V / 750 mA

#### <span id="page-12-3"></span>*8.2.1.1 Design Requirements*

<span id="page-12-1"></span>Derive charge for  $V_{BOOST}$  from the input supply (V<sub>IN</sub>).  $V_{BOOST} - V_{SW}$  should not exceed the maximum operating limit of 5.5 V.

#### <span id="page-12-4"></span>*8.2.1.2 Detailed Design Procedures*



### **Table 1. Bill of Materials for [Figure 15](#page-12-3)**

14 *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNVS316H&partnum=LM2736)* Copyright © 2004–2014, Texas Instruments Incorporated

 $\frac{1}{\log x + x}$  x (1-D)

 $V_O + V_D$ 

 $L =$ 

## **Typical Applications (continued)**

**Table 1. Bill of Materials for [Figure 15](#page-12-3) (continued)**

| <b>PART ID</b> | <b>PART VALUE</b>   | <b>PART NUMBER</b> | <b>MANUFACTURER</b> |
|----------------|---------------------|--------------------|---------------------|
|                | 4.7-uH, 1.7 A,      | VLCF4020T-4R7N1R2  | TDK                 |
| R1             | 2 k $\Omega$ . 1%   | CRCW06032001F      | Vishay              |
| R <sub>2</sub> | 10 k $\Omega$ . 1%  | CRCW06031002F      | Vishay              |
| R <sub>3</sub> | 100 k $\Omega$ , 1% | CRCW06031003F      | Vishay              |

#### **8.2.1.2.1 Inductor Selection**

<span id="page-13-0"></span>The Duty Cycle (D) can be approximated quickly using the ratio of output voltage (V<sub>O</sub>) to input voltage (V<sub>IN</sub>) as shown in [Equation 14](#page-13-0):

$$
D = \frac{V_{\rm O}}{V_{\rm IN}}\tag{14}
$$

<span id="page-13-1"></span>The catch diode (D1) forward voltage drop and the voltage drop across the internal NMOS must be included to calculate a more accurate duty cycle. Use [Equation 15](#page-13-1) to Calculate D.

$$
D = \frac{V_0 + V_D}{V_{IN} + V_D - V_{SW}}
$$
(15)

 $V_{SW}$  can be approximated by:

 $\sqrt{2}$ 

$$
V_{SW} = I_0 \times R_{DS(ON)} \tag{16}
$$

The diode forward drop ( $V_D$ ) can range from 0.3 V to 0.7 V depending on the quality of the diode. The lower  $V_D$ is, the higher the operating efficiency of the converter.

The inductor value determines the output ripple current. Lower inductor values decrease the size of the inductor, but increase the output ripple current. An increase in the inductor value will decrease the output ripple current. The ratio of ripple current ( $\Delta i_L$ ) to output current (I<sub>O</sub>) is optimized when it is set between 0.3 and 0.4 at 750 mA. The ratio r is defined in .

$$
r = \frac{\Delta i_L}{I_O} \tag{17}
$$

One must also ensure that the minimum current limit (1.0 A) is not exceeded, so the peak current in the inductor must be calculated. Use [Equation 18](#page-13-2) to calculate the peak current  $(I_{LPK})$  in the inductor.

$$
I_{LPK} = I_0 + \Delta I_L/2 \tag{18}
$$

<span id="page-13-2"></span>If r = 0.7 at an output of 750 mA, the peak current in the inductor will be 1.0125 A. The minimum ensured current limit over all operating conditions is 1.0 A. One can either reduce r to 0.6 resulting in a 975 mA peak current, or make the engineering judgement that 12.5 mA over will be safe enough with a 1.5 A typical current limit and 6 sigma limits. When the designed maximum output current is reduced, the ratio r can be increased. At a current of 0.1 A, r can be made as high as 0.9. The ripple ratio can be increased at lighter loads because the net ripple is actually quite low, and if r remains constant the inductor value can be made quite large. [Equation 19](#page-13-3) is empirically developed for the maximum ripple ratio at any current below 2 A.

$$
r = 0.387 \times I_{\text{OUT}}^{\quad 0.3667} \tag{19}
$$

<span id="page-13-3"></span>Note that this is just a guideline.

The LM2736 device operates at frequencies allowing the use of ceramic output capacitors without compromising transient response. Ceramic capacitors allow higher inductor ripple without significantly increasing output ripple. See the *[Output Capacitor](#page-14-0)* section for more details on calculating output voltage ripple.

<span id="page-13-4"></span>Now that the ripple current or ripple ratio is determined, the inductance is calculated using [Equation 20](#page-13-4)



where f<sub>s</sub> is the switching frequency and I<sub>O</sub> is the output current. When selecting an inductor, make sure that it is capable of supporting the peak output current without saturating. Inductor saturation will result in a sudden reduction in inductance and prevent the regulator from operating correctly. Because of the speed of the internal current limit, the peak current of the inductor need only be specified for the required maximum output current. For example, if the designed maximum output current is 0.5 A and the peak current is 0.7 A, then the inductor should be specified with a saturation current limit of >0.7 A. There is no need to specify the saturation or peak current of the inductor at the 1.5 A typical switch current limit. The difference in inductor size is a factor of 5. Because of the operating frequency of the LM2736, ferrite based inductors are preferred to minimize core losses. This presents little restriction since the variety of ferrite based inductors is huge. Lastly, inductors with lower series resistance (DCR) will provide better operating efficiency. For recommended inductors see Example Circuits.

#### **8.2.1.2.2 Input Capacitor**

An input capacitor is necessary to ensure that  $V_{\text{IN}}$  does not drop excessively during switching transients. The primary specifications of the input capacitor are capacitance, voltage, RMS current rating, and ESL (Equivalent Series Inductance). The recommended input capacitance is 10-µF, although 4.7-µF works well for input voltages below 6 V. The input voltage rating is specifically stated by the capacitor manufacturer. Make sure to check any recommended deratings and also verify if there is any significant change in capacitance at the operating input voltage and the operating temperature. The input capacitor maximum RMS input current rating  $(I_{RMS-IM})$  must be greater than:

$$
I_{RMS-IN} = I_0 \times \sqrt{D \times (1 - D + \frac{r^2}{12})}
$$
 (21)

It can be shown from the above equation that maximum RMS capacitor current occurs when  $D = 0.5$ . Always calculate the RMS at the point where the duty cycle, D, is closest to 0.5. The ESL of an input capacitor is usually determined by the effective cross sectional area of the current path. A large leaded capacitor will have high ESL and a 0805 ceramic chip capacitor will have very low ESL. At the operating frequencies of the LM2736, certain capacitors may have an ESL so large that the resulting impedance (2πfL) will be higher than that required to provide stable operation. As a result, surface mount capacitors are strongly recommended. Sanyo POSCAP, Tantalum or Niobium, Panasonic SP or Cornell Dubilier ESR, and multilayer ceramic capacitors (MLCC) are all good choices for both input and output capacitors and have very low ESL. For MLCCs it is recommended to use X7R or X5R dielectrics. Consult capacitor manufacturer datasheet to see how rated capacitance varies over operating conditions.

#### <span id="page-14-0"></span>**8.2.1.2.3 Output Capacitor**

The output capacitor is selected based upon the desired output ripple and transient response. The initial current of a load transient is provided mainly by the output capacitor. The output ripple of the converter is:

$$
\Delta V_{\rm O} = \Delta i_{\rm L} \times (R_{\rm ESR} + \frac{1}{8 \times f_{\rm S} \times C_{\rm O}})
$$
\n(22)

When using MLCCs, the ESR is typically so low that the capacitive ripple may dominate. When this occurs, the output ripple will be approximately sinusoidal and 90° phase shifted from the switching action. Given the availability and quality of MLCCs and the expected output voltage of designs using the LM2736, there is really no need to review any other capacitor technologies. Another benefit of ceramic capacitors is their ability to bypass high frequency noise. A certain amount of switching edge noise will couple through parasitic capacitances in the inductor to the output. A ceramic capacitor will bypass this noise while a tantalum will not. Since the output capacitor is one of the two external components that control the stability of the regulator control loop, most applications will require a minimum at 10-µF of output capacitance. Capacitance can be increased significantly with little detriment to the regulator stability. Like the input capacitor, recommended multilayer ceramic capacitors are X7R or X5R. Again, verify actual capacitance at the desired operating voltage and temperature.

Check the RMS current rating of the capacitor. The RMS current rating of the capacitor chosen must also meet the following condition:

$$
I_{RMS-OUT} = I_O \times \frac{r}{\sqrt{12}}
$$

(23)

#### **[LM2736](http://www.ti.com/product/lm2736?qgpn=lm2736)** SNVS316H –SEPTEMBER 2004–REVISED DECEMBER 2014 **[www.ti.com](http://www.ti.com)**

#### **8.2.1.2.4 Catch Diode**

The catch diode (D1) conducts during the switch off-time. A Schottky diode is recommended for its fast switching times and low forward voltage drop. The catch diode should be chosen so that its current rating is greater than:

 $I_{D1} = I_0 \times (1-D)$  (24)

The reverse breakdown rating of the diode must be at least the maximum input voltage plus appropriate margin. To improve efficiency choose a Schottky diode with a low forward voltage drop.

#### **8.2.1.2.5 Boost Diode**

A standard diode such as the 1N4148 type is recommended. For  $V_{\text{BOOST}}$  circuits derived from voltages less than 3.3 V, a small-signal Schottky diode is recommended for greater efficiency. A good choice is the BAT54 small signal diode.

#### **8.2.1.2.6 Boost Capacitor**

A ceramic 0.01-µF capacitor with a voltage rating of at least 16 V is sufficient. The X7R and X5R MLCCs provide the best performance.

#### **8.2.1.2.7 Output Voltage**

The output voltage is set using the following equation where R2 is connected between the FB pin and GND, and R1 is connected between V<sub>O</sub> and the FB pin. A good value for R2 is 10 kΩ.

$$
R1 = \left(\frac{V_O}{V_{REF}} - 1\right) \times R2
$$

#### *8.2.1.3 Application Curves*

<span id="page-15-0"></span>



**[www.ti.com](http://www.ti.com)** SNVS316H –SEPTEMBER 2004–REVISED DECEMBER 2014



# 8.2.2 LM2736X (1.6 MHz) V<sub>BOOST</sub> Derived from V<sub>OUT</sub> 12 V to 3.3 V / 750 mA



Figure 22. LM2736X (1.6 MHz) V<sub>BOOST</sub> Derived from V<sub>OUT</sub> 12 V to 3.3 V / 750 mA

### <span id="page-17-0"></span>*8.2.2.1 Design Requirements*

Derive charge for  $V_{BOOST}$  from the output voltage, ( $V_{OUT}$ ). The output voltage should be between 2.5V and 5.5V.

## *8.2.2.2 Detailed Design Procedures*

### **Table 2. Bill of Materials for [Figure 22](#page-17-0)**



Please refer to *[Detailed Design Procedures](#page-12-4)*.

### *8.2.2.3 Application Curves*



#### 8.2.3 LM2736X (1.6 MHz) V<sub>BOOST</sub> Derived from V<sub>SHUNT</sub> 18 V to 1.5 V / 750 mA





#### <span id="page-18-0"></span>*8.2.3.1 Design Requirements*

An alternative method when  $V_{IN}$  is greater than 5.5V is to place the zener diode D3 in a shunt configuration. A small 350 mW to 500 mW 5.1 V zener in a SOT or SOD package can be used for this purpose. A small ceramic capacitor such as a 6.3 V, 0.1 µF capacitor (C4) should be placed in parallel with the zener diode. When the internal NMOS switch turns on, a pulse of current is drawn to charge the internal NMOS gate capacitance. The 0.1  $\mu$ F parallel shunt capacitor ensures that the V<sub>BOOST</sub> voltage is maintained during this time

#### *8.2.3.2 Detailed Design Procedure*





Please refer to *[Detailed Design Procedures](#page-12-4)*.

### *8.2.3.3 Application Curves*

# 8.2.4 LM2736X (1.6 MHz) V<sub>BOOST</sub> Derived from Series Zener Diode (V<sub>IN</sub>) 15 V to 1.5 V / 750 mA



### Figure 24. LM2736X (1.6 MHz) V<sub>BOOST</sub> Derived from Series Zener Diode (V<sub>IN</sub>) 15 V to 1.5 V / 750 mA

#### <span id="page-19-0"></span>*8.2.4.1 Design Requirements*

In applications where both V<sub>IN</sub> and V<sub>OUT</sub> are greater than 5.5 V, or less than 3 V, C<sub>BOOST</sub> cannot be charged directly from these voltages. If V<sub>IN</sub> is greater than 5.5 V, C<sub>BOOST</sub> can be charged from V<sub>IN</sub> minus a zener voltage by placing a zener diode D3 in series with D2. When using a series zener diode from the input, ensure that the regulation of the input supply doesn't create a voltage that falls outside the recommended  $V_{\rm BOOST}$  voltage.



#### *8.2.4.2 Detailed Design Procedure*

#### **Table 4. Bill of Materials for [Figure 24](#page-19-0)**



Please refer to *[Detailed Design Procedures](#page-12-4)*.

#### *8.2.4.3 Application Curves*



#### 8.2.5 LM2736X (1.6 MHz) V<sub>BOOST</sub> Derived from Series Zener Diode (V<sub>OUT</sub>) 15 V to 9 V / 750 mA



#### <span id="page-20-0"></span>*8.2.5.1 Design Requirements*

In applications where both V<sub>IN</sub> and V<sub>OUT</sub> are greater than 5.5 V, or less than 3 V, C<sub>BOOST</sub> cannot be charged directly from these voltages. If V<sub>IN</sub> and V<sub>OUT</sub> are greater than 5.5 V, C<sub>BOOST</sub> can be charged from V<sub>OUT</sub> minus a zener voltage by placing a zener diode D3 in series with D2.

#### *8.2.5.2 Detailed Design Procedure*

#### **Table 5. Bill of Materials for [Figure 25](#page-20-0)**



Please refer to *[Detailed Design Procedures](#page-12-4)*.

#### *8.2.5.3 Application Curves*

**XAS STRUMENTS** 

# 8.2.6 LM2736Y (550 kHz)  $V_{\text{BOOST}}$  Derived from  $V_{\text{IN}}$  5 V to 1.5 V / 750 mA



Figure 26. LM2736Y (550 kHz) V<sub>BOOST</sub> Derived from V<sub>IN</sub> 5 V to 1.5 V / 750 mA

### <span id="page-21-0"></span>*8.2.6.1 Design Requirements*

Derive charge for  $V_{BOOST}$  from the input voltage, (V<sub>IN</sub>). V<sub>BOOST</sub> should be greater than 2.5 V above V<sub>SW</sub> for best efficiency.  $V_{\text{BOOST}} - V_{\text{SW}}$  should not exceed the maximum operating limit of 5.5 V.

### *8.2.6.2 Detailed Design Procedure*



#### **Table 6. Bill of Materials for [Figure 26](#page-21-0)**

Please refer to*[Detailed Design Procedures](#page-12-4)*.

#### *8.2.6.3 Application Curves*



# 8.2.7 LM2736Y (550 kHz) V<sub>BOOST</sub> Derived from V<sub>OUT</sub> 12 V to 3.3 V / 750 mA



Figure 27. LM2736Y (550 kHz) V<sub>BOOST</sub> Derived from V<sub>OUT</sub> 12 V to 3.3 V / 750 mA

### <span id="page-22-0"></span>*8.2.7.1 Design Requirements*

Derive charge for  $V_{BOOST}$  from the output voltage, ( $V_{OUT}$ ). The output voltage should be between 2.5V and 5.5V.

## *8.2.7.2 Detailed Design Procedure*

### **Table 7. Bill of Materials for [Figure 27](#page-22-0)**



Please refer to *[Detailed Design Procedures](#page-12-4)*.

### *8.2.7.3 Application Curves*

**FXAS ISTRUMENTS** 

#### 8.2.8 LM2736Y (550 kHz) V<sub>BOOST</sub> Derived from V<sub>SHUNT</sub> 18 V to 1.5 V / 750 mA





#### <span id="page-23-0"></span>*8.2.8.1 Design Requirements*

An alternative method when  $V_{IN}$  is greater than 5.5V is to place the zener diode D3 in a shunt configuration. A small 350 mW to 500 mW 5.1 V zener in a SOT or SOD package can be used for this purpose. A small ceramic capacitor such as a 6.3 V, 0.1 µF capacitor (C4) should be placed in parallel with the zener diode. When the internal NMOS switch turns on, a pulse of current is drawn to charge the internal NMOS gate capacitance. The 0.1  $\mu$ F parallel shunt capacitor ensures that the V<sub>BOOST</sub> voltage is maintained during this time.

#### *8.2.8.2 Detailed Design Procedure*

| <b>PART ID</b>  | <b>PART VALUE</b>          | <b>PART NUMBER</b> | <b>MANUFACTURER</b> |
|-----------------|----------------------------|--------------------|---------------------|
| U1              | 750mA Buck Regulator       | LM2736Y            | ΤI                  |
| C1, Input Cap   | 10µF, 25V, X7R             | C3225X7R1E106M     | TDK                 |
| C2, Output Cap  | 22uF, 6.3V, X5R            | C3216X5ROJ226M     | <b>TDK</b>          |
| C3, Boost Cap   | $0.01\mu F$ , 16V, X7R     | C1005X7R1C103K     | <b>TDK</b>          |
| C4, Shunt Cap   | $0.1\mu$ F, 6.3V, X5R      | C1005X5R0J104K     | TDK                 |
| D1, Catch Diode | $0.4V_F$ Schottky 1A, 30VR | SS <sub>1P3L</sub> | Vishay              |
| D2, Boost Diode | $1V_F @ 50mA Diode$        | 1N4148W            | Diodes, Inc.        |
| D3, Zener Diode | 5.1V 250Mw SOT             | <b>BZX84C5V1</b>   | Vishay              |
| L1              | 15µH, 1.5A                 | SLF7045T-150M1R5   | <b>TDK</b>          |
| R1              | $2k\Omega$ , 1%            | CRCW06032001F      | Vishay              |
| R <sub>2</sub>  | 10 $k\Omega$ , 1%          | CRCW06031002F      | Vishay              |
| R <sub>3</sub>  | 100 $k\Omega$ , 1%         | CRCW06031003F      | Vishay              |
| R <sub>4</sub>  | $4.12k\Omega$ , 1%         | CRCW06034121F      | Vishay              |

**Table 8. Bill of Materials for [Figure 28](#page-23-0)**

Please refer to *[Detailed Design Procedures](#page-12-4)*.

### *8.2.8.3 Application Curves*



# 8.2.9 LM2736Y (550 kHz) V<sub>BOOST</sub> Derived from Series Zener Diode (V<sub>IN</sub>) 15 V to 1.5 V / 750 mA



#### Figure 29. M2736Y (550 kHz) V<sub>BOOST</sub> Derived from Series Zener Diode (V<sub>IN</sub>) 15 V to 1.5 V / 750 mA

#### <span id="page-24-0"></span>*8.2.9.1 Design Requirements*

In applications where both V<sub>IN</sub> and V<sub>OUT</sub> are greater than 5.5 V, or less than 3 V, C<sub>BOOST</sub> cannot be charged directly from these voltages. If V<sub>IN</sub> is greater than 5.5 V, C<sub>BOOST</sub> can be charged from V<sub>IN</sub> minus a zener voltage by placing a zener diode D3 in series with D2. When using a series zener diode from the input, ensure that the regulation of the input supply doesn't create a voltage that falls outside the recommended  $V_{\rm BOOST}$  voltage.



#### *8.2.9.2 Detailed Design Procedure*

#### **Table 9. Bill of Materials for [Figure 29](#page-24-0)**



Please refer to *[Detailed Design Procedures](#page-12-4)*.

#### *8.2.9.3 Application Curves*

#### 8.2.10 LM2736Y (550 kHz) V<sub>BOOST</sub> Derived from Series Zener Diode (V<sub>OUT</sub>) 15 V to 9 V / 750 mA





#### <span id="page-25-0"></span>*8.2.10.1 Design Requirements*

In applications where both V<sub>IN</sub> and V<sub>OUT</sub> are greater than 5.5 V, or less than 3 V, C<sub>BOOST</sub> cannot be charged directly from these voltages. If V<sub>IN</sub> and V<sub>OUT</sub> are greater than 5.5 V, C<sub>BOOST</sub> can be charged from V<sub>OUT</sub> minus a zener voltage by placing a zener diode D3 in series with D2.

#### *8.2.10.2 Detailed Design Procedure*



### **Table 10. Bill of Materials for [Figure 30](#page-25-0)**

Please refer to *[Detailed Design Procedures](#page-12-4)*.

#### *8.2.10.3 Application Curves*



# <span id="page-26-0"></span>**9 Power Supply Recommendations**

Input voltage is rated as 3 V to 18 V however care should be taken in certain circuit configurations eg.  $V_{\text{BOOST}}$ derived from  $V_{IN}$  where the requirement that  $V_{BOOST}$  -  $V_{SW}$  < 5.5 V should be observed. Also for best efficiency  $V_{\text{BOOST}}$  should be at least 2.5 V above  $V_{\text{SW}}$ .

The voltage on the Enable pin should not exceed  $V_{IN}$  by more than 0.3 V.

# <span id="page-26-1"></span>**10 Layout**

# <span id="page-26-2"></span>**10.1 Layout Guidelines**

When planning layout there are a few things to consider when trying to achieve a clean, regulated output. The most important consideration when completing the layout is the close coupling of the GND connections of the  $C_{\text{IN}}$ capacitor and the catch diode D1. These ground ends should be close to one another and be connected to the GND plane with at least two through-holes. Place these components as close to the IC as possible. Next in importance is the location of the GND connection of the  $C_{\text{OUT}}$  capacitor, which should be near the GND connections of  $C_{IN}$  and D1.

There should be a continuous ground plane on the bottom layer of a two-layer board except under the switching node island.

The FB pin is a high impedance node and care should be taken to make the FB trace short to avoid noise pickup and inaccurate regulation. The feedback resistors should be placed as close as possible to the IC, with the GND of R2 placed as close as possible to the GND of the IC. The  $V_{\text{OUT}}$  trace to R1 should be routed away from the inductor and any other traces that are switching.

High AC currents flow through the  $V_{IN}$ , SW and  $V_{OUT}$  traces, so they should be as short and wide as possible. However, making the traces wide increases radiated noise, so the designer must make this trade-off. Radiated noise can be decreased by choosing a shielded inductor.

The remaining components should also be placed as close as possible to the IC. Please see Application Note AN-1229 [SNVA054](http://www.ti.com/lit/pdf/SNVA054) for further considerations and the LM2736 device demo board as an example of a four-layer layout.



# <span id="page-27-0"></span>**10.2 Layout Example**



# **Figure 31. Top Layer**



**Figure 32. Layout Schematic**



# <span id="page-28-0"></span>**11 Device and Documentation Support**

## <span id="page-28-1"></span>**11.1 Device Support**

### **11.1.1 Third-Party Products Disclaimer**

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### <span id="page-28-2"></span>**11.2 Documentation Support**

#### **11.2.1 Related Documentation**

For related documentation see the following:

• *AN-1229 SIMPLE SWITCHER® PCB Layout Guidelines* [SNVA054](http://www.ti.com/lit/pdf/SNVA054)

### <span id="page-28-3"></span>**11.3 Trademarks**

WEBENCH, SIMPLE SWITCHER are registered trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### <span id="page-28-4"></span>**11.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# <span id="page-28-5"></span>**11.5 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-28-6"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com 6-Feb-2020

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

# **TAPE AND REEL INFORMATION**





# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





**TEXAS**<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 29-Sep-2019



\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **DDC0006A** SOT - 1.1 max height

SOT



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. Reference JEDEC MO-193.



# **EXAMPLE BOARD LAYOUT**

# **DDC0006A SOT - 1.1 max height**

**SOT** 



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DDC0006A SOT - 1.1 max height**

SOT



NOTES: (continued)

7. Board assembly site may have different recommendations for stencil design.



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale ([www.ti.com/legal/termsofsale.html\)](http://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](http://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated