

#### **EVALUATION KIT AVAILABLE**

**MAX77812**

*Click [here](https://www.maximintegrated.com/en/storefront/storefront.html) to ask an associate for production status of specific part numbers.*

### **20A User-Configurable Quad-Phase Buck Converter**

### **General Description**

The MAX77812 is a quad-phase high-efficiency stepdown (buck) converter capable of delivering up to 20A of maximum current. Programmable startup/shutdown sequence and user-selectable phase configurations make the MAX77812 ideal for powering the latest generations of processors. With high-efficiency and small solution size, the MAX77812 is optimized for space constrained single-cell battery powered applications.

The MAX77812 uses an adaptive on-time PWM control scheme and it has SKIP and low-power SKIP modes for improved light-load efficiency. A programmable current limit reduces the overall solution footprint by optimizing inductors size. Differential sensing provides high output voltage accuracy, while enhanced transient response (ETR) allows fast output voltage adjustments to load transients. Programmable soft-start/stop and ramp-up/down slew rate provides control over an inrush current as the regulator transitions between operating states.

A 3.4MHz high-speed I2C or 30MHz SPI interface with dedicated logic inputs provide full configurability and control for system power optimization.

The MAX77812 is available in 3.408mm x 3.368mm, 64-bump 0.4mm pitch wafer-level package (WLP).

### **Benefits and Features**

- 20A Maximum Output Current (5A per Phase)
- $\bullet$  V<sub>IN</sub> Range: 2.5V to 5.5V
- $\bullet$  V<sub>OUT</sub> Range: 0.250V to 1.525V with 5mV Steps
- $\pm$ 0.5% Initial Output Accuracy with Differential Sensing
- 5 User-Selectable Phase Configurations
- 91% Peak Efficiency ( $V_{IN}$  = 3.8V,  $V_{OUT}$  = 1.1V)
- Auto (SKIP/PWM) and Forced PWM Modes
- Enhanced Load Transient Response
- Programmable Ramp-Up/Down Slew Rates
- Programmable Startup/Shutdown Sequence
- UVLO, Short-Circuit, and Thermal Protections
- 2 User-Programmable General-Purpose Inputs
- 3.4MHz High Speed I<sup>2</sup>C and 30MHz SPI Interface
- 3.408mm x 3.368mm, 64-Bump WLP Package

#### **Applications**

- CPU/GPU, FPGAs, and DSPs Power Supply
- AR/VR Headsets and Game Consoles
- Li-ion Battery Powered Equipment
- Space Constrained Portable Electronics

#### *[Ordering Information](#page-66-0) appears at end of data sheet.*



One Analog Way, Wilmington, MA 01887 U.S.A. | Tel: 781.329.4700 | © 2022 Analog Devices, Inc. All rights reserved. © 2022 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners.

### **Typical Application Circuit**

### **Absolute Maximum Ratings**



**Note 1:** LXx node has internal clamp diodes to PGNDx and INx. Applications that give forward bias to these diodes should ensure that the total power loss does not exceed the power dissipation limit of IC package.

*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.*

### **Recommended Operating Conditions**



**Note:** These limits are not guaranteed.

### **Package Thermal Characteristics (Note 2)**

#### WLP

Junction-to-Ambient Thermal Resistance (θJA) .......33.2°C/W

**Note 2:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to **[www.maximintegrated.com/thermal-tutorial](http://www.maximintegrated.com/thermal-tutorial)**.

### **Electrical Characteristics**

### **Top-Level Electrical Characteristics**



### **Top-Level Electrical Characteristics (continued)**



### **Top-Level Electrical Characteristics (continued)**

![](_page_3_Picture_245.jpeg)

### **Quad-Phase Buck Electrical Characteristics**

![](_page_4_Picture_276.jpeg)

### **Quad-Phase Buck Electrical Characteristics (continued)**

![](_page_5_Picture_183.jpeg)

### **Quad-Phase Buck Electrical Characteristics (continued)**

![](_page_6_Picture_218.jpeg)

### **Quad-Phase Buck Electrical Characteristics (continued)**

![](_page_7_Picture_287.jpeg)

### **Quad-Phase Buck Electrical Characteristics (continued)**

![](_page_8_Picture_232.jpeg)

### **I <sup>2</sup>C Electrical Characteristics**

![](_page_9_Picture_277.jpeg)

### **I <sup>2</sup>C Electrical Characteristics (continued)**

![](_page_10_Picture_255.jpeg)

### **I <sup>2</sup>C Electrical Characteristics (continued)**

![](_page_11_Picture_203.jpeg)

### **Electrical Characteristics (continued)**

### **SPI Electrical Characteristics**

(V<sub>SYS</sub> = V<sub>INx</sub> = +3.8V, V<sub>VIO</sub> = +1.8V, T<sub>A</sub> = T<sub>J</sub> = -40°C to +125°C, typical values are at T<sub>A</sub> = T<sub>J</sub> = +25°C)

![](_page_12_Picture_330.jpeg)

**Note 3:** Limits are 100% production tested at  $T_A = +25^\circ$ C. Limits over the operating temperature range are guaranteed through correlation using statistical quality control methods.

**Note 4:** Guaranteed by ATE characterization. Not directly tested in production.

**Note 5:** Guaranteed by design. Not production tested.

**Note 6:** Guaranteed by design. Production tested through scan.

**Note 7:** Internal design target.

### **Typical Operating Characteristics**

(V<sub>SYS</sub> = 3.8V, V<sub>OUT</sub> = 0.85V, I<sub>OUT</sub> = 0A, CE = high, 4-Phase (1 Output), FPWM = 0, LPM = 0, ETR = 0, L = 220nH, C<sub>OUT</sub> = (22µF +  $0.1\mu$ F + 2 × 4.3 $\mu$ F), T<sub>A</sub> = +25°C, unless otherwise noted.)

![](_page_13_Figure_4.jpeg)

### **Typical Operating Characteristics (continued)**

(V<sub>SYS</sub> = 3.8V, V<sub>OUT</sub> = 0.85V, I<sub>OUT</sub> = 0A, CE = high, 4-Phase (1 Output), FPWM = 0, LPM = 0, ETR = 0, L = 220nH, C<sub>OUT</sub> = (22µF +  $0.1\mu$ F + 2 × 4.3 $\mu$ F), T<sub>A</sub> = +25°C, unless otherwise noted.)

![](_page_14_Figure_4.jpeg)

![](_page_14_Figure_5.jpeg)

![](_page_14_Figure_6.jpeg)

![](_page_14_Figure_7.jpeg)

![](_page_14_Figure_8.jpeg)

![](_page_14_Figure_9.jpeg)

![](_page_14_Figure_10.jpeg)

![](_page_14_Figure_11.jpeg)

OUTPUT CURRENT (A)

0.001 0.01 0.1 1

EFFICIENCY (%)

E

EFFICIENCY (%)

EFFICIENCY (%)

**EFFICIENCY vs. OUTPUT CURRENT (3-PHASE)** 

![](_page_14_Figure_13.jpeg)

### **Typical Operating Characteristics (continued)**

(V<sub>SYS</sub> = 3.8V, V<sub>OUT</sub> = 0.85V, I<sub>OUT</sub> = 0A, CE = high, 4-Phase (1 Output), FPWM = 0, LPM = 0, ETR = 0, L = 220nH, C<sub>OUT</sub> = (22µF +  $0.1\mu$ F + 2 × 4.3 $\mu$ F), T<sub>A</sub> = +25°C, unless otherwise noted.)

![](_page_15_Figure_4.jpeg)

![](_page_15_Figure_5.jpeg)

![](_page_15_Figure_6.jpeg)

![](_page_15_Figure_7.jpeg)

![](_page_15_Figure_8.jpeg)

![](_page_15_Figure_9.jpeg)

![](_page_15_Figure_10.jpeg)

**OUTPUT VOLTAGE vs. INPUT VOLTAGE (4-PHASE)** toc06c 0.20  $V<sub>OUT</sub> = 1.1V$ 0.10  $FPWM = 0$ 2mA OUTPUT VOLTAGE ERROR (%) OUTPUT VOLTAGE ERROR (%) 0.00 10mA -0.10 1A -0.20 -0.30 10A -0.40 -0.50 20A  $-0.60$   $2.5$ 2.5 3 3.5 4 4.5 5 5.5 INPUT VOLTAGE (V)

**OUTPUT VOLTAGE vs. INPUT VOLTAGE (4-PHASE)**

![](_page_15_Figure_13.jpeg)

### **Typical Operating Characteristics (continued)**

(V<sub>SYS</sub> = 3.8V, V<sub>OUT</sub> = 0.85V, I<sub>OUT</sub> = 0A, CE = high, 4-Phase (1 Output), FPWM = 0, LPM = 0, ETR = 0, L = 220nH, C<sub>OUT</sub> = (22µF +  $0.1 \mu$ F + 2 × 4.3 $\mu$ F), T<sub>A</sub> = +25°C, unless otherwise noted.)

![](_page_16_Figure_4.jpeg)

![](_page_16_Figure_5.jpeg)

![](_page_16_Figure_6.jpeg)

![](_page_16_Figure_7.jpeg)

![](_page_16_Figure_8.jpeg)

![](_page_16_Figure_9.jpeg)

![](_page_16_Figure_10.jpeg)

![](_page_16_Figure_11.jpeg)

![](_page_16_Figure_12.jpeg)

### **Typical Operating Characteristics (continued)**

(V<sub>SYS</sub> = 3.8V, V<sub>OUT</sub> = 0.85V, I<sub>OUT</sub> = 0A, CE = high, 4-Phase (1 Output), FPWM = 0, LPM = 0, ETR = 0, L = 220nH, C<sub>OUT</sub> = (22µF +  $0.1 \mu$ F + 2 × 4.3 $\mu$ F), T<sub>A</sub> = +25°C, unless otherwise noted.)

![](_page_17_Figure_4.jpeg)

![](_page_17_Figure_5.jpeg)

![](_page_17_Figure_6.jpeg)

![](_page_17_Figure_7.jpeg)

### **Typical Operating Characteristics (continued)**

(V<sub>SYS</sub> = 3.8V, V<sub>OUT</sub> = 0.85V, I<sub>OUT</sub> = 0A, CE = high, 4-Phase (1 Output), FPWM = 0, LPM = 0, ETR = 0, L = 220nH, C<sub>OUT</sub> = (22µF +  $0.1\mu$ F + 2 × 4.3 $\mu$ F), T<sub>A</sub> = +25°C, unless otherwise noted.)

![](_page_18_Figure_4.jpeg)

### **Typical Operating Characteristics (continued)**

 $(V_{\text{SYS}} = 3.8V, V_{\text{OUT}} = 0.85V, I_{\text{OUT}} = 0A, CE = high, 4-Phase (1 Output), FPWM = 0, LPM = 0, ETR = 0, L = 220nH, C<sub>OUT</sub> = (22µF + 1.54)$  $0.1 \mu$ F + 2 × 4.3 $\mu$ F), T<sub>A</sub> = +25°C, unless otherwise noted.)

![](_page_19_Figure_4.jpeg)

#### 10mV/div 5V/div toc16b 20µs/div V<sub>OUT</sub>  $I_{OUT}$ **LOAD TRANSIENT (4-PHASE)** LX1 10A/div  $I_{\text{OUT}} = 0$ A TO 5A 0.5A/ $\mu$ s, FPWM = 1 V<sub>OUT</sub> IOUT LX1

![](_page_20_Figure_3.jpeg)

![](_page_20_Figure_4.jpeg)

![](_page_20_Figure_5.jpeg)

![](_page_20_Figure_6.jpeg)

![](_page_20_Figure_7.jpeg)

![](_page_20_Figure_8.jpeg)

![](_page_20_Figure_9.jpeg)

![](_page_20_Figure_10.jpeg)

#### www.analog.com **Analog Devices** │ 21

### **Typical Operating Characteristics (continued)**

(V<sub>SYS</sub> = 3.8V, V<sub>OUT</sub> = 0.85V, I<sub>OUT</sub> = 0A, CE = high, 4-Phase (1 Output), FPWM = 0, LPM = 0, ETR = 0, L = 220nH, C<sub>OUT</sub> = (22µF +  $0.1 \mu$ F + 2 × 4.3 $\mu$ F), T<sub>A</sub> = +25°C, unless otherwise noted.)

### **Typical Operating Characteristics (continued)**

(V<sub>SYS</sub> = 3.8V, V<sub>OUT</sub> = 0.85V, I<sub>OUT</sub> = 0A, CE = high, 4-Phase (1 Output), FPWM = 0, LPM = 0, ETR = 0, L = 220nH, C<sub>OUT</sub> = (22µF +  $0.1 \mu$ F + 2 × 4.3 $\mu$ F), T<sub>A</sub> = +25°C, unless otherwise noted.)

![](_page_21_Figure_4.jpeg)

### **Bump Configuration**

![](_page_22_Figure_3.jpeg)

## **Bump Description**

![](_page_23_Picture_200.jpeg)

## **Bump Description (continued)**

![](_page_24_Picture_175.jpeg)

### **Detailed Description**

### **Top-Level System Management**

### **System Faults**

The MAX77812 monitors the system for the following faults:

- Undervoltage lockout
- VIO fault

#### **Undervoltage Lockout**

When the V<sub>SYS</sub> voltage falls below V<sub>UVLO F</sub> (2.15V typ), the MAX77812 enters into a shutdown state and UVLO forces the MAX77812 to a dormant state until  $V_{\rm SYS}$  voltage rises above the UVLO rising threshold (typically 2.5V). Once the  $V_{\rm SYS}$  voltage is higher than the UVLO rising threshold, the MAX77812 comes out of shutdown mode to be securely functional. The UVLO falling threshold is programmable through I2C, but it must be set lower than UVLO rising threshold to avoid unexpected behaviors.

It is recommended to set the UVLO F[2:0] register bits such that the UVLO falling threshold is at least 1.15V above the programmed output voltage setting.

### **VIO Fault**

When the VIO supply falls below  $V<sub>TH</sub>$  VIO OK (1.0V typ), the MAX77812 immediately goes into a shutdown state and stays in this mode until IO supply rises beyond V<sub>TH</sub> VIO OK threshold.

### **Thermal Protection**

The MAX77812 has a centralized thermal protection circuit which monitors temperature on the die. If the die temperature exceeds +165°C (T<sub>SHDN</sub>), the MAX77812 initiates a soft-stop for all the output(s) and all Type-O registers are reset to their POR default values. However, the MAX77812 should be able to communicate with the host processor through the serial interface as long as  $V_{\text{SYS}}$  and  $V_{\text{VID}}$  supplies are within the operating range.

In case the die temperature drops by 15°C after the thermal protection occurs, the MAX77812 recovers to the normal state and the output(s) can be turned on again.

In addition to +165°C threshold, there are two additional comparators which trip at +120°C and +140°C. Interrupts are generated in the event the die temperature reaches +120°C or +140°C.

### **Reset Conditions**

#### **Power-On Reset (POR)**

When a valid system supply voltage is applied to the device, the MAX77812 goes into shutdown mode and stay there until CE goes high. As the  $V<sub>SYS</sub>$  voltage rises above POR threshold ( $\approx$  1.60V), the internal reference and the integrated supply are enabled and the MAX77812 starts loading the default register values from the OTPs.

#### **System Reset**

When V<sub>SYS</sub> voltage drops below its POR threshold (≈ 1.50V), all Type-S1 registers are reset to their POR default values.

#### **Off Reset**

Off reset occurs by any power-off or shutdown events. This condition resets all Type-O registers to their POR default values.

#### **Software Reset**

All Type-O registers can be reset by writing '1' to SW\_ RST bit in REG\_RESET register. This bit clears to '0' upon reset.

#### **Watchdog Timeout Reset (WDTRSTB\_IN)**

In case the host processor fails to reset its watchdog timer for any system issues, WDTRSTB\_IN signal goes low for about 100ms. When the MAX77812 detects that WDTRSTB IN is low longer than its debounce timer (programmable by WDT\_DEB[2:0]), the output voltage setting registers of all phases (Mx\_VOUT[7:0]) reset to their POR default values and the output voltages return to their POR default values with given ramp-up/down slew rates.

### **Chip Enable (CE)**

When  $V$ <sub>SYS</sub> and  $V$ <sub>VIO</sub> supplies are valid, a logic-high on CE pin puts the MAX77812 into standby mode (enabled). In standby mode, all user registers are accessible through I2C/SPI so that the host processor can overwrite the default output voltages of regulators and each regulator can be enabled by either I2C/SPI or GPI input if applicable.

When CE pin goes high, the MAX77812 turns on the internal bias circuitry which takes typically 50µs to be settled. As soon as the bias is ready, all the regulators are allowed to be turned on via I2C/SPI or EN pins. In case the regulators are enabled before the bias circuitry is ready, the regulators require longer time to startup.

When the CE pin is pulled low, the MAX77812 goes into shutdown mode (disabled) and turns off all the regulators regardless of EN pins. This event also resets all Type-O registers to their POR default values.

### **Enable Control**

Each master phase of the MAX77812 can be enabled and disabled by a corresponding enable register bit (EN\_Mx), EN input and multifunction GPIs. The enable logic is an 'OR' logic of active enable logic signals. For example, the Master1 is enabled when EN\_M1 bit, GLB\_EN or M1\_EN logic signal is set to '1'. When all active signals are '0', the corresponding master phase is turned off.

### **Startup and Shutdown Sequence**

The MAX77812 supports programmable startup and shutdown delay times between the master phases. The startup and shutdown sequence is initiated by either EN pin or GLB EN function of GPIs. The startup and shutdown delay times between the master phases are programmable from 0ms to 62ms (32 steps).

The startup sequence is set by OTP bits as well as STUP\_DLYx registers and the Master 1 is always turned on as soon as a startup sequence is initiated, while the shutdown sequence is programmable by SHDN\_DLYx registers only and the delay times for all master phases are programmable.

If any master phase(s) is(are) turned on by EN\_Mx bit or Mx EN input before initiating startup or shutdown, global startup or shutdown sequence does not affect the master phase(s) already turned on or off.

[Figure 1](#page-26-0) shows a typical startup and shutdown sequence.

For more detailed information on programming the sequencer, refer to **[Application Note 6826:](https://www.maximintegrated.com/AN6826)** *How to [Program Startup and Shutdown Sequence with](https://www.maximintegrated.com/AN6826) [MAX77812](https://www.maximintegrated.com/AN6826)*.

### **Immediate Shutdown Events**

The following events initiate an immediate shutdown:

- V<sub>SYS</sub> < SYS UVLO falling threshold (V<sub>UVLOF</sub>)
- $\bullet$  V<sub>VIO</sub> < VIO OK threshold (V<sub>TH</sub> <sub>VIO</sub> <sub>OK</sub>)

The events in this category are associated with potentially hazardous system states. Powering down the host processor and resetting all Type-O registers help mitigate any issues that can occur due to these potentially hazardous conditions.

#### **Interrupt and Mask**

The IRQ output is used to indicate to the host processor that the status on the MAX77812 has changed. The  $\overline{IRQ}$ output asserts (goes low) anytime an unmasked interrupt bit is triggered. The host processor reads the interrupt source register (ADDR 0x01) and the interrupt registers that are indicated by the interrupt source register to see the cause of interrupt event. Note that the interrupt source register is cleared when the corresponding interrupt register group is read by the host processor.

All the interrupt events are edge-triggered. Therefore, the same interrupt is not generated repeatedly even though the interrupt condition persists.

Each interrupt register can be read at a time and all interrupt bits are clear-on-read bits. The  $\overline{\text{IRQ}}$  output de-asserts (goes high) when all interrupt bits have been cleared. If an interrupt is captured during the read sequence,  $\overline{\text{IRQ}}$ output is held low. When  $\overline{\text{IRQ}}$  output is pulled low by an unmasked interrupt event,  $\overline{\text{IRQ}}$  output stays low until the interrupt bit is cleared by the reading operation of the host processor or the corresponding interrupt mask bit is set to '1' (masked).

<span id="page-26-0"></span>![](_page_26_Figure_19.jpeg)

*Figure 1. Startup and Shutdown Sequence*

Each interrupt can be masked (disabled) by setting the corresponding interrupt mask register bit.

When the corresponding mask bit is set (masked), an interrupt bit is not set for an interrupt event. As a result, the  $\overline{IRQ}$  output stays high. When the mask bit is cleared, an active interrupt event at the time of clearing the mask bit is captured, which results in pulling the  $\overline{\text{IRQ}}$  output low.

Interrupt mask bits are set to '1' by default and are reset to the default values at power-off events.

#### **Status**

In addition to interrupt bits, the MAX77812 has read-only STATUS bits. Those bits always represent the current status of the device. It is highly recommended that the host processor read STATUS bits whenever the MAX77812 is initialized by the host processor. These STATUS bits do not directly affect the state of interrupt bits.

### **Quad-Phase Buck Regulator**

The MAX77812 uses Maxim's proprietary Quick-PWM™ adaptive on-time control scheme. Adaptive on-time control provides fast response to load transients, inherent compensation to input voltage variation, and stable performance at low duty cycles. On-times (high-side MOSFET on) are controlled by the on-time generator circuit. This circuit calculates an on-time based on the input voltage ( $V_{INX}$ ), the output voltage ( $V_{OUTX}$ ), and the target switching frequency  $(F_{SW})$ . The on-time is modified (slightly shortened or lengthened) by the phase current balancing control circuit. Off-times (low-side MOSFET on) begin when the on-time ends. Shoot-through current from INx to PGNDx is avoided by introducing a brief period of deadtime between switching events when neither MOSFET is on. During the dead-time, the inductor current conducts through the intrinsic body diode of the low-side MOSFET.

The PWM comparator regulates VOUTx by modulating off-time. A compensation ramp is fed to the positive input of the PWM comparator and the negative input is a voltage proportional to the actual output voltage error added to the replicated AC current in the inductor. The PWM comparator begins an on-time (and resets the compensation ramp) when the error voltage plus replicated AC inductor current becomes greater than the ramp. When the calculated on-time expires, the off-time automatically begins. One PWM comparator is used to control all phases in multiphase configuration. The output is demultiplexed by a phase scheduler which controls the phase spacing of each switching stage (e.g., 2Φ is spaced 180º apart, 3Φ is spaced 120º, 4Φ is spaced 90°). Multiphase configurations permanently have all phases activated and always switches in sequence during steady-state operation (phases do not add or shed).

The switching frequency ( $F_{SW}$ ) of the adaptive on-time BUCK is variable and heavily influenced by the instantaneous load. More on-time pulses in a given time (higher  $F_{SW}$ ) is observed as load increases. Fewer on-times in a given time (lower F<sub>SW</sub>) is observed as load decreases.

#### **Phase/Output Configurations**

The MAX77812 supports user-programmable phase configuration by PH\_CFG0, PH\_CFG1 and PH\_CFG2 input logic state. The input logic state is latched at the POR event.

All supported phase configurations are shown in [Table 1.](#page-27-0) Refer to **[Application Note 6804:](https://www.maximintegrated.com/AN6804)** *Guidelines for the [MAX77812 User-Selectable Phase Configurations and](https://www.maximintegrated.com/AN6804)  [How to Select Them](https://www.maximintegrated.com/AN6804)* for a concise summary of all the information regarding phase configurations found in this data sheet.

![](_page_27_Picture_290.jpeg)

### <span id="page-27-0"></span>**Table 1. User-Programmable Phase/Output Configurations**

Based on the selected phase configuration, the phase selector generates the TON signals to each power stage with different phase interleaving schemes and the master phases are assigned as shown in [Figure 2.](#page-28-0)

Note that only registers for the master phase(s) are activated and the slave phase(s) are controlled by the corresponding master phase(s).

### **SKIP/Forced PWM Operation**

In normal operating mode, buck automatically transitions from skip mode to fixed frequency operation as the load current increases. For operating modes where lowest output ripple is required, Forced PWM switching behavior can be enabled by writing '1' to Mx\_FPWM bit.

#### **Low Power Mode**

Each master includes LPM (low power mode) operation to minimize the quiescent current when the host processor is in sleep state. In LPM, the ETR (enhanced transient response), ADT (adaptive dead-time control), and POK comparator (POK = high) are disabled so that load transient response of the buck regulators are derated as the trade-off. The LPM of each master can be enabled independently by Mx\_LPM bits.

### **Startup and Soft-Start**

When starting up buck regulator, the bias circuitry must be enabled and provided with adequate time to settle. The bias circuitry is guaranteed to settle within 250µs, at which time, the buck regulators power-up sequence can commence. Note that attempting to implement a power-up sequence before the BIASOK signal is generated results in all enabled regulators starting up at the same time.

The buck regulator supports starting into a prebiased output. For example, if the output capacitor has an initial voltage of 0.4V when the regulator is enabled, the regulator gracefully increases the capacitor voltage to the required target voltage such as 1.0V. This is unlike other regulators without the start into prebias feature where they can force the output capacitor voltage to 0V before the soft-start ramp begins.

The buck regulator supports programmable soft-start rate from 1.25mV/µs to 60mV/µs. The controlled soft-start rate and buck regulator current limit (ILIM\_PEAK) limit the input inrush current to the output capacitor (IINRUSH). IINRUSH = min (ILIM PEAK & COUT x dv/dt). Note that the input current of the buck regulator is lower than the inrush current to the output capacitor by the ratio of output to input voltage.

#### **Output Voltage Setting**

The output voltage is programmable from 0.25V to 1.525V in 5mV steps to allow fine adjustment to the processor supply voltage under light load conditions to minimize power loss within the processor. Each master phase have three output voltage control registers. Mx\_VOUT[7:0] register is for normal operation and Mx\_VOUT\_D[7:0] and Mx VOUT S[7:0] are used for voltage selection function by GPIx. See the \*Multifunction GPIs\* section. The default output voltages are set by an OTP option at the factory. The default output voltages can be overwritten by changing the contents in Mx\_VOUT[7:0] register prior to enabling the regulator. It is recommended to maintain at least 1.15V of headroom between  $V<sub>SYS</sub>$  and the programmed output voltage setting.

For some applications, an output voltage higher than 1.525V is required. The MAX77812 supports higher output voltage with the addition of an external voltage-divider network. For more details, refer to **[Application Note](http://www.maxim-ic.com/an6823)  6823:** *[Generating a Higher Output Voltage than 1.525V](http://www.maxim-ic.com/an6823) [Using the MAX77812](http://www.maxim-ic.com/an6823)*.

<span id="page-28-0"></span>![](_page_28_Figure_16.jpeg)

*Figure 2. Buck Phase Configuration*

### **Changing Output Voltage During Operation**

In a typical smartphone or tablet application, there are several power domains in which the operating frequency of the processor is increased or decreased (DVFS). When the operating frequency needs to be changed, it is expected that the buck regulator responds to a command to change the output voltages to new target values quickly. The high peak current limit, coupled with low inductance and small output capacitance, allows the buck regulator to respond to a positive step change in output voltage and settle to the new target value quickly. The buck regulator provides programmable ramp-up slew rates to accommodate different requirements.

For a negative step change in output voltage, the settling time is not critical. In Forced PWM mode (either Mx FPWM bit or Mx FSREN bit is enabled), the negative inductor current through NMOS discharges energy from the output capacitor, which helps the output voltage to decrease to the new target value faster. In skip mode, the negative inductor current is not allowed so that the output voltage settling time is dependent on the load current and the output capacitance.

### **Output Voltage Slew Rate Control**

The buck regulator supports programmable slew rate control feature when increasing and decreasing the output voltage. The ramp-up slew rate can be set to 1.25mV/ µs, 2.5mV/µs, 5mV/µs, 10mV/µs, 20mV/µs 40mV/µs or 60mV/µs independently via B\_RU\_SR[2:0] bits, while the ramp-down slew rate is programmable to 1.25mV/ µs, 2.5mV/µs, 5mV/µs, 10mV/µs, 20mV/µs 40mV/µs or 60mV/µs through B\_RD\_SR[2:0].

### **Remote Output Voltage Sensing**

All phases support differential remote output voltage sensing feature for improving point of load regulation. Differential feedback (SNSxP and SNSxN) enables voltage sensing directly at the point of load, ensuring best voltage regulation at the load, regardless of power plane impedances.

### **Output Active Discharge**

BUCK provides an internal 100Ω resistor for output active discharge function. If the active discharge function is enabled (Mx,  $AD = 1$ ), the internal resistor discharges the energy stored in the output capacitor to PGNDx whenever the regulator is disabled.

Either the regulator remains enabled or the active discharge function is disabled (Mx  $AD = 0$ ), the internal resistor is disconnected from the output. If the active discharge function is disabled, the output voltage decays at a rate that is determined by the output capacitance and the load current when the regulator is turned off.

### **Enhanced Transient Response**

The MAX77812 features the enhanced transient response (ETR) function to improve the output-voltage transient responses with very fast load changes. When enabled, the ETR function monitors the output voltage and detects high dv/dt undershoot and overshoot separately.

When the negative ETR (NETR) is detected during output-voltage undershoot, the buck controllers turn on all master and slave phases assigned to the same output at the same time (in-phase) until the NETR is de-asserted. This allows the multi-phase buck converters (no significant impact on single-phase buck) to pump up energy to the output in order to recover from the undershoot quickly.

When the positive ETR (PETR) is detected, the buck controllers turn off the corresponding low-side MOSFETs to discharge excessive energy stored in the inductors, which results in suppressing output-voltage overshoot. When the PETR is released, the buck controllers operate in FPWM mode for about 5ms before returning to normal operation.

Both NETR and PETR functions are enabled by default, but they can be turned off to reduce quiescent current by clearing the B\_NETR\_EN and B\_PETR\_EN bits in the GLB CFG3 register.

### **Inductor Selection**

The buck regulator is optimized for 220nH to 470nH inductors. The lower the inductor DCR, the higher the buck efficiency is. Users need to trade off inductor size with DCR value and choose a suitable inductor for the buck.

### **Inductor Current Limit**

A cycle-by-cycle current limit provides overcurrent protection by monitoring the current in the high-side and lowside MOSFETs. The peak current limit  $(I_{PI} \mid M)$  triggers during on-time and prevents the inductor current from running away. If  $I_{PI}$  IM trips, the on-time ends and the low-side MOSFET turns on to reduce the inductor current until it hits the valley current limit ( $I_{VLIM}$ ). Once the current falls to  $I_{V1}$  IM, normal operation resumes. Note that the buck output current is limited to  $(I_{PLIM} + I_{VLIM})/2$ . For more detailed information, refer to **[Application Note](https://www.maximintegrated.com/an6820)  6820:** *[How Overcurrent Protections Works in the](https://www.maximintegrated.com/an6820)  [MAX77812](https://www.maximintegrated.com/an6820)*.

#### **Input and Output Capacitor Selection**

The input capacitor,  $C_{\text{IN}}$ , reduces the current peaks drawn from the battery or input power source and reduces switching noise in the device. The impedance of  $C_{IN}$  at the switching frequency should be kept very low. Ceramic capacitors with X5R or X7R dielectrics are highly recommended due to their small size, low ESR, and small temperature coefficients. For most applications a 10µF capacitor is sufficient.

The output capacitor,  $C_{\text{OUT}}$ , is required to keep the output voltage ripple small and to ensure regulation loop stability. C<sub>OUT</sub> must have low impedance at the switching frequency. Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients. Due to the unique feedback network, the output capacitance can be very low. The recommended minimum output capacitance per phase is 22µF.

#### **Unused Outputs**

Follow these guidelines when the application has unused buck outputs:

- Connected unused inputs (INx) to SYS.
- Leave unused LXx pins unconnected (open).
- Connect unused SNSxN and PGNDx pins to ground.
- Connect unused SNSxP pins to either input or ground, depending on the state of the unused output in the application:
	- If the unused output can be enabled at any point in the application, either by the global enable input pin (EN) or a GPIx set to be a global enable, **connect the unused SNSxP to INx**.
	- If the unused output is disabled by default and will never be enabled, **connect the unused SNSxP to ground**.

Do not confuse unused outputs with unused phases. Phases configured under a master controller in a multiphase configuration must connect according to [Table 1](#page-27-0).

If possible, do not enable unused outputs. An unused output with a floating LX pin might try switching the LX node indefinitely (depending on the SNSxP connection), which wastes supply current.

#### **PCB Trace Resistance**

The evaluation kit (and the typical PCB on which the MAX77812 is expected to be designed in) utilize 1/3oz. Cu, which is plated up to 0.5oz. 0.5oz. Cu has a typical resistance of 1mΩ per square.

### **Power-OK (POK)**

The POK comparator is active whenever the regulator is enabled, soft-start has finished, and the regulator is not in low-power mode. The Mx POK bits are '0' by default and assert to '1' if the output falls below the output POK trip falling threshold level while the output is enabled.

![](_page_30_Picture_358.jpeg)

### **Table 2. Suggested Inductors**

### **Table 3. Suggested Capacitors**

![](_page_30_Picture_359.jpeg)

![](_page_31_Picture_257.jpeg)

### **Table 4. Multifunction GPI Configurations**

### **Multifunction GPIs**

### **General Description**

The MAX77812 has two general purpose inputs (GPI0 and GPI1) that can be configured as the enable of regulators, the output voltage selection, the low power mode control and no function. The function of these two inputs is programmable through I<sup>2</sup>C/SPI (GPI FUNC register) on the fly. **[Application Note 6822:](https://www.maximintegrated.com/an6822)** *How to Use Multi-[Function GPIs?](https://www.maximintegrated.com/an6822)* provides an in-depth look at programming the GPIs for their various functions.

### **Enable Control by GPI**

When the GPIx are configured as output enable pins, the enable logic of a specific regulator is an 'OR' logic of the GPIx and the corresponding enable register bit (Mx\_EN). For example, if GPI0 FUNC $[3:0] = 0001b$ , the buck Master 1 enable is controlled by GPI0 and M1\_EN bit.

In case the two GPIs are configured as the same enable function (i.e., GPI0 FUNC[3:0] = GPI1 FUNC[3:0] = 0010b), those inputs are ORed with M2\_EN bit. GLB\_EN function (GPI0\_FUNC[3:0] = 0000b) allows the host processor to enable all the masters in sequence based on STUP\_DLYx registers. Note that M1 thru M4 are defined by PH\_CFG0, PH\_CFG1 and PH\_CFG2 inputs.

### **Voltage Selection by GPI**

The buck has two additional output voltage control registers (Mx\_VOUT\_D[7:0] and Mx\_VOUT\_S[7:0]) besides one (Mx\_VOUT[7:0]) for normal operation. Those two additional registers are for storing the default output voltage and the system sleep mode output voltage for a specific host processor.

When GPIx are configured as voltage selection pins, the output voltage of a specific regulator is set by Mx\_ VOUT\_D[7:0] and Mx\_VOUT\_S[7:0] registers based on the input logic. For example, if GPI0\_FUNC[3:0] = 0101b, the output voltages of all the masters are set by Mx\_ VOUT D[7:0] and Mx VOUT S[7:0] when GPI0 = high and GPI0 = low, respectively. In case the two GPIs are configured as the same voltage selection function, those inputs are ORed. During the output voltage transition, the ramp-up/down slew rate is controlled by B\_RU\_SR[2:0] and B\_RD\_SR[2:0]. Note that M1 thru M4 are defined by PH\_CFG0, PH\_CFG1 and PH\_CFG2 inputs.

### **Low Power Mode by GPI**

When GPIx are configured as low power mode enable pins, the low power mode enable logic of a specific regulator is an 'OR' logic of GPIx and the corresponding enable register bit (Mx\_LPM). For example, if GPI0\_FUNC[3:0] = 1011b, the buck Master 1 low power mode enable is controlled by GPI0 and M1\_LPM bit.

In case the two GPIs are configured as the same enable function (i.e., GPI0 FUNC[3:0] = GPI0 FUNC[3:0] = 1100b), those inputs are ORed with M2\_LPM bit. GLB\_ LPM function (GPI0\_FUNC $[3:0]$  = 1010b) allows the host processor to enable low power mode of all the masters at the same time. Note that M1 thru M4 are defined by PH\_CFG0, PH\_CFG1, and PH\_CFG2 inputs.

### **I2C Serial Interface**

### **General Description**

The I2C-compatible 2-wire serial interface is used for regulator on/off control, setting output voltages, and other functions. See the *[Register Map](#page-43-0)* section for details.

The I2C serial bus consists of a bidirectional serial-data line (SDA) and a serial clock (SCL). I2C is an open-drain bus. SDA and SCL require pullup resistors (500Ω or greater). Optional 24Ω resistors in series with SDA and SCL help to protect the device inputs from high voltage spikes on the bus lines. Series resistors also minimize crosstalk and undershoot on bus lines.

### **System Configuration**

The I2C bus is a multimaster bus. The maximum number of devices that can attach to the bus is only limited by bus capacitance.

[Figure 3](#page-32-0) shows an example of a typical I2C system. A device on I2C bus that sends data to the bus in called a transmitter. A device that receives data from the bus is called a receiver. The device that initiates a data transfer and generates SCL clock signals to control the data transfer is a master. Any device that is being addressed by the master is considered a slave. When the MAX77812 I<sup>2</sup>Ccompatible interface is operating, it is a slave on I2C bus and it can be both a transmitter and a receiver.

### **Bit Transfer**

One data bit is transferred for each SCL clock cycle. The data on SDA must remain stable during the high portion of SCL clock pulse. Changes in SDA while SCL is high are control signals (START and STOP conditions).

<span id="page-32-0"></span>![](_page_32_Figure_12.jpeg)

*Figure 3. Functional Logic Diagram for Communications Controller*

![](_page_32_Figure_14.jpeg)

*Figure 4. I2C Bit Transfer*

### **START and STOP Conditions**

When I2C serial interface is inactive, SDA and SCL idle high. A master device initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA, while SCL is high.

A START condition from the master signals the beginning of a transmission to the MAX77812. The master terminates transmission by issuing a NOT ACKNOWLEDGE followed by a STOP condition.

A STOP condition frees the bus. To issue a series of commands to the slave, the master can issue REPEATED START (Sr) commands instead of a STOP command in order to maintain control of the bus. In general, a REPEATED START command is functionally equivalent to a regular START command.

![](_page_33_Figure_6.jpeg)

*Figure 5. I2C Start Stop*

### <span id="page-33-0"></span>**Table 5. I2C Slave Address**

When a STOP condition or incorrect address is detected, the MAX77812 internally disconnects SCL from I2C serial interface until the next START condition, minimizing digital noise and feedthrough.

#### **Acknowledge**

Both the I2C bus master and the MAX77812 (slave) generate acknowledge bits when receiving data. The acknowledge bit is the last bit of each nine bit data packet. To generate an ACKNOWLEDGE (A), the receiving device must pull SDA low before the rising edge of the acknowledge-related clock pulse (ninth pulse) and keep it low during the high period of the clock pulse. To generate a NOT ACKNOWLEDGE (nA), the receiving device allows SDA to be pulled high before the rising edge of the acknowledge-related clock pulse and leaves it high during the high period of the clock pulse.

Monitoring the acknowledge bits allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master should reattempt communication at a later time.

#### **Slave Address**

The I2C slave address is set by buck phase configuration as shown in [Table 5](#page-33-0). If two MAX77812 devices with the same phase configuration need to be connected to the same I2C bus, contact a Maxim representative.

![](_page_33_Picture_268.jpeg)

![](_page_34_Figure_2.jpeg)

*Figure 6. Slave Address Byte Example*

### **Clock Stretching**

In general, the clock signal generation for I2C bus is the responsibility of the master device. I2C specification allows slow slave devices to alter the clock signal by holding down the clock line. The process in which a slave device holds down the clock line is typically called clock stretching. The MAX77812 does not use any form of clock stretching to hold down the clock line.

#### **General Call Address**

The MAX77812 does not implement the I2C specification general call address. If the MAX77812 sees general call address (00000000b), it does not issue an ACKNOWLEDGE (A).

#### **Communication Speed**

The MAX77812 provides an I2C 3.0-compatible (3.4MHz) serial interface.

- I2C Revision 3 Compatible Serial Communications Channel
	- 0Hz to 100kHz (Standard Mode)
	- 0Hz to 400kHz (Fast Mode)
	- 0Hz to 1MHz (Fast Mode Plus)
	- 0Hz to 3.4MHz (High-speed Mode)
- Does not utilize I<sup>2</sup>C Clock Stretching

Operating in standard mode, fast mode and fast mode plus does not require any special protocols. The main consideration when changing the bus speed through this range is the combination of the bus capacitance and pullup resistors. Higher time constants created by the

bus capacitance and pullup resistance  $(C \times R)$  slow the bus operation. Therefore, when increasing bus speeds the pullup resistance must be decreased to maintain a reasonable time constant. See the *Pullup Resistor Sizing*  section of the I<sup>2</sup>C revision 3.0 specification for detailed guidance on the pullup resistor selection. In general, for bus capacitance of 200pF, a 100kHz bus needs 5.6kΩ pullup resistors, a 400kHz bus needs about a 1.5kΩ pullup resistors, and a 1MHz bus needs 680Ω pullup resistors. Note that the pullup resistor is dissipating power when the open-drain bus is low. The lower the value of the pullup resistor, the higher the power dissipation  $(V^2/R)$ .

Operating in high-speed mode requires some special considerations. For the full list of considerations, see the I2C 3.0 specification. The major considerations with respect to the MAX77812 are:

- I<sup>2</sup>C bus master use current source pullups to shorten the signal rise times.
- I<sup>2</sup>C slave must use a different set of input filters on its SDA and SCL lines to accommodate for the higher bus speed.
- The communication protocols need to utilize the high-speed master code.

At power-up and after each STOP condition, the MAX77812 inputs filters are set for standard mode, fast mode, or fast mode plus (i.e., 0Hz to 1MHz). To switch the input filters for high-speed mode, use the high-speed master code protocols that are described in the *Protocols* section.

### **Communication Protocols**

The MAX77812 supports both writing and reading from its registers.

#### **Writing to a Single Register**

[Figure 7](#page-35-0) shows the protocol for I2C master device to write one byte of data to the MAX77812. This protocol is the same as SMBus specification's write byte protocol.

The write byte protocol is as follows:

- 1) The master sends a START command (S).
- 2) The master sends the 7-bit slave address followed by a write bit ( $R/\overline{W} = 0$ ).
- 3) The addressed slave asserts an ACKNOWLEDGE

(A) by pulling SDA low.

- 4) The master sends an 8-bit register pointer.
- 5) The slave acknowledges the register pointer.
- 6) The master sends a data byte.
- 7) The slave acknowledges the data byte. At the rising edge of SCL, the data byte is loaded into its target register and the data becomes active.
- 8) The master sends a STOP condition (P) or a RE-PEATED START condition (Sr). Issuing a P ensures that the bus input filters are set for 1MHz or slower operation. Issuing a REPEATED START (Sr) leaves the bus input filters in their current state.

<span id="page-35-0"></span>![](_page_35_Figure_16.jpeg)

*Figure 7. Writing to a Single Register with Write Byte Protocol*

#### **Writing to Sequential Registers**

[Figure 8](#page-36-0) shows the protocol for writing to a sequential registers. This protocol is similar to the write byte protocol, except the master continues to write after it receives the first byte of data. When the master is done writing it issues a STOP or REPEATED START

The writing to sequential registers protocol is as follows:

- 1) The master sends a START command (S).
- 2) The master sends the 7-bit slave address followed by a write bit ( $R/\overline{W} = 0$ ).
- 3) The addressed slave asserts an ACKNOWLEDGE (A) by pulling SDA low.
- 4) The master sends an 8-bit register pointer.
- 5) The slave acknowledges the register pointer.
- 6) The master sends a data byte.
- 7) The slave acknowledges the data byte. At the rising edge of SCL, the data byte is loaded into its target register and the data becomes active.
- 8) Steps 6 to 7 are repeated as many times as the master requires.
- 9) During the last acknowledge related clock pulse, the master issues an ACKNOWLEDGE (A).
- 10) The master sends a STOP condition (P) or a RE-PEATED START condition (Sr). Issuing a P ensures that the bus input filters are set for 1MHz or slower operation. Issuing a REPEATED START (Sr) leaves the bus input filters in their current state.

<span id="page-36-0"></span>![](_page_36_Figure_15.jpeg)

*Figure 8. Writing to Sequential Registers "X" to "N"*

#### **Writing Multiple Bytes using Register-Data Pairs**

[Figure 9](#page-37-0) shows the protocol for I2C master device to write multiple bytes to the MAX77812 using register-data pairs. This protocol allows I2C master device to address the slave only once and then send data to multiple registers in a random order. Registers may be written continuously until the master issues a STOP condition.

The "Multiple Byte Register-Data Pair" protocol is as follows:

- 1) The master sends a START command.
- 2) The master sends the 7-bit slave address followed by a write bit.
- 3) The addressed slave asserts an ACKNOWLEDGE (A) by pulling SDA LOW.
- 4) The master sends an 8-bit register pointer.
- 5) The slave acknowledges the register pointer.
- 6) The master sends a data byte.
- 7) The slave acknowledges the data byte. At the rising edge of SCL, the data byte is loaded into its target register and the data will become active.
- 8) Steps 4 to 7 are repeated as many times as the master requires.
- 9) The master sends a STOP condition.

<span id="page-37-0"></span>![](_page_37_Figure_14.jpeg)

*Figure 9. Writing to Multiple Registers with Multiple Byte Register Data Pairs Protocol*

#### **Reading from a Single Register**

I2C master device reads one byte of data to the MAX77812. This protocol is the same as SMBus specification's read byte protocol.

The read byte protocol is as follows:

- 1) The master sends a START command (S).
- 2) The master sends the 7-bit slave address followed by a write bit ( $R/\overline{W} = 0$ ).
- 3) The addressed slave asserts an ACKNOWLEDGE (A) by pulling SDA low.
- 4) The master sends an 8-bit register pointer.
- 5) The slave acknowledges the register pointer.
- 6) The master sends a REPEATED START command (Sr).
- 7) The master sends the 7-bit slave address followed by a read bit ( $R/\overline{W}$  = 1).
- 8) The addressed slave asserts an ACKNOWLEDGE (A) by pulling SDA low.
- 9) The addressed slave places 8-bits of data on the bus from the location specified by the register pointer.
- 10) The master issues a NOT ACKNOWLEDGE (nA).
- 11) The master sends a STOP condition (P) or a RE-PEATED START condition (Sr). Issuing a P ensures that the bus. input filters are set for 1MHz or slower operation. Issuing a REPEATED START (Sr) leaves the bus input filters in their current state.

Note that every time the MAX77812 receives a STOP, its register pointer is set to 0x00. If reading register 0x00 after a STOP has been issued, steps 1 to 6 in the above algorithm can be skipped.

#### **Reading from Sequential Registers**

[Figure 10](#page-39-0) shows the protocol for reading from sequential registers. This protocol is similar to the read byte protocol except the master issues an ACKNOWLEDGE (A) to sig-

nal the slave that it wants more data. When the master has all the data it requires, it issues a NOT ACKNOWLEDGE (nA) and a STOP (P) to end the transmission.

The continuous read from sequential registers protocol is as follows:

- 1) The master sends a START command (S).
- 2) The master sends the 7-bit slave address followed by a write bit ( $R/\overline{W} = 0$ ).
- 3) The addressed slave asserts an ACKNOWLEDGE (A) by pulling SDA low.
- 4) The master sends an 8-bit register pointer.
- 5) The slave acknowledges the register pointer.
- 6) The master sends a REPEATED START command (Sr).
- 7) The master sends the 7-bit slave address followed by a read bit ( $R/\overline{W}$  = 1).
- 8) The addressed slave asserts an ACKNOWLEDGE (A) by pulling SDA low.
- 9) The addressed slave places 8 bits of data on the bus from the location specified by the register pointer.
- 10) The master issues an ACKNOWLEDGE (A) signaling the slave that it wishes to receive more data.
- 11) Steps 9 to 10 are repeated as many times as the master requires. Following the last byte of data, the master must issue a NOT ACKNOWLEDGE (nA) to signal that it wishes to stop receiving data.
- 12) The master sends a STOP condition (P) or a RE-PEATED START condition (Sr). Issuing a STOP (P) ensures that the bus input filters are set for 1MHz or slower operation. Issuing a REPEATED START (Sr) leaves the bus input filters in their current state.

Note that every time the MAX77812 receives a STOP its register pointer is set to 0x00. If reading register 0x00 after a STOP has been issued, steps 1 to 6 in the above algorithm can be skipped.

#### **Engaging HS Mode for Operation Up to 3.4MHz**

[Figure 11](#page-39-1) shows the protocol for engaging HS mode operation. HS mode operation allows for a bus operating speed up to 3.4MHz.

The engaging HS mode protocol is as follows:

- 1) Begin the protocol while operating at a bus speed of 1MHz or lower.
- 2) The master sends a START command (S).
- 3) The master sends the 8-bit master code of 00001xxxb where xxxb are don't care bits.
- 4) The addressed slave issues a NOT ACKNOWL-EDGE (nA).
- 5) The master can now increase its bus speed up to 3.4MHz and issue any read/write operation.

The master can continue to issue high-speed read/write operations until a STOP (P) is issued. Issuing a STOP (P) ensures that the bus input filters are set for 1MHz or slower operation.

The MAX77812 I2C supports the HS mode extension feature. The HS extension feature keeps the high-speed operation even after STOP condition. This eliminates the needs of HS master code issued by the I2C master controller when the I2C master controller wants to stay in HS mode for multiple read/write cycles.

As shown in the state diagram, the HS extension mode can be enabled by setting HS\_EXT bit in I<sup>2</sup>C\_CFG register (ADDR 0x15) from LS mode only (entering HS extension mode from HS mode is not supported).

### **SPI Slave Controller**

The serial interface includes a SPI slave controller and the selection between I2C and SPI slave controller is done by I<sup>2</sup>C\_SPI\_SEL input pin. The SPI slave controller requires a reset every time before the SPI master controller starts a new frame. This can be done by setting SCS (SPI chip select, active low) input high for more than 50ns. When SCS is held high, the MISO output is in a highimpedance state.

<span id="page-39-0"></span>![](_page_39_Figure_15.jpeg)

*Figure 10. Reading Continuously from Sequential Registers "X" to "N"*

<span id="page-39-1"></span>![](_page_39_Figure_17.jpeg)

*Figure 11. Engaging HS Mode*

### **Features**

The SPI slave controller has following features:

- **Slave Only**
- Single Read/Write Support
- Multiple Read/Write Support
- Up to 30MHz (26MHz typ)

### **General Description**

The SPI slave controller works with CKPOL = 0, CKPHA = 0 setting in the SPI master controller. In other words, idle state of SCL is low and the SPI controller samples data in the rising edge of SCL. Besides single read/write cycle, the SPI salve controller also supports multiple read/ write cycles.

[Figure 13](#page-40-0), [Figure 14](#page-40-1), and [Figure 15](#page-41-0) show single and multiple read/write frame structures.

![](_page_40_Figure_11.jpeg)

*Figure 12. I2C Operating Mode State Diagram*

<span id="page-40-0"></span>![](_page_40_Figure_13.jpeg)

*Figure 13. SPI Timing Diagram*

<span id="page-40-1"></span>![](_page_40_Figure_15.jpeg)

*Figure 14. SPI Single Read/Write Frame Structure*

<span id="page-41-0"></span>![](_page_41_Figure_2.jpeg)

*Figure 15. SPI Multiple Read/Write Frame Structure*

### **Frame Structure**

#### **Read/Write Bit (R/W)**

The first bit indicates either read (0) or write (1) frame.

#### **Single/Multiple Bit (S/M)**

The second bit determines either single read/write frame (0) or multiple read/write frame (1).

#### **Reserved Bits (RESERVED[3:0])**

There are 4 reserved bits followed by read/write and single/multiple bits. The MAX77812 SPI slave controller ignores those bits.

#### **Address Bits (ADDR[9:0])**

The SPI master controller loads 10 address bits on MOSI, however, the MAX77812 has only 8-bit address bus so that the SPI slave controller ignores attempt to access to overflowed addresses (beyond 0xFF).

#### **Packet Length Bits (PACKET\_LENGTH[7:0])**

The length of single read/write frame is organized as 32-bit (packet length bits are ignored).

For multiple read/write frame, PACKET LENGTH[7:0] bits determine the number of data bytes. The total length of the multiple read/write frame is '32  $+$  8 x n' bits, where 'n' is the packet length.

#### **Data Bits (RDATA[7:0]/WDATA[7:0])**

The SPI slave controller has 8-bit data bus. While the slave controller is loading data onto MISO, it ignores the data on MOSI. When MISO is inactive, it is held low by the SPI slave controller.

#### **Multiple Write Cycles**

[Figure 16](#page-42-0) is the timing diagram of multiple write cycle. The first data (WDATA0[7:0]) is written at ADDR[9:0] if the address is valid. For the next data byte, the register address automatically increases by one. The total number of data bytes are determined by PACKET\_LENGTH[7:0] and the MAX77812 slave controller ignores the any data bytes beyond the total number of data bytes (PACKET\_ LENGTH[7:0] + 1). While the SPI master controller is writing data onto MOSI, the SPI controller keeps MISO to a low state.

#### **Multiple Read Cycles**

The timing diagram of multiple read cycle is shown in [Figure 17.](#page-42-1) The first data (RDATA0[7:0]) is read at ADDR[9:0] if the address is valid. For the next data byte, the register address automatically increases by one. The total number of data bytes are determined by PACKET LENGTH[7:0] and the MAX77812 slave controller stops loading data beyond the total number of data bytes (PACKET\_LENGTH[7:0] + 1). While the SPI master controller is writing data onto MOSI, the MAX77812 SPI controller keeps MISO to a low state. When the SPI slave controller loads the data on MISO, the data on MOSI are ignored (don't care) by the SPI slave controller.

In case the SPI master controller tries to read nonexisting registers, the MAX77812 SPI slave controller returns zero values (MISO = low).

<span id="page-42-0"></span>![](_page_42_Figure_6.jpeg)

*Figure 16. SPI Multiple Write Cycle*

<span id="page-42-1"></span>![](_page_42_Figure_8.jpeg)

*Figure 17. SPI Multiple Read Cycle*

![](_page_43_Picture_641.jpeg)

# <span id="page-43-0"></span>**PMIC Registers PMIC Registers**

# Register Reset Conditions **Register Reset Conditions**

Type-S1: Registers are reset when V<sub>SYS</sub> < POR (≈1.50V) SYS < POR (≈1.50V) Type-S1: Registers are reset when V

Type-O: Registers are reset when  $\mathsf{V}_\mathsf{SYS}$  <  $\mathsf{V}_\mathsf{UVLO\_F}$  or  $\mathsf{V}_\mathsf{VIO}$  <  $\mathsf{V}_{\mathsf{TH\_VIO\_OK}}$  or CE = low or TOK = low or SW\_RST = 1. Type-O: Registers are reset when VSYS < VUVLO\_F or VVIO < VTH\_VIO\_OK or CE = low or TOK = low or SW\_RST = 1.

![](_page_44_Picture_542.jpeg)

*\*R/W: Read and write R: Read only R/C: Read and clear W/C: Write and clear*

\*R/W: Read and write

R: Read only<br>R/C: Read and clear<br>W/C: Write and clear

### **REG\_RESET Register Reset Control Register**

![](_page_45_Picture_158.jpeg)

## **INT\_SRC Interrupt Source Register**

![](_page_45_Picture_159.jpeg)

## **INT\_SRC\_M Interrupt Source Mask Register**

![](_page_45_Picture_160.jpeg)

### **TOPSYS\_INT TOPSYS Interrupt Register**

![](_page_45_Picture_161.jpeg)

## **TOPSYS\_INT\_M TOPSYS Interrupt Mask Register**

![](_page_46_Picture_157.jpeg)

### **TOPSYS\_STAT TOPSYS Status Register**

![](_page_46_Picture_158.jpeg)

## **EN\_CTRL Regulator Enable Control Register**

![](_page_47_Picture_171.jpeg)

## **STUP\_DLY1 Global Startup Delay Setting Register 1**

![](_page_47_Picture_172.jpeg)

### **STUP\_DLY2 Global Startup Delay Setting Register 2**

![](_page_48_Picture_184.jpeg)

### **STUP\_DLY3 Global Startup Delay Setting Register 3**

![](_page_48_Picture_185.jpeg)

### **SHDN\_DLY1 Global Shutdown Delay Setting Register 1**

![](_page_48_Picture_186.jpeg)

## **SHDN\_DLY2 Global Shutdown Delay Setting Register 2**

![](_page_49_Picture_186.jpeg)

### **SHDN\_DLY3 Global Shutdown Delay Setting Register 3**

![](_page_49_Picture_187.jpeg)

### **SHDN\_DLY4 Global Shutdown Delay Setting Register 4**

![](_page_49_Picture_188.jpeg)

## **WDTRSTB\_DEB WDTRSTB\_IN Input Debounce Time Setting Register**

![](_page_50_Picture_147.jpeg)

## **GPI\_FUNC GPI Function Selection Register**

![](_page_50_Picture_148.jpeg)

## **GPI\_DEB1 GPI Debounce Time Setting Register 1**

![](_page_51_Picture_179.jpeg)

## **GPI\_DEB2 GPI Debounce Time Setting Register 2**

![](_page_51_Picture_180.jpeg)

#### ADDRESS MODE **TYPE: O RESET VALUE: 0x0F 0x12 R/W** BIT NAME POR **DESCRIPTION** 7:4 | RESERVED | 0000 3 | LPM\_PD | 1 LPM Input Pulldown Resistor Enable Setting 0: Disable 1: Enable 2 | EN\_PD | 1 EN Input Pulldown Resistor Enable Setting 0: Disable 1: Enable 1 GPI1 PD 1 GPI1 Input Pulldown Resistor Enable Setting 0: Disable 1: Enable 0 | GPI0 PD | 1 GPI0 Input Pulldown Resistor Enable Setting 0: Disable 1: Enable

### **GPI\_PD\_CTRL GPI Pulldown Resistor Control Register**

### **PROT\_CFG Protection Configuration Register**

![](_page_52_Picture_176.jpeg)

*0x14: RESERVED*

## **I2C\_CFG I<sup>2</sup>C Configuration Register**

![](_page_53_Picture_210.jpeg)

*0x16 – 0x1F: RESERVED*

### **BUCK\_INT Regulators Interrupt Register**

![](_page_53_Picture_211.jpeg)

### **BUCK\_INT\_M BUCK Interrupt Mask Register**

![](_page_53_Picture_212.jpeg)

### **BUCK\_STAT BUCK Status Register**

![](_page_54_Picture_177.jpeg)

### **M1\_VOUT BUCK Master1 Output Voltage Setting Register**

![](_page_54_Picture_178.jpeg)

### **M2\_VOUT BUCK Master 2 Output Voltage Setting Register**

![](_page_54_Picture_179.jpeg)

### **M3\_VOUT BUCK Master 3 Output Voltage Setting Register**

![](_page_54_Picture_180.jpeg)

### **M4\_VOUT BUCK Master 4 Output Voltage Setting Register**

![](_page_54_Picture_181.jpeg)

### **M1\_VOUT\_D BUCK Master 1 Default Output Voltage Setting Register**

![](_page_55_Picture_181.jpeg)

### **M2\_VOUT\_D BUCK Master 2 Default Output Voltage Setting Register**

![](_page_55_Picture_182.jpeg)

### **M3\_VOUT\_D BUCK Master 3 Default Output Voltage Setting Register**

![](_page_55_Picture_183.jpeg)

### **M4\_VOUT\_D BUCK Master 4 Default Output Voltage Setting Register**

![](_page_55_Picture_184.jpeg)

### **M1\_VOUT\_S BUCK Master1 Sleep Mode Output Voltage Setting Register**

![](_page_55_Picture_185.jpeg)

### **M2\_VOUT\_S BUCK Master 2 Sleep Mode Output Voltage Setting Register**

![](_page_55_Picture_186.jpeg)

## **M3\_VOUT\_S BUCK Master 3 Sleep Mode Output Voltage Setting Register**

![](_page_56_Picture_756.jpeg)

### **M4\_VOUT\_S BUCK Master 4 Sleep Mode Output Voltage Setting Register**

![](_page_56_Picture_757.jpeg)

### **Buck Output Voltage Table**

![](_page_56_Picture_758.jpeg)

![](_page_57_Picture_892.jpeg)

## **Buck Output Voltage Table (continued)**

## **M1\_CFG BUCK Master 1 Configuration Register**

![](_page_58_Picture_157.jpeg)

## **M2\_CFG BUCK Master 2 Configuration Register**

![](_page_59_Picture_160.jpeg)

## **M3\_CFG BUCK Master 3 Configuration Register**

![](_page_60_Picture_160.jpeg)

## **M4\_CFG BUCK Master 4 Configuration Register**

![](_page_61_Picture_159.jpeg)

## **GLB\_CFG1 BUCK Global Configuration Register 1**

![](_page_62_Picture_109.jpeg)

## **GLB\_CFG2 BUCK Global Configuration Register 2**

![](_page_63_Picture_111.jpeg)

## **GLB\_CFG3 BUCK Global Configuration Register 3**

![](_page_64_Picture_110.jpeg)

*0x36 – 0xFF: RESERVED*

### **PCB Layout Guidelines**

Careful circuit board layout is critical to low-power switching losses and clean stable operation.

For more details on PCB layout recommendations for the MAX77812, refer to **[Application Note 6819: MAX77812](http://www.maxim-ic.com/an6819)  [PCB Layout Guide](http://www.maxim-ic.com/an6819)**.

### **Simplified Block Diagram**

![](_page_65_Figure_3.jpeg)

### <span id="page-66-0"></span>**Ordering Information**

![](_page_66_Picture_130.jpeg)

*+Denotes a lead(Pb)-free/RoHS-compliant package.*

*T = Tape and reel.*

### **Package Information**

For the latest package outline information and land patterns (footprints), go to **[www.maximintegrated.com/packages](http://www.maximintegrated.com/packages)**. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

![](_page_66_Picture_131.jpeg)

## **Revision History**

![](_page_67_Picture_304.jpeg)

### **Revision History (continued)**

![](_page_68_Picture_140.jpeg)

![](_page_68_Picture_4.jpeg)

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is<br>assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties th