

### Electronic fuse for 5 V line

Datasheet - production data

### **Features**

■ Continuous current (typ): 3.6 A

■ N-channel on-resistance (typ): 40 m $\Omega$ 

■ Enable/Fault functions

■ Output clamp voltage (typ): 6.65 V

■ Undervoltage lockout

■ Short-circuit limit

Overload current limit

■ Controlled output voltage ramp

■ Thermal latch (typ): 165 °C

Uses tiny capacitors

■ Operating junction temp. - 40 °C to 125 °C

Available in DFN10 (3x3 mm) package

### **Applications**

■ Hard disk drives

Solid state drives (SSD)

■ Hard disk and SSD arrays

Set-top boxes

■ DVD and Blu-ray disc drivers

### **Description**

The STEF05 is an integrated electronic fuse optimized for monitoring output current and input voltage. Connected in series to a 5 V rail, it is capable of protecting the electronic circuitry on its output from overcurrent and overvoltage. The device has a controlled delay and turn-on time. When an overload condition occurs, the STEF05 limits the output current to a predefined safe value. If the anomalous overload condition



persists, it goes into an open state, disconnecting the load from the power supply. If a continuous short-circuit is present on the board, when power is re-applied the E-fuse initially limits the output current to a safe value, and then again goes into an open state. The device is equipped with a thermal protection circuit. The intervention of the thermal protection is signalled to the board monitoring circuits through a signal on the Fault pin. Unlike mechanical fuses, which must be physically replaced after a single event, the Efuse does not degrade in its performance after short-circuit/thermal protection interventions and it is reset either by recycling the supply voltage or using the Enable pin. The companion chip for 12 V power rails is also available with part number STEF12.

Table 1. Device summary

| Order code | Package        | Packaging     |
|------------|----------------|---------------|
| STEF05PUR  | DFN10 (3x3 mm) | Tape and reel |

Contents STEF05

## **Contents**

| 1 | Devi              | rice block diagram               |  |  |  |  |
|---|-------------------|----------------------------------|--|--|--|--|
| 2 | Pin               | configuration                    |  |  |  |  |
| 3 | Max               | mum ratings                      |  |  |  |  |
| 4 | Elec              | trical characteristics 6         |  |  |  |  |
| 5 | Турі              | cal application                  |  |  |  |  |
|   | 5.1               | Operating modes                  |  |  |  |  |
|   |                   | 5.1.1 Turn-on                    |  |  |  |  |
|   |                   | 5.1.2 Normal operating condition |  |  |  |  |
|   |                   | 5.1.3 Output voltage clamp       |  |  |  |  |
|   |                   | 5.1.4 Current limiting           |  |  |  |  |
|   |                   | 5.1.5 Thermal shutdown           |  |  |  |  |
|   | 5.2               | R limit calculation              |  |  |  |  |
|   | 5.3               | Cdv/dt calculation               |  |  |  |  |
|   | 5.4               | Enable/Fault pin                 |  |  |  |  |
| 6 | Турі              | cal performance characteristics  |  |  |  |  |
| 7 | Pack              | Package mechanical data1         |  |  |  |  |
| 8 | Revision history1 |                                  |  |  |  |  |

# 1 Device block diagram

Figure 1. STEF05 block diagram



Pin configuration STEF05

# 2 Pin configuration

Figure 2. Pin configuration (top view)



Table 2. Pin description

| Pin n° | Symbol                   | Note                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 to 5 | V <sub>OUT</sub> /Source | Connected to the source of the internal power MOSFET and to the output terminal of the fuse                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6      | NC                       | Not connected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7      | I-Limit                  | A resistor between this pin and the Source pin sets the overload and short-circuit current limit levels.                                                                                                                                                                                                                                                                                                                                                                                                               |
| 8      | En/Fault                 | The Enable/Fault pin is a tri-state, bi-directional interface. During normal operation the pin must be left floating, or it can be used to disable the output of the device by pulling it to ground using an open drain or open collector device.  If a thermal fault occurs, the voltage on this pin goes into an intermediate state to signal a monitor circuit that the device is in thermal shutdown. It can be connected to another device of this family to cause a simultaneous shutdown during thermal events. |
| 9      | dv/dt                    | The internal dv/dt circuit controls the slew rate of the output voltage at turn-on. The internal capacitor allows a ramp-up time of around 1 ms. An external capacitor can be added to this pin to increase the ramp time. If an additional capacitor is not required, this pin should be left open.                                                                                                                                                                                                                   |
| 10     | GND                      | Ground pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 11     | V <sub>CC</sub>          | Exposed pad. Positive input voltage must be connected to V <sub>CC</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                             |

STEF05 Maximum ratings

# 3 Maximum ratings

Table 3. Absolute maximum ratings

| Symbol                   | Parameter                                    | Value           | Unit |
|--------------------------|----------------------------------------------|-----------------|------|
| V                        | Positive power supply voltage (steady state) | -0.3 to 10      | V    |
| V <sub>CC</sub>          | Positive power supply voltage (max 100 ms)   | -0.3 to 15      | V    |
| V <sub>OUT</sub> /source | (max 100 ms)                                 | -0.3 to Vcc+0.3 | V    |
| I-Limit                  | (max 100 ms)                                 | -0.3 to 15      | V    |
| En/Fault                 |                                              | -0.3 to 7       | V    |
| dv/dt                    |                                              | -0.3 to 7       | V    |
| T <sub>op</sub>          | Operating junction temperature range (1)     | -40 to 125      | °C   |
| T <sub>STG</sub>         | Storage temperature range                    | -65 to 150      | °C   |
| T <sub>LEAD</sub>        | Lead temperature (soldering) 10 sec          | 260             | °C   |

<sup>1.</sup> The thermal limit is set above the maximum thermal rating. It is not recommended to operate the device at temperatures greater than the maximum ratings for extended periods of time.

Note:

Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied.

Table 4. Thermal data

| Symbol            | Parameter                           | Value | Unit |
|-------------------|-------------------------------------|-------|------|
| R <sub>thJA</sub> | Thermal resistance junction-ambient | 52.7  | °C/W |
| R <sub>thJC</sub> | Thermal resistance junction-case    | 17.4  | °C/W |

Table 5. ESD performance

| Symbol | Parameter      | Test conditions | Value | Unit |
|--------|----------------|-----------------|-------|------|
|        |                | НВМ             | 2     | kV   |
| ESD    | ESD protection | MM              | 150   | ٧    |
|        |                | CDM             | 500   | V    |

Electrical characteristics STEF05

## 4 Electrical characteristics

 $V_{CC}$  = 5 V,  $V_{EN}$  = 3.3 V,  $C_{I}$  = 10  $\mu\text{F},\,C_{O}$  = 47  $\mu\text{F},\,T_{J}$  = 25 °C (unless otherwise specified).

 Table 6.
 Electrical characteristics for the STEF05

| Symbol              | Parameter                                      | Test conditions                                                                          | Min. | Тур. | Max. | Unit  |
|---------------------|------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|-------|
| Under/ove           | rvoltage protection                            |                                                                                          |      |      |      |       |
| V <sub>Clamp</sub>  | Output clamping voltage                        | V <sub>CC</sub> = 10 V                                                                   | 5.95 | 6.65 | 7.35 | V     |
| V <sub>UVLO</sub>   | Undervoltage lockout                           | Turn-on, voltage rising                                                                  | 3.2  | 3.6  | 4    | V     |
| V <sub>Hyst</sub>   | UVLO hysteresis                                |                                                                                          |      | 0.40 |      | V     |
| Power MO            | SFET                                           |                                                                                          |      | •    | •    | •     |
| t <sub>dly</sub>    | Delay time                                     | Enabling of chip to $I_D = 100 \text{ mA}$ with a 1 A resistive load                     |      | 500  |      | μs    |
| Б                   | On varietana                                   | (1)                                                                                      | 20   | 40   | 60   | 0     |
| $R_{DSon}$          | On-resistance                                  | -40 °C < T <sub>J</sub> < 125 °C <sup>(2)</sup>                                          |      |      | 70   | mΩ    |
| V <sub>OFF</sub>    | Off state output voltage                       | $V_{CC} = 10 \text{ V}, V_{GS} = 0, R_L = \text{infinite}$                               |      | 35   | 100  | mV    |
| -                   | Continuous current                             | 0.5 in <sup>2</sup> pad, $T_A = 25  ^{\circ}C^{(2)}$                                     |      | 3.6  | .6   |       |
| I <sub>D</sub>      | Continuous current                             | Minimum copper, T <sub>A</sub> = 80 °C                                                   |      | 1.7  |      | - A   |
| Current lin         | nit                                            |                                                                                          |      |      |      |       |
| I <sub>Short</sub>  | Short-circuit current limit                    | R <sub>Limit</sub> = 22 Ω                                                                | 1.9  | 2.9  | 3.9  | Α     |
| I <sub>Lim</sub>    | Overload current limit                         | R <sub>Limit</sub> = 22 Ω                                                                |      | 2.9  |      | Α     |
| dv/dt circu         | it                                             |                                                                                          |      | •    |      | •     |
| dv/dt               | Output voltage ramp time                       | Enable to V <sub>OUT</sub> = 4.7 V, No C <sub>dv/dt</sub>                                | 0.7  | 1.2  | 2.5  | ms    |
| Enable/Fau          | ult                                            |                                                                                          |      |      |      |       |
| V <sub>IL</sub>     | Low level input voltage                        | Output disabled                                                                          | 0.35 | 0.58 | 0.81 | V     |
| V <sub>I(INT)</sub> | Intermediate level input voltage               | Thermal fault, output disabled                                                           | 0.82 | 1.4  | 1.95 | V     |
| V <sub>IH</sub>     | High level input voltage                       | Output enabled                                                                           | 1.96 | 2.64 | 3.3  | V     |
| V <sub>I(MAX)</sub> | High state maximum voltage                     |                                                                                          | 3.4  | 4.3  | 5.4  | V     |
| I <sub>IL</sub>     | Low level input current (sink)                 | V <sub>Enable</sub> = 0 V                                                                |      | -10  | -30  | μΑ    |
| I <sub>I</sub>      | High level leakage current for external switch | V <sub>Enable</sub> = 3.3 V                                                              |      |      | 1    | μΑ    |
|                     | Maximum fan-out for fault signal               | Total numbers of chips that can<br>be connected to this pin for<br>simultaneous shutdown |      |      | 3    | Units |
| Total device        | ce                                             |                                                                                          |      |      |      |       |
|                     | Rice current                                   | Device operational                                                                       |      | 0.5  | 2    | m A   |
| I <sub>Bias</sub>   | Bias current                                   | Thermal shutdown                                                                         |      | 1    |      | - mA  |

### Table 6. Electrical characteristics for the STEF05 (continued)

| Symbol           | Parameter                 | Test conditions | Min. | Тур. | Max. | Unit |
|------------------|---------------------------|-----------------|------|------|------|------|
| V <sub>min</sub> | Minimum operating voltage |                 |      |      | 3.1  | V    |
| Thermal lat      | Thermal latch             |                 |      |      |      |      |
| TSD              | Shutdown temperature      | (2)             |      | 165  |      | °C   |

<sup>1.</sup> Pulse test: Pulse width = 300  $\mu$ s, duty cycle = 2%

<sup>2.</sup> Guaranteed by design, but not tested in production

Typical application STEF05

# 5 Typical application

Figure 3. Application circuit



Figure 4. Typical HDD application circuit



## 5.1 Operating modes

### 5.1.1 Turn-on

When the input voltage is applied, the Enable/Fault pin goes up to the high state, enabling the internal control circuitry.

After an initial delay time of typically 500  $\mu$ s, the output voltage is supplied with a slope defined by the internal dv/dt circuitry. If no additional capacitor is connected to dv/dt pin, the total time from the Enable signal going high and the output voltage reaching the nominal value is around 1 ms (refer to *Figure 5, 15*).

577

STEF05 Typical application

### 5.1.2 Normal operating condition

The STEF05 E-fuse behaves like a mechanical fuse, buffering the circuitry on its output with the same voltage shown at its input, with a small voltage fall due to the N-channel MOSFET  $R_{DSOn}$ .

### 5.1.3 Output voltage clamp

This internal protection circuit clamps the output voltage to a maximum safe value, typically 6.65 V, if the input voltage exceeds this threshold.

### 5.1.4 Current limiting

When an overload event occurs, the current limiting circuit reduces the conductivity of the power MOSFET, in order to clamp the output current at the value selected externally by means of the limiting resistor R<sub>I imit</sub> (*Figure 3*).

#### 5.1.5 Thermal shutdown

If the device temperature exceeds the thermal latch threshold, typically 165  $^{\circ}$ C, the thermal shutdown circuitry turns the power MOSFET off, thus disconnecting the load. The EN/Fault pin of the device is automatically set at an intermediate voltage, in order to signal the overtemperature event. In this condition the E-fuse can be reset either by cycling the supply voltage or by pulling down the EN pin below the  $V_{il}$  threshold and then releasing it.

#### 5.2 R limit calculation

As shown in *Figure 3*, the device uses an internal N-channel sense FET with a fixed ratio, to monitor the output current and limit it at the level set by the user.

The R<sub>Limit</sub> value for achieving the requested current limitation can be estimated by using the following theoretical formula, together with the graph in *Figure 13: Current limit vs. RLimit*.

#### **Equation 1**

RLimit = 
$$\frac{65}{I \text{Short}}$$

### 5.3 C<sub>dv/dt</sub> calculation

Connecting a capacitor between the  $C_{dv/dt}$  pin and GND allows the modification of the output voltage ramp-up time.

Given the desired time interval  $\Delta t$  during which the output voltage goes from zero to its maximum value, the capacitance to be added on the  $C_{dv/dt}$  pin can be calculated using the following theoretical formula:

#### **Equation 2**

$$C_{dvdt} = 50 \times 10^{-9} \Delta t - 30 \times 10^{-12}$$

Where  $C_{dv/dt}$  is expressed in Farads and the time in seconds.

Typical application STEF05

The addition of an external  $C_{dv/dt}$  also influences the initial delay time, defined as the time between the Enable signal going high and the start of the  $V_{OUT}$  slope (*Figure 5*).

The contribution of the external capacitor to this time interval can be estimated by using the following theoretical formula:

#### **Equation 3**

delay time = 
$$500 \times 10^{-6} + 13.6 \times 10^{6} \times C_{dydt}$$



## 5.4 Enable/Fault pin

The Enable/Fault pin has the dual function of controlling the output of the device and, at the same time, of providing information about the device status to the application.

When it is used as a standard Enable pin, it should be connected to an external open-drain or open-collector device. In this case, when it is pulled at low logic level, it turns the output of the E-Fuse off.

If this pin is left floating, since it has internal pull-up circuitry, the output of the E-Fuse is kept ON in normal operating conditions.

In case of thermal fault, the pin is pulled to an intermediate state (*Figure 6*). This signal can be provided to a monitor circuit, informing it that a thermal shutdown has occurred, or it can be directly connected to the Enable/Fault pins of other STEFxx devices on the same application in order to achieve a simultaneous enable/disable feature.

When a thermal fault occurs, the device can be reset either by cycling the supply voltage or by pulling down the Enable pin below the  $V_{il}$  threshold and then releasing it.

STEF05 Typical application

Normal operating condition

Normal operating condition

Thermal fault condition

time

Off/Reset

Figure 6. Enable/Fault pin status

0

AM09871v1

## **6** Typical performance characteristics

The following plots are referred to the typical application circuit and, unless otherwise noted, at  $T_A = 25~^{\circ}C$ .

Figure 7. Clamping voltage vs. temperature Figure 8. UVLO voltage vs. temperature



Figure 9. UVLO hysteresis vs. temperature Figure 10. Off-state voltage vs. temperature



Figure 11. Bias current (device operational) Figure 12. ON resistance vs. temperature



Figure 13. Current limit vs. R<sub>Limit</sub>

Figure 14. Thermal latch delay vs. power



Figure 15. V<sub>OUT</sub> ramp-up vs. Enable

Figure 16. V<sub>OUT</sub> clamping



Figure 17. Line transient

Figure 18. Startup into output short-circuit



Figure 19. Thermal latch from 2 A load to short-circuit

Figure 20. Startup into output short-circuit (fast rise)



# 7 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

Table 7. DFN10L (3x3 mm.) mechanical data

| Dim.   |      | mm.   |      |
|--------|------|-------|------|
| Dilli. | Min. | Тур.  | Max. |
| А      | 0.80 | 0.90  | 1.00 |
| A1     |      | 0.02  | 0.05 |
| A2     | 0.55 | 0.65  | 0.80 |
| A3     |      | 0.20  |      |
| b      | 0.18 | 0.25  | 0.30 |
| D      | 2.85 | 3.00  | 3.15 |
| D2     | 2.20 |       | 2.70 |
| Е      | 2.85 | 3.00  | 3.15 |
| E2     | 1.40 |       | 1.75 |
| E3     |      | 0.230 |      |
| E4     |      | 0.365 |      |
| е      |      | 0.50  |      |
| L      | 0.30 | 0.40  | 0.50 |
| ddd    |      |       | 0.08 |

577

**SEATING** PLANE A1 D PIN1 ID е (Opt.A) 2 3 9 10 8 b PIN1 ID D2 (Opt.B)-BOTTOM VIEW 7426335\_H

Doc ID 019055 Rev 5

Figure 21. DFN10L package outline

## Tape and reel QFNxx/DFNxx (3x3 mm) mechanical data

| Dim.   |      | mm.  |      |       | inch. |        |  |
|--------|------|------|------|-------|-------|--------|--|
| Dilli. | Min. | Тур. | Max. | Min.  | Тур.  | Max.   |  |
| Α      |      |      | 330  |       |       | 12.992 |  |
| С      | 12.8 |      | 13.2 | 0.504 |       | 0.519  |  |
| D      | 20.2 |      |      | 0.795 |       |        |  |
| N      | 60   |      |      | 2.362 |       |        |  |
| Т      |      |      | 18.4 |       |       | 0.724  |  |
| Ao     |      | 3.3  |      |       | 0.130 |        |  |
| Во     |      | 3.3  |      |       | 0.130 |        |  |
| Ko     |      | 1.1  |      |       | 0.043 |        |  |
| Po     |      | 4    |      |       | 0.157 |        |  |
| Р      |      | 8    |      |       | 0.315 |        |  |





Figure 22. DFN10L footprint - recommended data (dimensions in mm.)

18/20 Doc ID 019055 Rev 5

STEF05 Revision history

# 8 Revision history

Table 8. Document revision history

| Date        | Revision | Changes                                                                                                                    |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------|
| 15-Jul-2011 | 1        | Initial release.                                                                                                           |
| 08-Aug-2011 | 2        | Modified definition for T <sub>op</sub> in <i>Table 3: Absolute maximum ratings</i> .                                      |
| 15-Dec-2011 | 3        | Removed V <sub>dv/dt</sub> and I <sub>dv/dt</sub> rows from dv/dt circuit <i>Table 6 on page 6</i> .                       |
| 06-Mar-2012 | 4        | Updated: package mechanical data <i>Table 7 on page 15</i> , <i>Figure 21 on page 16</i> and <i>Figure 22 on page 18</i> . |
| 14-Jan-2013 | 5        | Updated: package mechanical data <i>Table 7 on page 15</i> and <i>Figure 21 on page 16</i> .                               |

#### **Please Read Carefully:**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

20/20 Doc ID 019055 Rev 5