



THS3201

www.ti.com

SLOS416C-JUNE 2003-REVISED JUNE 2009

## 1.8-GHz, LOW DISTORTION, CURRENT-FEEDBACK AMPLIFIER

#### **FEATURES**

- Unity-Gain Bandwidth: 1.8 GHz
- High Slew Rate: 6700 V/ $\mu$ s (G = 2 V/V,

 $R_L = 100 \Omega, 10-V \text{ Step}$ 

- IMD<sub>3</sub>: -78 dBc at 20 MHz: (G = 10 V/V, R<sub>L</sub> = 100 Ω, 2-V<sub>PP</sub> Envelope)
- Noise Figure: 11 dB (G = 10 V/V,  $R_G$  = 28  $\Omega$ ,  $R_F$  = 255  $\Omega$ )
- Input-Referred Noise (f >10 MHz)
  - Voltage Noise: 1.65 nV/√Hz
  - Noninverting Current Noise: 13.4 pA/√Hz
  - Inverting Current Noise: 20 pA/√Hz
- Output Drive: 100 mA
- Power-Supply Voltage Range: ±3.3 V to ±7.5 V

#### **APPLICATIONS**

- Test and Measurement
- ATE
- High-Resolution, High-Sampling Rate ADC Drivers
- High-Resolution, High-Sampling Rate DAC Output Buffers

#### DESCRIPTION

The THS3201 is a wideband, high-speed current-feedback amplifier, designed to operate over a wide supply range of  $\pm 3.3$  V to  $\pm 7.5$  V for today's high performance applications.

The wide supply range, combined with low distortion and high slew rate, makes the THS3201 ideally suited for arbitrary waveform driver applications. The distortion performance also enables driving high-resolution and high-sampling rate analog-to-digital converters (ADCs).

Its high voltage operation capabilities make the THS3201 especially suitable for many test, measurement, and ATE applications where lower voltage devices do not offer enough voltage swing capability. Output rise and fall times are nearly independent of step size (to first-order approximation), making the THS3201 ideal for buffering small to large step pulses with excellent linearity in high dynamic systems.

The THS3201 is offered in a 5-pin SOT-23, 8-pin SOIC, and an 8-pin MSOP with PowerPAD™ packages.

#### **RELATED DEVICES AND DESCRIPTIONS**

| DEVICE    | DESCRIPTION                                     |  |  |
|-----------|-------------------------------------------------|--|--|
| THS3202   | ±7.5-V, 2-GHz Dual Low Distortion CFB Amplifier |  |  |
| THS3001   | ±15-V, 420-MHz Low Distortion CFB Amplifier     |  |  |
| THS3061/2 | ±15-V, 300-MHz Low Distortion CFB Amplifier     |  |  |
| THS3122   | ±15-V, Dual CFB Amplifier With 350 mA Drive     |  |  |
| OPA695    | ±5-V, 1.7-GHz Low Distortion CFB Amplifier      |  |  |

#### Low-Noise, Low-Distortion, Wideband Application Circuit



NOTE: Power supply decoupling capacitors not shown

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

TEXAS INSTRUMENTS

SLOS416C-JUNE 2003-REVISED JUNE 2009

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature range unless otherwise noted. (1)

|                  |                                                                               | UNIT                         |
|------------------|-------------------------------------------------------------------------------|------------------------------|
| Vs               | Supply voltage                                                                | 16.5 V                       |
| V <sub>I</sub>   | Input voltage                                                                 | ±V <sub>S</sub>              |
| lo               | Output current                                                                | 175 mA                       |
| V <sub>ID</sub>  | Differential input voltage                                                    | ±3 V                         |
|                  | Continuous power dissipation                                                  | See Dissipation Rating Table |
| T <sub>J</sub>   | Maximum junction temperature (2)                                              | +150°C                       |
| TJ               | Maximum junction temperature, continuous operation, long term reliability (3) | +125°C                       |
| T <sub>A</sub>   | Operating free-air temperature range                                          | -40°C to +85°C               |
| T <sub>STG</sub> | Storage temperature range                                                     | −65°C to +150°C              |
|                  | НВМ                                                                           | 3000 V                       |
| ESD ratings      | CDM                                                                           | 1500 V                       |
|                  | MM                                                                            | 100 V                        |

- (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.
- (2) The absolute maximum ratings under any condition is limited by the constraints of the silicon process. Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.
- (3) The maximum junction temperature for continuous operation is limited by package constraints. Operation above this temperature may result in reduced reliability and/or lifetime of the device.

#### PACKAGE DISSIPATION RATINGS(1)

| PACKAGE                | $\theta_{JC}$ $\theta_{JA}^{(2)}$ |        |                        | RATING <sup>(3)</sup><br>-125°C) |
|------------------------|-----------------------------------|--------|------------------------|----------------------------------|
|                        | (°C/W)                            | (°C/W) | T <sub>A</sub> ≤ +25°C | T <sub>A</sub> = +85°C           |
| DBV (5)                | 55                                | 255.4  | 391 mW                 | 156 mW                           |
| D (8)                  | 38.3                              | 97.5   | 1.02 W                 | 410 mW                           |
| DGN (8) <sup>(1)</sup> | 4.7                               | 58.4   | 1.71 W                 | 685 mW                           |
| DGK (8 pin)            | 54.2                              | 260    | 385 mW                 | 154 mW                           |

- (1) The THS3201 may incorporate a PowerPAD™ on the underside of the chip. This acts as a heat sink and must be connected to a thermally dissipative plane for proper power dissipation. Failure to do so may result in exceeding the maximum junction temperature which could permanently damage the device. See TI technical briefs SLMA002 and SLMA004 for more information about utilizing the PowerPAD thermally enhanced package.
- (2) This data was taken using the JEDEC standard High-K test PCB.
- (3) Power rating is determined with a junction temperature of +125°C. This is the point where distortion starts to substantially increase. Thermal management of the final PCB should strive to keep the junction temperature at or below +125°C for best performance and long term reliability.

#### RECOMMENDED OPERATING CONDITIONS

|                |                                                     |             | MIN  | MAX  | UNIT |
|----------------|-----------------------------------------------------|-------------|------|------|------|
|                | Cuspellu valda sus                                  | Dual supply | ±3.3 | ±7.5 | V    |
| Supply voltage | Single supply                                       | 6.6         | 15   | v    |      |
| T <sub>A</sub> | T <sub>A</sub> Operating free-air temperature range |             | -40  | +85  | °C   |

Product Folder Link(s): THS3201

SLOS416C-JUNE 2003-REVISED JUNE 2009

#### PACKAGE/ORDERING INFORMATION(1)

| PART NUMBER | PACKAGE TYPE | PACKAGE MARKING | TRANSPORT MEDIA, QUANTITY |
|-------------|--------------|-----------------|---------------------------|
| THS3201D    | SOIC-8       |                 | Rails, 75                 |
| THS3201DR   | 3010-6       | _               | Tape and Reel, 2500       |
| THS3201DBVT | COT 22       | DEO             | Tape and Reel, 250        |
| THS3201DBVR | - SOT-23     | BEO             | Tape and Reel, 3000       |
| THS3201DGN  | MCOD 0 DD    | BEN             | Rails, 80                 |
| THS3201DGNR | MSOP-8-PP    | DEIN            | Tape and Reel, 2500       |
| THS3201DGK  | - MSOP-8     | BGP             | Rails, 80                 |
| THS3201DGKR | IVISUP-0     | БСР             | Tape and Reel, 2500       |

For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI
web site at www.ti.com.

#### **PIN ASSIGNMENTS**





**Ⅲ** NC

NC = No internal connection.

See Note A.

A. If a PowerPAD is used, it is electrically isolated from the active circuitry.

SLOS416C-JUNE 2003-REVISED JUNE 2009

www.ti.com

## **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = ±7.5 V

At  $R_F$  = 768  $\Omega,\,R_L$  = 100  $\Omega,$  and G = +2, unless otherwise noted.

|                                                            | ТҮР                                                                                      |                              |           |                  | THS             | 3201              |                    |                     |
|------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------|-----------|------------------|-----------------|-------------------|--------------------|---------------------|
|                                                            |                                                                                          |                              | TYP       | OVER TEMPERATURE |                 |                   |                    |                     |
| PARAMETER                                                  | TEST CONDI                                                                               | TEST CONDITIONS +2           |           | +25°C            | 0°C to<br>+70°C | -40°C to<br>+85°C | UNITS              | MIN/<br>TYP/<br>MAX |
| AC PERFORMANCE                                             |                                                                                          |                              |           | •                |                 |                   |                    |                     |
|                                                            | $G = +1$ , $R_F = 1.2$ kΩ                                                                |                              | 1.8       |                  |                 |                   | GHz                |                     |
| Small-signal bandwidth, -3 dB                              | $G = +2, R_F = 768 \Omega$                                                               |                              | 850       |                  |                 |                   |                    | Tura                |
| $(V_O = 200 \text{ mV}_{PP})$                              | $G = +5, R_F = 619 \Omega$                                                               |                              | 565       |                  |                 |                   | MHz                | Тур                 |
|                                                            | G = +10, $R_F = 487 \Omega$                                                              |                              | 520       |                  |                 |                   |                    |                     |
| Bandwidth for 0.1 dB flatness                              | $G = +2, V_O = 200 \text{ mV}_{pp}$                                                      |                              | 380       |                  |                 |                   | MHz                | Тур                 |
| Large-signal bandwidth                                     | $G = +2, V_O = 2 V_{pp}$                                                                 |                              | 880       |                  |                 |                   | MHz                | Тур                 |
| Slew rate                                                  | $G = +2, V_O = 5-V \text{ step}, R$                                                      | ise/Fall                     | 5400/4000 |                  |                 |                   | V/µs               | Тур                 |
| Siew fale                                                  | $G = +2, V_O = 10-V \text{ step}, V_O = 10-V \text{ step}$                               | Rise/Fall                    | 9800/6700 |                  |                 |                   | ν/μδ               | тур                 |
| Rise and fall time                                         | $G = +2, V_O = 4-V \text{ step, R}$                                                      | ise/Fall                     | 0.7/0.9   |                  |                 |                   | ns                 | Тур                 |
| Settling time to 0.1%                                      | C 2 V 2 V stor                                                                           |                              | 20        |                  |                 |                   |                    | Tura                |
| Settling time to 0.01%                                     | $G = -2$ , $V_O = 2$ -V step                                                             |                              | 60        |                  |                 |                   | ns                 | Тур                 |
| Harmonic distortion                                        |                                                                                          |                              |           | •                |                 |                   |                    |                     |
| 2 <sup>nd</sup> -order harmonic                            | G = +5, f = 10 MHz,                                                                      | $R_L = 100 \ \Omega$         | -64       |                  |                 |                   | dBc                | Тур                 |
| 3 <sup>rd</sup> -order harmonic                            | $V_O = 2 V_{pp}$                                                                         | $R_L = 100 \Omega$           | -73       |                  |                 |                   | dBc                | Тур                 |
| Third-order intermodulation distortion (IMD <sub>3</sub> ) | $G = +10$ , $f_c = 20$ MHz, $\Delta f = 1$ MHz,<br>$V_{O(\text{envelope})} = 2$ $V_{pp}$ |                              | -78       |                  |                 |                   | dBc                | Тур                 |
| Noise figure                                               | $G = +10, f_c = 100 \text{ MHz}, F$<br>$R_G = 28$                                        | $R_{\rm F}$ = 255 $\Omega$ , | 11        |                  |                 |                   | dB                 | Тур                 |
| Input voltage noise                                        | f > 10 MHz                                                                               |                              | 1.65      |                  |                 |                   | nV/√Hz             | Тур                 |
| Input current noise (noninverting)                         | f > 10 MHz                                                                               |                              | 13.4      |                  |                 |                   | pA/√ <del>Hz</del> | Тур                 |
| Input current noise (inverting)                            | 1 > 10 WII 12                                                                            |                              | 20        |                  |                 |                   | pA/√Hz             | Тур                 |
| Differential gain                                          |                                                                                          | NTSC                         | 0.008%    |                  |                 |                   |                    | Тур                 |
| Differential gain                                          | $G = +2, R_L = 150 \Omega,$                                                              | PAL                          | 0.004%    |                  |                 |                   |                    | Тур                 |
| Differential phase                                         | $R_F = 768 \Omega$                                                                       | NTSC                         | 0.007°    |                  |                 |                   |                    | Тур                 |
| billerential phase                                         |                                                                                          | PAL                          | 0.011°    |                  |                 |                   |                    | Тур                 |
| DC PERFORMANCE                                             |                                                                                          |                              |           |                  |                 |                   |                    |                     |
| Open-loop transimpedance gain                              | $V_O = \pm 1 \text{ V}, \text{ R}_L = 1 \text{ k}\Omega$                                 |                              | 300       | 200              | 140             | 120               | kΩ                 | Min                 |
| Input offset voltage                                       |                                                                                          |                              | ±0.7      | ±3               | ±3.8            | ±4                | mV                 | Max                 |
| Average offset voltage drift                               | V <sub>CM</sub> = 0 V                                                                    |                              |           |                  | ±10             | ±13               | μV/°C              | Тур                 |
| Input bias current (inverting)                             |                                                                                          |                              | ±13       | ±60              | ±80             | ±85               | μΑ                 | Max                 |
| Average bias current drift (-)                             | V CM = 0 V                                                                               |                              |           |                  | ±300            | ±400              | nA/°C              | Тур                 |
| Input bias current (noninverting)                          |                                                                                          |                              | ±14       | ±35              | ±45             | ±50               | μΑ                 | Max                 |
| Average bias current drift (+)                             |                                                                                          |                              |           |                  | ±300            | ±400              | nA/°C              | Тур                 |

Submit Documentation Feedback

Copyright © 2003–2009, Texas Instruments Incorporated



SLOS416C-JUNE 2003-REVISED JUNE 2009

## **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = ±7.5 V (continued)

At  $R_F$  = 768  $\Omega,\,R_L$  = 100  $\Omega,$  and G = +2, unless otherwise noted.

|                                |                                          | THS3201 |                  |                 |                   |       |                     |  |
|--------------------------------|------------------------------------------|---------|------------------|-----------------|-------------------|-------|---------------------|--|
| PARAMETER                      |                                          | TYP     | OVER TEMPERATURE |                 |                   |       |                     |  |
|                                | TEST CONDITIONS                          | +25°C   | +25°C            | 0°C to<br>+70°C | -40°C to<br>+85°C | UNITS | MIN/<br>TYP/<br>MAX |  |
| INPUT                          | ·                                        |         |                  |                 |                   |       |                     |  |
| Common-mode input range        |                                          | ±5.1    | ±5               | ±5              | ±5                | V     | Min                 |  |
| Common-mode rejection ratio    | V <sub>CM</sub> = ±3.75 V                | 71      | 60               | 58              | 58                | dB    | Min                 |  |
| Inverting input impedance, Zin | Open loop                                | 16      |                  |                 |                   | Ω     | Тур                 |  |
| Innut vaciations               | Noninverting                             | 780     |                  |                 |                   | kΩ    | Тур                 |  |
| Input resistance               | Inverting                                | 11      |                  |                 |                   | Ω     | Тур                 |  |
| Input capacitance              | Noninverting                             | 1       |                  |                 |                   | pF    | Тур                 |  |
| OUTPUT                         |                                          |         |                  |                 |                   |       |                     |  |
|                                | $R_L = 1 k\Omega$                        | ±6      | ±5.9             | ±5.8            | ±5.8              | V     | Min                 |  |
| Voltage output swing           | $R_L = 100 \Omega$                       | ±5.8    | ±5.7             | ±5.5            | ±5.5              | V     | Min                 |  |
| Current output, sourcing       | D 20 0                                   | 115     | 105              | 100             | 100               | mA    | Min                 |  |
| Current output, sinking        | $R_L = 20 \Omega$                        | 100     | 85               | 80              | 80                | mA    | Min                 |  |
| Closed-loop output impedance   | G = +1, f = 1 MHz                        | 0.01    |                  |                 |                   | Ω     | Тур                 |  |
| POWER SUPPLY                   | ·                                        |         |                  |                 |                   |       |                     |  |
| Minimum operating voltage      | Absolute minimum                         |         | ±3.3             | ±3.3            | ±3.3              | V     | Min                 |  |
| Maximum operating voltage      | Absolute maximum                         |         | ±8.25            | ±8.25           | ±8.25             | V     | Max                 |  |
| Maximum quiescent current      |                                          | 14      | 18               | 21              | 21                | mA    | Max                 |  |
| Power-supply rejection (+PSRR) | V <sub>S+</sub> = 7 V to 8 V             | 69      | 63               | 60              | 60                | dB    | Min                 |  |
| Power-supply rejection (–PSRR) | $V_{S-} = -7 \text{ V to } -8 \text{ V}$ | 65      | 58               | 55              | 55                | dB    | Min                 |  |

Copyright © 2003–2009, Texas Instruments Incorporated

Submit Documentation Feedback



SLOS416C-JUNE 2003-REVISED JUNE 2009

www.ti.com

## **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = ±5 V

At  $R_F$  = 715  $\Omega,\,R_L$  = 100  $\Omega,$  and G = +2, unless otherwise noted.

|                                                            |                                                                       |                        | THS3201   |                  |                 |                   |                    |                     |
|------------------------------------------------------------|-----------------------------------------------------------------------|------------------------|-----------|------------------|-----------------|-------------------|--------------------|---------------------|
|                                                            |                                                                       |                        |           | OVER TEMPERATURE |                 |                   |                    |                     |
| PARAMETER                                                  | PARAMETER TEST CONDITIONS                                             |                        | +25°C     | +25°C            | 0°C to<br>+70°C | -40°C to<br>+85°C | UNITS              | MIN/<br>TYP/<br>MAX |
| AC PERFORMANCE                                             |                                                                       |                        |           |                  |                 |                   |                    |                     |
|                                                            | $G = +1$ , $R_F = 1.2 \text{ k}\Omega$                                |                        | 1.3       |                  |                 |                   | GHz                |                     |
| Small-signal bandwidth, -3dB                               | $G=+2,R_F=715\;\Omega$                                                |                        | 725       |                  |                 |                   |                    | Тур                 |
| $(V_O = 200 \text{ mV}_{PP})$                              | G = +5, $R_F = 576 \Omega$                                            |                        | 540       |                  |                 |                   | MHz                | Тур                 |
|                                                            | $G = +10, R_F = 464 \Omega$                                           |                        | 480       |                  |                 |                   |                    |                     |
| Bandwidth for 0.1 dB flatness                              | $G = +2, V_O = 200 \text{ mV}_{PP}$                                   |                        | 170       |                  |                 |                   | MHz                | Тур                 |
| Large-signal bandwidth                                     | $G = +2, V_O = 2 V_{PP}$                                              |                        | 900       |                  |                 |                   | MHz                | Тур                 |
| Slew rate                                                  | $G = +2$ , $V_O = 5-V$ step, Ris                                      | e/Fall                 | 5200/4000 |                  |                 |                   | V/µs               | Тур                 |
| Rise and fall time                                         | G = +2, V <sub>O</sub> = 4-V step, Ris                                | e/Fall                 | 0.7/0.9   |                  |                 |                   | ns                 | Тур                 |
| Settling time to 0.1%                                      | 0 0 1/ 0 1/ 1                                                         |                        | 20        |                  |                 |                   | ns                 | Тур                 |
| Settling time to 0.01%                                     | $G = -2$ , $V_O = 2$ -V step                                          |                        | 60        |                  |                 |                   | ns                 | Тур                 |
| Harmonic distortion                                        |                                                                       |                        |           |                  |                 |                   |                    |                     |
| 2 <sup>nd</sup> -order harmonic                            | G = +5, f = 10 MHz,                                                   | $R_L = 100 \Omega$     | -69       |                  |                 |                   | dBc                | Тур                 |
| 3 <sup>rd</sup> -order harmonic                            | G = +3, 1 = 10 Wil 12,                                                | R <sub>L</sub> = 100 Ω | -75       |                  |                 |                   | dBc                | Тур                 |
| Third-order intermodulation distortion (IMD <sub>3</sub> ) | $G = +10$ , $f_c = 20$ MHz, $\Delta f = V_{O(envelope)} = 2$ $V_{PP}$ | 1 MHz,                 | -81       |                  |                 |                   | dBc                | Тур                 |
| Noise figure                                               | $G = +10$ , $f_c = 100$ MHz, $R_F$<br>$R_G = 28$                      | = 255 Ω,               | 11        |                  |                 |                   | dB                 | Тур                 |
| Input voltage noise                                        | f > 10 MHz                                                            |                        | 1.65      |                  |                 |                   | nV/√ <del>Hz</del> | Тур                 |
| Input current noise (noninverting)                         | ( 40.14)                                                              |                        | 13.4      |                  |                 |                   | pA/√Hz             | Тур                 |
| Input current noise (inverting)                            | f > 10 MHz                                                            |                        | 20        |                  |                 |                   | pA/√Hz             | Тур                 |
| D'''                                                       |                                                                       | NTSC                   | 0.006%    |                  |                 |                   |                    | Тур                 |
| Differential gain                                          | $G = +2, R_L = 150 \Omega,$                                           | PAL                    | 0.004%    |                  |                 |                   |                    | Тур                 |
| D''' - 1'-1 - 1                                            | $R_F = 768 \Omega$                                                    | NTSC                   | 0.03°     |                  |                 |                   |                    | Тур                 |
| Differential phase                                         |                                                                       | PAL                    | 0.04°     |                  |                 |                   |                    | Тур                 |
| DC PERFORMANCE                                             |                                                                       |                        |           |                  |                 |                   |                    |                     |
| Open-loop transimpedance gain                              | $V_O = +1 \text{ V}, R_L = 1 \text{ k}\Omega$                         |                        | 300       | 200              | 140             | 120               | kΩ                 | Min                 |
| Input offset voltage                                       |                                                                       |                        | ±0.7      | ±3               | ±3.8            | ±4                | mV                 | Max                 |
| Average offset voltage drift                               |                                                                       |                        |           |                  | ±10             | ±13               | ±V/°C              | Тур                 |
| Input bias current (inverting)                             |                                                                       |                        |           | ±60              | ±80             | ±85               | μΑ                 | Max                 |
| Average bias current drift (-)                             | V <sub>CM</sub> = 0 V                                                 |                        |           |                  | ±300            | ±400              | nA/°C              | Тур                 |
| Input bias current (noninverting)                          |                                                                       |                        | ±14       | ±35              | ±45             | ±50               | μΑ                 | Max                 |
| Average bias current drift (+)                             |                                                                       |                        |           |                  | ±300            | ±400              | nA/°C              | Тур                 |

Submit Documentation Feedback

Copyright © 2003–2009, Texas Instruments Incorporated



SLOS416C-JUNE 2003-REVISED JUNE 2009

## **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = ±5 V (continued)

At  $R_F$  = 715  $\Omega,\,R_L$  = 100  $\Omega,$  and G = +2, unless otherwise noted.

|                                            |                                              | THS3201 |                  |                 |                   |       |                     |
|--------------------------------------------|----------------------------------------------|---------|------------------|-----------------|-------------------|-------|---------------------|
|                                            |                                              | TYP     | OVER TEMPERATURE |                 |                   |       |                     |
| PARAMETER                                  | TEST CONDITIONS                              | +25°C   | +25°C            | 0°C to<br>+70°C | -40°C to<br>+85°C | UNITS | MIN/<br>TYP/<br>MAX |
| INPUT                                      |                                              |         |                  |                 |                   |       |                     |
| Common-mode input range                    |                                              | ±2.6    | ±2.5             | ±2.5            | ±2.5              | V     | Min                 |
| Common-mode rejection ratio                | V <sub>CM</sub> = ±2.5 V                     | 71      | 60               | 58              | 58                | dB    | Min                 |
| Inverting input impedance, Z <sub>IN</sub> | Open loop                                    | 17.5    |                  |                 |                   | Ω     | Тур                 |
| Innut registance                           | Noninverting                                 | 780     |                  |                 |                   | kΩ    | Тур                 |
| Input resistance                           | Inverting                                    | 11      |                  |                 |                   | Ω     | Тур                 |
| Input capacitance                          | Noninverting                                 | 1       |                  |                 |                   | pF    | Тур                 |
| OUTPUT                                     |                                              |         |                  |                 |                   |       |                     |
| Valtage cutaut auring                      | $R_L = 1 k\Omega$                            | ±3.65   | ±3.5             | ±3.45           | ±3.4              | V     | Min                 |
| Voltage output swing                       | $R_L = 100 \Omega$                           | ±3.45   | ±3.33            | ±3.25           | ±3.2              |       | IVIIII              |
| Current output, sourcing                   | B 20.0                                       | 115     | 105              | 100             | 100               | mA    | Min                 |
| Current output, sinking                    | $R_L = 20 \Omega$                            | 100     | 85               | 80              | 80                | mA    | Min                 |
| Closed-loop output impedance               | G = +1, f = 1 MHz                            | 0.01    |                  |                 |                   | Ω     | Тур                 |
| POWER SUPPLY                               |                                              |         |                  |                 |                   | •     |                     |
| Minimum operating voltage                  | Absolute minimum                             |         | ±3.3             | ±3.3            | ±3.3              | V     | Min                 |
| Maximum operating voltage                  | Absolute maximum                             |         | ±8.25            | ±8.25           | ±8.25             | V     | Max                 |
| Maximum quiescent current                  |                                              | 14      | 16.8             | 19              | 20                | mA    | Max                 |
| Power-supply rejection (+PSRR)             | V <sub>S+</sub> = 4.5 V to 5.5 V             | 69      | 63               | 60              | 60                | dB    | Min                 |
| Power-supply rejection (–PSRR)             | $V_{S-} = -4.5 \text{ V to } -5.5 \text{ V}$ | 65      | 58               | 55              | 55                | dB    | Min                 |

Copyright © 2003–2009, Texas Instruments Incorporated

SLOS416C-JUNE 2003-REVISED JUNE 2009



#### **TYPICAL CHARACTERISTICS**

## Table of Graphs ( $V_S = \pm 7.5 V$ )

|                                                            |                        | FIGURE |
|------------------------------------------------------------|------------------------|--------|
| Noninverting small-signal frequency response               |                        | 1, 2   |
| Inverting small-signal frequency response                  |                        | 3      |
| Noninverting large-signal frequency response               |                        | 4      |
| Inverting large-signal frequency response                  |                        | 5      |
| 0.1 dB gain flatness frequency response                    |                        | 6      |
| Capacitive load frequency response                         |                        | 7      |
| Recommended switching resistance                           | vs Capacitive Load     | 8      |
| 2nd harmonic distortion                                    | vs Frequency           | 9      |
| 3rd harmonic distortion                                    | vs Frequency           | 10     |
| 2nd harmonic distortion, G = 2                             | vs Output voltage      | 11     |
| 3rd harmonic distortion, G = 2                             | vs Output voltage      | 12     |
| 2nd harmonic distortion, G = 5                             | vs Output voltage      | 13     |
| 3rd harmonic distortion, G = 5                             | vs Output voltage      | 14     |
| 2nd harmonic distortion, G = 10                            | vs Output voltage      | 15     |
| 3rd harmonic distortion, G = 10                            | vs Output voltage      | 16     |
| Third-order intermodulation distortion (IMD <sub>3</sub> ) | vs Frequency           | 17     |
| S-Parameter                                                | vs Frequency           | 18, 19 |
| Input voltage and current noise                            | vs Frequency           | 20     |
| Noise figure                                               | vs Frequency           | 21     |
| Transimpedance                                             | vs Frequency           | 22     |
| Input offset voltage                                       | vs Case Temperature    | 23     |
| Input bias and offset current                              | vs Case Temperature    | 24     |
| Slew rate                                                  | vs Output voltage step | 25     |
| Settling time                                              |                        | 26, 27 |
| Quiescent current                                          | vs Supply voltage      | 28     |
| Output voltage                                             | vs Load resistance     | 29     |
| Rejection ratio                                            | vs Frequency           | 30     |
| Noninverting small-signal transient response               |                        | 31     |
| Inverting large-signal transient response                  |                        | 32     |
| Overdrive recovery time                                    |                        | 33     |
| Differential gain                                          | vs Number of loads     | 34     |
| Differential phase                                         | vs Number of loads     | 35     |
| Closed-loop output impedance                               | vs Frequency           | 36     |

Submit Documentation Feedback



#### SLOS416C-JUNE 2003-REVISED JUNE 2009

## Table of Graphs $(V_S = \pm 5 V)$

|                                                            |                        | FIGURE |
|------------------------------------------------------------|------------------------|--------|
| Noninverting small-signal frequency response               |                        | 37     |
| Inverting small-signal frequency response                  |                        | 38     |
| 0.1 dB gain flatness frequency response                    |                        | 39     |
| 2nd harmonic distortion                                    | vs Frequency           | 40     |
| 3rd harmonic distortion                                    | vs Frequency           | 41     |
| 2nd harmonic distortion, G = 2                             | vs Output voltage      | 42     |
| 3rd harmonic distortion, G = 2                             | vs Output voltage      | 43     |
| 2nd harmonic distortion, G = 5                             | vs Output voltage      | 44     |
| 3rd harmonic distortion, G = 5                             | vs Output voltage      | 45     |
| 2nd harmonic distortion, G = 10                            | vs Output voltage      | 46     |
| 3rd harmonic distortion, G = 10                            | vs Output voltage      | 47     |
| Third-order intermodulation distortion (IMD <sub>3</sub> ) | vs Frequency           | 48     |
| S-Parameter                                                | vs Frequency           | 49, 50 |
| Slew rate                                                  | vs Output voltage step | 51     |
| Noninverting small-signal transient response               |                        | 52     |
| Inverting large-signal transient response                  |                        | 53     |
| Overdrive recovery time                                    |                        | 54     |

Copyright © 2003–2009, Texas Instruments Incorporated



#### $V_S = \pm 7.5 \text{ V Graphs}$

#### 

NONINVERTING SMALL-SIGNAL

Figure 1.

f - Frequency - Hz



Figure 2.

INVERTING LARGE-SIGNAL



**INVERTING SMALL-SIGNAL** 

Figure 3.
0.1 dB GAIN FLATNESS



f - Frequency - Hz Figure 4.



Figure 5.



Figure 6.
2nd HARMONIC DISTORTION



Figure 7.



Figure 8.



Figure 9.

Submit Documentation Feedback

Copyright © 2003–2009, Texas Instruments Incorporated

### $V_S = \pm 7.5 \text{ V Graphs (continued)}$





### $V_S = \pm 7.5 \text{ V Graphs (continued)}$



## V<sub>S</sub> = ±7.5 V Graphs (continued)













**DIFFERENTIAL GAIN NUMBER OF LOADS** 0.030 Gain = 2  $R_F = 768 \Omega$ 0.025  $V_S = \pm 7.5 \ V$ 40 IRE - NTSC and Pal

Worst Case ±100 IRE Ramp

PAI

NTSC

Figure 31.



**DIFFERENTIAL PHASE** 



0.005 0 3 4 5 6 Number of Loads - 150  $\Omega$ Figure 34.

Differential Gain - %

0.020

0.015

0.010

Figure 35.

Copyright © 2003-2009, Texas Instruments Incorporated

Submit Documentation Feedback



#### $V_S = \pm 5 \text{ V Graphs}$



Figure 37.



Figure 38.



Figure 39.



vs OUTPUT VOLTAGE 64MHz Vs = ±5V  $R_F = 715 \Omega$ ,  $R_G = 715$  $R_L = 100 \Omega$ 

**3rd ORDER HARMONIC** 

DISTORTION, G = 2

-30 -40 -50 -60 -70 -80 -90 -100 -110 Output Voltage - VPP Figure 43.

**3rd ORDER HARMONIC DISTORTION** vs FREQUENCY



Figure 41.





2nd ORDER HARMONIC DISTORTION G = 2



vs OUTPUT VOLTAGE -30 64MHz Vs = ±5V аВ -40  ${\bf R_F}$  = 576  $\Omega,\,{\bf R_G}$  = 143  $\Omega$ 3rd Order Harmonic Distortion -50  $R_L = 100 \Omega$ -60 32MHz -70 1MH -80 2MHz -90 -100 -110 Output Voltage - V<sub>PP</sub>

Figure 45.

3rd ORDER HARMONIC

**DISTORTION, G = 5** 

Submit Documentation Feedback

å

3rd Order Harmonic Distortion

## $V_S = \pm 5 \text{ V Graphs (continued)}$





#### APPLICATION INFORMATION

#### WIDEBAND, NONINVERTING OPERATION

The THS3201 is a unity-gain stable, 1.8-GHz current-feedback operational amplifier, designed to operate from a  $\pm 3.3$ -V to  $\pm 7.5$ -V power supply.

Figure 55 shows the THS3201 in a noninverting gain of 2-V/V configuration typically used to generate the performance curves. Most of the curves were characterized using signal sources with  $50-\Omega$  source impedance, and with measurement equipment presenting a  $50-\Omega$  load impedance. The  $49.9-\Omega$  shunt resistor at the V<sub>I</sub> terminal in Figure 55 matches the source impedance of the test generator.



Figure 55. Wideband, Noninverting Gain Configuration

Unlike voltage-feedback amplifiers, current-feedback amplifiers are highly dependent on the feedback resistor  $R_{\text{F}}$  for maximum performance and stability. Table 1 shows the optimal gain setting resistors  $R_{\text{F}}$  and  $R_{\text{G}}$  at different gains to give maximum bandwidth with minimal peaking in the frequency response. Higher bandwidths can be achieved, at the expense of added peaking in the frequency response, by using even lower values for  $R_{\text{F}}$ . Conversely, increasing  $R_{\text{F}}$  decreases the bandwidth, but stability is improved.

Table 1. Recommended Resistor Values for Optimum Frequency Response

| THS3201 R <sub>F</sub> for AC When $R_{LOAD} = 100 \Omega$ |                    |                       |                       |  |  |  |
|------------------------------------------------------------|--------------------|-----------------------|-----------------------|--|--|--|
| Gain<br>(V/V)                                              | Supply Voltage (V) | R <sub>G</sub><br>(Ω) | R <sub>F</sub><br>(Ω) |  |  |  |
| 1                                                          | ±7.5               | _                     | 1.2 k                 |  |  |  |
| '                                                          | ±5                 | _                     | 1.2 k                 |  |  |  |
| 2                                                          | ±7.5               | 768                   | 768                   |  |  |  |
|                                                            | ±5                 | 715                   | 715                   |  |  |  |
| 5                                                          | ±7.5               | 154.9                 | 619                   |  |  |  |
| 5                                                          | ±5                 | 143                   | 576                   |  |  |  |
| 10                                                         | ±7.5               | 54.9                  | 487                   |  |  |  |
| 10                                                         | ±5                 | 51.1                  | 464                   |  |  |  |
| 4                                                          | ±7.5               | 619                   | 619                   |  |  |  |
| _1                                                         | ±5                 | 576                   | 576                   |  |  |  |
| -2                                                         | ±7.5 and ±5        | 287                   | 576                   |  |  |  |
| -5                                                         | ±7.5 and ±5        | 110                   | 549                   |  |  |  |
| -10                                                        | ±7.5 and ±5        | 49.9                  | 499                   |  |  |  |

#### WIDEBAND, INVERTING GAIN OPERATION

Figure 56 shows the THS3201 in a typical inverting gain configuration where the input and output impedances and signal gain from Figure 55 are retained in an inverting circuit configuration.



Figure 56. Wideband, Inverting Gain Configuration

SLOS416C-JUNE 2003-REVISED JUNE 2009

#### SINGLE-SUPPLY OPERATION

The THS3201 has the capability to operate from a single supply voltage ranging from 6.6 V to 15 V. When operating from a single power supply, care must be taken to ensure the input signal and amplifier are biased appropriately to allow for the maximum output voltage swing. The circuits shown in Figure 57 demonstrate methods to configure an amplifier in a manner conducive for single-supply operation.



Figure 57. DC-Coupled Single-Supply Operation

#### **VIDEO HDTV DRIVERS**

The exceptional bandwidth and slew rate of the THS3201 matches the demands for professional video and HDTV. Most commercial HDTV standards requires a video passband of 30-MHz. To ensure high signal quality with minimal degradation of performance, a 0.1-dB gain flatness should be at least 7x the passband frequency to minimize group variations—requiring 210-MHz frequency flatness from the amplifier. High slew rates ensure there is minimal distortion of the video signal. Component video and RGB video signals require fast transition times and fast settling times to keep a high signal quality. The THS8135, for example, is a 240-MSPS video digital-to-analog converter (DAC) and has a transition time approaching 4 ns. The THS3201 is a perfect candidate for interfacing the output of such high-performance video components.



Figure 58. Video Distribution Amplifier Application

#### **ADC DRIVER APPLICATION**

The THS3201 can be used as a high-performance ADC driver in applications like radio receiver IF stages, and test and measurement devices. All high-performance ADCs have differential inputs. The THS3201 can be used in conjunction with a transformer as a drive amplifier in these applications. Figure 59 and Figure 60 show two different approaches.

In Figure 59, a transformer is used after the amplifier to convert the signal to differential. The advantage of this approach is fewer components are required.  $R_{\text{OUT}}$  and  $R_{\text{T}}$  are required for impedance matching the transformer.



Figure 59. Differential ADC Driver Circuit 1

In Figure 60, a transformer is used before two amplifiers to convert the signal to differential. The two amplifiers then amplify the differential signal. The advantage to this approach is each amplifier is required to drive half the voltage as before.  $R_{\mathsf{T}}$  is used to impedance match the transformer.

SLOS416C-JUNE 2003-REVISED JUNE 2009





Figure 60. Differential ADC Driver Circuit 2

It is almost universally recommended to use a resistor and capacitor between the op amp output and the ADC input as shown in both figures.

This resistor-capacitor (RC) combination has multiple functions:

- The capacitor is a local charge reservoir for ADC
- · The resistor isolates the amplifier from the ADC
- · In conjunction, they form a low-pass noise filter

During the sampling phase, current is required to charge the ADC input sampling capacitors. By placing external capacitors directly at the input pins, most of the current is drawn from them. They are seen as a very low impedance source. They can be thought of as serving much the same purpose as a power-supply bypass capacitor to supply transient current, with the amplifier then providing the bulk charge.

Typically, a low-value capacitor in the range of 10 pF to 100 pF provides the required transient charge reservoir.

The capacitance and the switching action of the ADC is one of the worst loading scenarios that a high-speed amplifier encounters. The resistor provides a simple means of isolating the associated phase shift from the feedback network and maintaining the phase margin of the amplifier.

Typically, a low value resistor in the range of 10  $\Omega$  to 100  $\Omega$  provides the required isolation. Together, the R and C form a real pole in the s-plane located at the frequency:

$$f_P = \frac{1}{2\pi RC}$$

Placing this pole at about 10x the highest frequency of interest ensures it has no impact on the signal. Since the resistor is typically a small value, it is very bad practice to place the pole at (or very near) frequencies of interest. At the pole frequency, the amplifiers sees a load with a magnitude of:

$$\sqrt{2}$$
 xR

If R is only 10  $\Omega$ , the amplifier is very heavily loaded above the pole frequency, and generates excessive distortion.

#### DAC DRIVER APPLICATION

The THS3201 can be used as a high-performance DAC output driver in applications like radio transmitter stages and arbitrary waveform generators. All high-performance DACs have differential current outputs. Two THS3201s can be used as a differential drive amplifier in these applications, as shown in Figure 61.

 $R_{\text{PU}}$  on the DAC output is used to convert the output current to voltage. The 24.9- $\Omega$  resistor and 47-pF capacitor between each DAC output and the op amp input is used to reduce the images generated at multiples of the sampling rate. The values shown form a pole at 136 MHz.  $R_{\text{OUT}}$  sets the output impedance of each amplifier.



Figure 61. Differential DAC Driver Circuit



SLOS416C-JUNE 2003-REVISED JUNE 2009

# PRINTED CIRCUIT BOARD LAYOUT TECHNIQUES FOR OPTIMAL PERFORMANCE

Achieving optimum performance with high frequency amplifier-like devices in the THS3201 requires careful attention to board layout parasitic and external component types.

Recommendations that optimize performance include:

- Minimize parasitic capacitance to any power or ground plane for the negative input and output pins by voiding the area directly below these pins and connecting traces and the feedback path. Parasitic capacitance on the output and negative input pins can cause instability. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins and the feedback path. Otherwise, ground and power planes should be unbroken elsewhere on the board.
- Minimize the distance (<0.25") from the power-supply pins to high frequency 0.1-µF and 100 pF decoupling capacitors. At the device pins, the ground and power-plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. Larger (6.8 µF or more) tantalum decoupling capacitors, effective at lower frequency, should also be used on the main supply pins. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the printed circuit board (PCB). The primary goal is to minimize the impedance seen in the differential-current return paths. For driving differential loads with the THS3201, adding a capacitor between the power-supply pins improves 2nd order harmonic distortion performance. This also minimizes the current loop formed by the differential drive.
- Careful selection and placement of external components preserve the high-frequency performance of the THS3201. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Again, keep their leads and PCB trace length as short as possible. Never use wirebound type resistors in a high frequency application. Since the output pin and inverting input pins are the most sensitive to parasitic capacitance, always position the feedback and series output resistors, if any, as close as possible to the inverting input pins and output pins. Other network components, such as input termination resistors, should be placed close to the gain-setting resistors. Even

- with a low parasitic capacitance shunting the external resistors, excessively high resistor values can create significant time constants that can degrade performance. Good axial metal-film or surface-mount resistors have approximately 0.2 pF in shunt with the resistor. For resistor values >2.0 k $\Omega$  this parasitic capacitance can add a pole and/or a zero that can affect circuit operation. Keep resistor values as low as possible, consistent with load driving considerations.
- Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50 mils to 100 mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and determine if isolation resistors on the outputs are necessary. Low parasitic capacitive loads (< 4 pF) may not need an R<sub>S</sub> since the THS3201 is nominally compensated to operate with a 2-pF parasitic load. Higher parasitic capacitive loads without an Rs are allowed as the signal gain increases (increasing the unloaded phase margin). If a long trace is required, and the 6-dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques).
- A 50-Ω environment is not necessary onboard, and in fact, a higher impedance environment improves distortion as shown in the distortion versus load plots. With a characteristic board trace impedance based on board material and trace dimensions, a matching series resistor into the trace from the output of the THS3201 is used as well as a terminating shunt resistor at the input of the destination device.

Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device: this total effective impedance should be set to match the trace impedance. If the 6-dB attenuation of a doubly-terminated transmission un-acceptable, long trace can be а series-terminated at the source end only. Treat the trace as a capacitive load in this case. This does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there is some signal attenuation due to the voltage divider formed by the series output into the terminating impedance.

SLOS416C-JUNE 2003-REVISED JUNE 2009



Socketing a high-speed part like the THS3201 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the THS3201 parts directly onto the board.

#### **PowerPAD DESIGN CONSIDERATIONS**

The THS3201 is available in a thermally-enhanced PowerPAD family of packages. These packages are constructed using a downset leadframe upon which the die is mounted [see Figure 62(a) and Figure 62(b)]. This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package [see Figure 62(c)]. Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad.

The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad can also be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat dissipating device.

The PowerPAD package represents a breakthrough in combining the small area and ease of assembly of surface-mount with the, heretofore, awkward mechanical methods of heatsinking.



Figure 62. Views of Thermally-Enhanced Package

Although there are many ways to properly heatsink the PowerPAD package, the following steps illustrate the recommended approach.



Figure 63. DGN PowerPAD PCB Etch and Via Pattern

#### **PowerPAD PCB LAYOUT CONSIDERATIONS**

- 1. Prepare the PCB with a top side etch pattern as shown in Figure 63. There should be etch for the leads as well as etch for the thermal pad.
- 2. Place five holes in the area of the thermal pad. These holes should be 10 mils in diameter. Keep them small so that solder wicking through the holes is not a problem during reflow.
- 3. Additional vias may be placed anywhere along the thermal plane outside of the thermal pad area. This helps dissipate the heat generated by the THS3201 IC. These additional vias may be larger than the 10-mil diameter vias directly under the thermal pad. They can be larger because they are not in the thermal pad area to be soldered so that wicking is not a problem.
- 4. Connect all holes to the internal ground plane.
- 5. When connecting these holes to the ground plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore. the holes under the THS3201 package PowerPAD should make connection to the internal ground plane with a complete connection around the entire circumference of the plated-through hole.
- 6. The top-side solder mask should leave the terminals of the package and the thermal pad area with its five holes exposed. The bottom-side solder mask should cover the five holes of the thermal pad area. This prevents solder from

Submit Documentation Feedback

SLOS416C-JUNE 2003-REVISED JUNE 2009

being pulled away from the thermal pad area during the reflow process.

- Apply solder paste to the exposed thermal pad area and all of the IC terminals.
- 8. With these preparatory steps in place, the IC is simply placed in position and run through the solder reflow operation as any standard surface-mount component. This results in a part that is properly installed.

## POWER DISSIPATION AND THERMAL CONSIDERATIONS

To maintain maximum output capabilities, the THS3201 does not incorporate automatic thermal shutoff protection. The designer must take care to ensure that the design does not violate the absolute maximum junction temperature of the device. Failure may result if the absolute maximum junction temperature of +150°C is exceeded. For best performance, design for a maximum junction temperature of +125°C. Between +125°C and +150°C, damage does not occur, but the performance of the amplifier begins to degrade.

The thermal characteristics of the device are dictated by the package and the PCB. Maximum power dissipation for a given package can be calculated using the following formula.

$$P_{DMax} = \frac{T_{Max} - T_{A}}{\theta}$$

#### Where:

- P<sub>DMax</sub> is the maximum power dissipation in the amplifier (W)
- T<sub>Max</sub> is the absolute maximum junction temperature (°C)
- T<sub>A</sub> is the ambient temperature (°C)
- $\theta_{JA} = \theta_{JC} + \theta_{CA}$
- θ<sub>JC</sub> is the thermal coefficient from the silicon junctions to the case (°C/W)
- θ<sub>CA</sub> is the thermal coefficient from the case to the ambient air (°C/W)

For systems where heat dissipation is more critical, the THS3201 is offered in an 8-pin MSOP with PowerPAD and also available in the SOIC-8 PowerPAD package, offering even better thermal performance. The thermal coefficients for the PowerPAD packages are substantially improved over the traditional SOIC. Maximum power dissipation levels are depicted in the graph for the available packages. The data for the PowerPAD packages assume a board layout that follows the PowerPAD layout guidelines referenced above and detailed in the PowerPAD application note number SLMA002. The following graph also illustrates the effect of not soldering the PowerPAD to a PCB. The thermal impedance increases substantially which may cause serious heat and performance issues. Be sure to always solder the PowerPAD to the PCB for optimum performance.



Results are With No Air Flow and PCB Size = 3"x3"  $\theta_{JA} = 58.4^{\circ}$ C/W for 8-Pin MSOP w/PowerPad (DGN)  $\theta_{JA} = 98^{\circ}$ C/W for 8-Pin SOIC High Test PCB (D)  $\theta_{JA} = 158^{\circ}$ C/W for 8-Pin MSOP w/PowerPad w/o Solder

Figure 64. Maximum Power Dissipation vs Ambient Temperature

When determining whether or not the device satisfies the maximum power dissipation requirement, it is important to not only consider quiescent power dissipation, but also dynamic power dissipation. Often times, this is difficult to quantify because the signal pattern is inconsistent, but an estimate of the RMS power dissipation can provide visibility into a possible problem.



#### **DESIGN TOOLS**

## **Evaluation Fixture, Spice Models, and Applications Support**

Texas Instruments is committed to providing its customers with the highest quality of applications support. To support this goal an evaluation board has been developed for the THS3201 operational amplifier. The board is easy to use, allowing for straightforward evaluation of the device. The evaluation board can be ordered through the Texas Instruments web site at <a href="https://www.ti.com">www.ti.com</a>, or through your local Texas Instruments sales representative. The schematic diagram, board layers, and bill of materials of the evaluation boards are provided below.



\*Does Not Apply to the THS3201



Figure 65. THS3201 EVM Circuit Configuration

Figure 66. THS3201 EVM Board Layout (Top Layer)

**■** C6

GND

TEXAS INSTRUMENTS THS3201DGN EVM EDGE # 6450764



Figure 67. THS3201 EVM Board Layout (Second Layer, Ground)



Figure 68. THS3201 EVM Board Layout (Third Layer, Power)



Figure 69. THS3201 EVM Board Layout (Bottom Layer)

SLOS416C-JUNE 2003-REVISED JUNE 2009



#### Table 2. Bill of Materials (1)

|      |                                          | THS32    | 01DGN EVM  |                 |                               |
|------|------------------------------------------|----------|------------|-----------------|-------------------------------|
| ITEM | DESCRIPTION                              | SMD SIZE | REF DES    | PCB<br>QUANTITY | MANUFACTURER'S<br>PART NUMBER |
| 1    | Bead, ferrite, 3 A, 80 Ω                 | 1206     | FB1, FB2   | 2               | (Steward) HI1206N800R-00      |
| 2    | Cap, 22 μF, tanatalum, 25 V, 10%         | D        | C1, C2     | 2               | (AVX) TAJD226K025R            |
| 3    | Cap, 100 pF, ceramic, 5%, 150 V          | AQ12     | C4, C5     | 2               | (AVX) AQ12EM101JAJME          |
| 4    | Cap, 0.1 μF, ceramic, X7R, 50 V          | 0805     | C3, C6     | 2               | (AVX) 08055C104KAT2A          |
| 6    | Open                                     | 0805     | R7         | 1               |                               |
| 7    | Resistor, 49.9 Ω, 1/8 W, 1%              | 0805     | R6         | 1               | (Phycomp) 9C08052A49R9FKHFT   |
| 9    | Resistor, 768 Ω, 1/8 W, 1%               | 0805     | R3, R5     | 2               | (Phycomp) 9C08052A7680FKHFT   |
| 10   | Open                                     | 1206     | C7, C8     | 2               |                               |
| 11   | Resistor, 0 Ω, 1/4 W, 1%                 | 1206     | R2         | 1               | (KOA) RK73Z2BLTD              |
| 12   | Resistor, 49.9 Ω, 1/4 W, 1%              | 1206     | R4         | 1               | (Phycomp) 9C12063A49R9FKRFT   |
| 13   | Test point, black                        |          | TP1        | 1               | (Keystone) 5001               |
| 14   | Open                                     |          | J8, J9     | 2               |                               |
| 15   | Jack, Banana Receptance, 0.25" dia. hole |          | J5, J6, J7 | 3               | (HH Smith) 101                |
| 16   | Connector, edge, SMA PCB jack            |          | J1, J2, J4 | 3               | (Johnson) 142-0701-801        |
| 17   | Standoff, 4-40 hex, 0.625" length        |          |            | 4               | (Keystone) 1804               |
| 18   | Screw, Phillips, 4-40, .250"             |          |            | 4               | SHR-0440-016-SN               |
| 19   | IC, THS3201                              |          | U1         | 1               | (TI) THS3201DGN               |
| 20   | Board, printed circuit                   |          |            | 1               | (TI) Edge # 6447972 Rev.A     |

<sup>(1)</sup> The components shown in the BOM were used in test by TI.

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This is particularly true for video and R<sub>F</sub>-amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. A SPICE model for the THS3201 family of devices is available through the Texas Instruments web site (www.ti.com). The Product Information Center (PIC) is available for design assistance and detailed product information. These models do a good job of predicting small-signal ac and transient performance under a wide variety of operating conditions. They are not intended to model the distortion characteristics of the amplifier, nor do they attempt to distinguish between the package types in their small-signal ac performance. Detailed information about what is and is not modeled is contained in the model file itself.

#### ADDITIONAL REFERENCE MATERIAL

- PowerPAD Made Easy, application brief (SLMA004)
- PowerPAD Thermally Enhanced Package, technical brief (SLMA002)
- Voltage Feedback vs Current-Feedback Amplifiers (SLVA051)
- Current-Feedback Analysis and Compensation (SLOA021)
- Current-Feedback Amplifiers: Review, Stability, and Application (SBOA081)
- Effect of Parasitic Capacitance in Op Amp Circuits (SLOA013)

Submit Documentation Feedback



SLOS416C-JUNE 2003-REVISED JUNE 2009

#### **EVM WARNINGS AND RESTRICTIONS**

It is important to operate this EVM within the input voltage and the output voltage ranges as specified in the table below.

| Input Range, V <sub>S</sub>  | 6.6 V (±3.3V) to 16.5V (±8.25V)             |
|------------------------------|---------------------------------------------|
| Input Range, V <sub>I</sub>  | NOT TO EXCEED: Power-Supply Voltage Applied |
| Output Range, V <sub>O</sub> | NOT TO EXCEED: Power-Supply Voltage Applied |

Exceeding the specified input range may cause unexpected operation and/or irreversible damage to the EVM. If there are questions concerning the input range, please contact a TI field representative prior to connecting the input power.

Applying loads outside of the specified output range may result in unintended operation and/or possible permanent damage to the EVM. Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative.

During normal operation, some circuit components may have case temperatures greater than +125°C. The EVM is designed to operate properly with certain components above +125°C as long as the input and output ranges are maintained. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors. These types of devices can be identified using the EVM schematic located in the EVM User's Guide. When placing measurement probes near these devices during operation, please be aware that these devices may be very warm to the touch.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright 2008, Texas Instruments Incorporated

Product Folder Link(s): THS3201

SLOS416C-JUNE 2003-REVISED JUNE 2009

www.ti.com

### **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Revision B (March 2008) to Revision C                  | Page |
|----|--------------------------------------------------------------------|------|
| •  | Changed 5-V Step to 10-V Step in second bullet of Features list    | 1    |
| •  | Deleted lead temperature row from Absolute Maximum Ratings table   | 2    |
| Cł | hanges from Revision A (January, 2004) to Revision B               | Page |
| •  | Updated document format                                            | 1    |
| •  | Updated Features, Applications, and Description sections           | 1    |
| •  | Updated Package/Ordering Information                               | 3    |
| •  | Changed ±7.5-V slew rate typical values                            | 4    |
| •  | Changed ±7.5-V rise and fall time typical values                   |      |
| •  | Changed ±7.5-V 2nd-order harmonic typical values                   | 4    |
| •  | Changed ±7.5-V 3rd-order harmonic typical values                   | 4    |
| •  | Deleted ±7.5-V 3rd-order intermodulation distortion specifications | 4    |
| •  | Changed ±5-V slew rate typical values                              | 6    |
| •  | Changed ±5-V rise and fall time typical values                     |      |
| •  | Changed ±5-V 2nd-order harmonic typical values                     | 6    |
| •  | Changed ±5-V 3rd-order harmonic typical values                     |      |
| •  | Deleted ±5-V 3rd-order intermodulation distortion specifications   | 6    |
| •  | Added Figure 9 through Figure 17; updated Figure 25                | 8    |
| •  | Added Figure 40 through Figure 48; added Figure 51                 |      |
| •  | Deleted Power Supply section                                       |      |

www.ti.com 29-Jun-2023

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |         |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| THS3201D         | NRND    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 3201                 |         |
| THS3201DBVT      | NRND    | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | BEO                  |         |
| THS3201DBVTG4    | LIFEBUY | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | BEO                  |         |
| THS3201DGN       | NRND    | HVSSOP       | DGN                | 8    | 80             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | BEN                  |         |
| THS3201DGNR      | NRND    | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | BEN                  |         |
| THS3201DR        | NRND    | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 3201                 |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

## PACKAGE OPTION ADDENDUM

www.ti.com 29-Jun-2023

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF THS3201:

● Enhanced Product : THS3201-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| THS3201DBVT | SOT-23          | DBV                | 5 | 250  | 180.0                    | 9.0                      | 3.15       | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| THS3201DGNR | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| THS3201DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| THS3201DBVT | SOT-23       | DBV             | 5    | 250  | 182.0       | 182.0      | 20.0        |
| THS3201DGNR | HVSSOP       | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| THS3201DR   | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

#### **TUBE**



#### \*All dimensions are nominal

| Device   | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| THS3201D | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |

3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



## PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **PACKAGE OUTLINE**

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated