

OBSOLETE PRODUCT
NO RECOMMENDED REPLACEMENT
Contact our Technical Support Center at
Contact our Technical Support Center at
Close
1-888-INTERSIL or www.intersil.com/tsc

82C284

Clock Generator and Ready Interface for 80C286 Processors

June 2004

## **Features**

- Generates System Clock for 80C286 Processors
- Generates System Reset Output from Schmitt Trigger Input
  - Improved Hysteresis
- Uses Crystal or External Signal for Frequency Source
- Dynamically Switchable between Two Input Frequencies
- Provides Local READY and MULTIBUS

  <sup>®</sup> READY

  Synchronization
- Static CMOS Technology
- Single +5V Power Supply
- · Available in 18 Lead CerDIP Package

# Description

The Intersil 82C284 is a clock generator/driver which provides clock signals for 80C286 processors and support components. It also contains logic to supply READY to the CPU from either asynchronous or synchronous sources and synchronous RESET from an asynchronous input with hysteresis.

## Part # Information

| PART NUMBER | TEMP. RANGE    | PACKAGE      | PKG.<br>NO. |
|-------------|----------------|--------------|-------------|
| CD82C284-12 | 0°C to +70°C   | 18 Ld CERDIP | F18.3       |
| ID82C284-10 | -40°C to +85°C | 18 Ld CERDIP | F18.3       |
| ID82C284-12 | -40°C to +85°C | 18 Ld CERDIP | F18.3       |

## **Pinout**

#### 82C284 (CERDIP) TOP VIEW



# Functional Diagram



# 82C284

**Pin Description** The following pin function descriptions are for the 82C284 clock generator.

| PIN<br>SYMBOL   | NUMBER | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                               |
|-----------------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK             | 10     | 0    | SYSTEM CLOCK: the signal used by the processor and support devices which must be synchronous with the processor. The frequency of the CLK output has twice the desired internal processor clock frequency. CLK can drive both TTL and CMOS level inputs.                                                                                                                  |
| F/C             | 6      | I    | FREQUENCY/CRYSTAL SELECT: this pin selects the source for the CLK output. When there is a LOW level on this input, the internal crystal oscillator drives CLK. When there is a HIGH level on F/O, the EFI input drives the CLK input. This pin can be dynamically switched, which allows changing the processor CLK frequency while running for low-power operation, etc. |
| X1, X2          | 7, 8   | I    | CRYSTAL IN: the pin stop which parallel resonant, fundamental mode crystal is attached for the in ternal oscillator. When $F/\overline{C}$ is LOW, the internal oscillator will drive the CLK output at the crystal frequency. The crystal frequency must be twice the desired internal processor clock frequency.                                                        |
| EFI             | 5      | I    | EXTERNAL FREQUENCY IN: drives CLK when the F/C input is HIGH. The EFI input frequency must be twice the desired internal processor clock frequency.                                                                                                                                                                                                                       |
| PCLK            | 13     | 0    | PERIPHERAL CLOCK: the output which provides a 50% duty cycle clock with one-half the frequen cy of CLK. PCLK will be in phase with the internal processor clock following the first bus cycle after the processor has been reset.                                                                                                                                         |
| ARDYEN          | 17     | I    | ASYNCHRONOUS READY ENABLE: an active LOW input which qualifies the ARDY input.  ARDYEN selects ARDY as the source of READY for the current bus cycle. Inputs to ARDYEN may be applied asynchronously to CLK. Setup and hold times are given to assure a guaranteed response to synchronous outputs.                                                                       |
| ARDY            | 1      | I    | ASYNCHRONOUS READY: an active LOW input used to terminate the current bus cycle. The ARDY input is qualified by ARDYEN. Inputs to ARDY may be applied asynchronously to CLK. Setup and hold times are given to assure a guaranteed response to synchronous outputs.                                                                                                       |
| SRDYEN          | 3      | I    | SYNCHRONOUS READY ENABLE: an active LOW input which qualifies \$\overline{SRDY}\$. \$\overline{SRDY}\$ selects \$\overline{SRDY}\$ as the source for \$\overline{READY}\$ to the CPU for the current bus cycle. Setup and hold time must be satisfied for proper operation.                                                                                               |
| SRDY            | 2      | I    | SYNCHRONOUS READY: an active LOW input used to terminate the current bus cycle. The \$\overline{SRDY}\$ input is qualified by the \$\overline{SRDYEN}\$ input. Setup and hold time must be satisfied for proper operation                                                                                                                                                 |
| READY           | 4      | 0    | READY: an active LOW output which signals to the processor that the current bus cycle is to be completed. The SRDY SRDYEN, ARDY, ARDYEN, S1, S0, and RES inputs control READY as explained later in the READY generator section. READY is an open drain output requiring an external pull-up resistor.                                                                    |
| <u>S0, S1</u>   | 15,16  | I    | STATUS: these inputs prepare the 82C284 for a subsequent bus cycle. \$\overline{S0}\$ and \$\overline{S1}\$ synchronize PCLK to the internal processor clock and control READY. Setup and hold times must be satisfied for proper operation                                                                                                                               |
| RESET           | 12     | 0    | RESET: an active HIGH output which is derived from the RES input RESET is used to force the system into an initial state. When RESET is active, READY will be active (LOW).                                                                                                                                                                                               |
| RES             | 11     | I    | RESET IN: an active LOW input which generates the system reset signal (RESET). Signals to RES may be applied asynchronously to CLK. A Schmitt trigger input is provided on RES, so that an RC circuit can be used to provide a time delay. Setup and hold times are given to assure a guaranteed response to synchronous inputs.                                          |
| V <sub>CC</sub> | 18     |      | SYSTEM POWER: The +5V Power Supply Pin. A $0.1\mu F$ capacitor between $V_{CC}$ and GND is recommended for decoupling.                                                                                                                                                                                                                                                    |
| GND             | 9      |      | SYSTEM GROUND: 0V                                                                                                                                                                                                                                                                                                                                                         |

# Functional Description

#### Introduction

The 82C284 generates the clock, ready, and reset signals required for 80C286 processors and support components. The 82C284 is packaged in an 18-pin DIP and contains a crystal controlled oscillator, clock generator, peripheral clock generator, MULTIBUS® ready synchronization logic, and system reset generation logic.

#### **Clock Generator**

The CLK output provides the basic timing control for an 80C286 system. CLK has output characteristics sufficient to drive CMOS devices. CLK is generated by either an internal crystal oscillator, or an external source as selected by the  $F/\overline{C}$  input pin. When  $F/\overline{C}$  is LOW, the crystal oscillator drives the CLK output. When  $F/\overline{C}$  is HIGH, the EFI input drives the CLK output.

The  $F/\overline{C}$  pin on the Intersil 82C284 is dynamically switchable. This allows the CLK frequency to the processor to be changed from one frequency to another in a running system. With this feature, a system can be designed which operates at maximum speed when needed, and then dynamically switched to a lower frequency to implement a low-power mode. The lower frequency can be anything down to, but excluding, DC. The following 3 conditions apply when dynamically switching the  $F/\overline{C}$  pin (see Figure 1):

1) The CLK is stretched in the low portion of the  $\phi 2$  phase of its cycle during transition from one CLK frequency to the other (see Waveforms).

- When switching CLK frequency sources, there is a maximum transition latency of 2.5 clock cycles of the frequency being switched to, from the time CLK freezes low, until CLK restarts at the new frequency (see Waveforms).
- The maximum latency from the time F/C is dynamically switched, to the time CLK freezes low, is 4 CLK cycles (see Waveforms).

The following steps describe the sequence of events that transpire when F/C is dynamically switched:

- A) F/C switched from high (using EFI input) to low (using the crystal input X1 see Figure 1A).
  - 1) The state of F/C is sampled when both CLK and PCLK are high until a change is detected.
  - 2) On the second following falling edge of PCLK, CLK is frozen low.
  - 3) CLK restarts at the crystal frequency on the rising edge of XI, after the second falling edge of X1.
- B) F/C switched from low (using the crystal input XI) to high (using the EFI input see Figure 1B).
  - 1) The state of F/C is sampled when both CLK and PCLK are high until a change is detected.
  - On the second following falling edge of PCLK, CLK is frozen low.
  - 3) CLK restarts at the EFI input frequency on the falling edge of EFI after the second rising edge of EFI.



FIGURE 1A. F/C SWITCHED FROM HIGH (USING EFI INPUT) TO LOW (USING THE CRYSTAL INPUT X1)



FIGURE 1B. F/C SWITCHED FROM LOW (USING THE CRYSTAL INPUT X1) TO HIGH (USING THE EFI INPUT)
FIGURE 1. DYNAMICALLY SWITCHING THE F/C PIN

The 82C284 provides a second clock output, PCLK, for peripheral devices. PCLK is CLK divided by two. PCLK has a duty cycle of 50% and CMOS output drive characteristics. PCLK is normally synchronized to the internal processor clock.

After reset, the PCLK signal may be out of phase with the internal processor clock. The  $\overline{S1}$  and  $\overline{S0}$  signals of the first bus cycle are used to synchronize PCLK to the internal processor clock. The phase of the PCLK output changes by extending its HIGH time beyond one system clock (see waveforms). PCLK is forced HIGH whenever either  $\overline{S0}$  or  $\overline{S1}$  were active (LOW) for the two previous CLK cycles. PCLK continues to oscillate when both  $\overline{S0}$  and  $\overline{S1}$  are HIGH.

Since the phase of the internal processor clock will not change except during reset, the phase of PCLK will not change except during the first bus cycle after reset.

## Oscillator

The oscillator circuit of the 82C284 is a linear Pierce oscillator which requires an external parallel resonant, fundamental mode, crystal. The output of the oscillator is internally buffered. The crystal frequency chosen should be twice the required internal processor clock frequency. The crystal should have a typical load capacitance of 32pF.

X1 and X2 are the oscillator crystal connections. For stable operation of the oscillator, two loading capacitors are recommended, as shown in Table 1. The sum of the board capacitance and loading capacitance should equal the values shown. It is advisable to limit stray board capacitances (not including the effect of the loading capacitors or crystal capacitance) to less than 10pF between the X1 and X2 pins. Decouple  $V_{CC}$  and GND as close to the 82C284 as possible with a  $0.1\mu F$  polycarbonate capacitor.

TABLE 1. 82C284 CRYSTAL LOADING CAPACITANCE VALUES

| CRYSTAL<br>FREQUENCY | CI<br>CAPACITANCE<br>(PIN 7) | C2<br>CAPACITANCE<br>(PIN 8) |
|----------------------|------------------------------|------------------------------|
| 1MHz to 8MHz         | 60pF                         | 40pF                         |
| 8MHz to 20MHz        | 25pF                         | 15pF                         |
| 20MHz to 25MHz       | 15pF                         | 15pF                         |

#### **CLK Termination**

Due to the CLK output having a very fast rise and fall time, it is recommended to properly terminate the CLK line at frequencies above 10MHz to avoid signal reflections and ringing. Termination is accomplished by inserting a small resistor (typically 10-74 $\Omega$ ) in series with the output, as shown in Figure 2. This is known as series termination. The resistor value plus the circuit output impedance (approximately  $25\Omega$ ) should be made equal to the impedance of the transmission line.



FIGURE 2. SERIES TERMINATION

## **Reset Operation**

The reset logic provides the RESET output to force the system into a known, initial state. When the  $\overline{\text{RES}}$  input is active (LOW), the RESET output becomes active (HIGH),  $\overline{\text{RES}}$  is synchronized internally at the falling edge of CLK before generating the RESET output (see waveforms). Synchronization of the  $\overline{\text{RES}}$  input introduces a one or two CLK delay before affecting the RESET Output.

At power up, a system does not have a stable  $V_{CC}$  and CLK. To prevent spurious activity,  $\overline{RES}$  should be asserted until  $V_{CC}$  and CLK stabilize at their operating values. 80C286 processors and support components also require their RESET inputs be HIGH a minimum of 16 CLK cycles. An RC network, as shown in Figure 3, will keep  $\overline{RES}$  LOW long enough to satisfy both needs.

A Schmitt trigger input with hysteresis on  $\overline{RES}$  assures a single transition of RESET with an RC circuit on  $\overline{RES}$ . The hysteresis separates the input voltage level at which the circuit output switches from HIGH to LOW from the input voltage level at which the circuit output switches from LOW to HIGH. The  $\overline{RES}$  HIGH to LOW input transition voltage is lower than the  $\overline{RES}$ 

LOW to HIGH input transition voltage. As long as the slope of the  $\overline{\text{RES}}$  input voltage remains in the same direction (increasing or decreasing) around the  $\overline{\text{RES}}$  input transition voltage, the RESET output will make a single transition.



FIGURE 3. TYPICAL RC RES TIMING CIRCUIT

#### **Ready Operation**

The 82C284 accepts two ready sources for the system ready signal which terminates the current bus cycle. Either a synchronous (SRDY) or asynchronous ready (ARDY) source may be used. Each ready input has an enable (SRDYEN) and ARDYEN) for selecting the type of ready source required to terminate the current bus cycle. An address decoder would normally select one of the enable inputs.

READY is enabled (LOW), if either SRDY + SRDYEN = 0 or ARDY + ARDYEN = 0 when sampled by the 82C284 READY generation logic. READY will remain active for at least two CLK cycles.

The  $\overline{READY}$  output has an open-drain driver allowing other ready circuits to be wired with it, as shown in Figure 4. The  $\overline{READY}$  signal of an 80C286 system requires an external pull-up resistor. To force the  $\overline{READY}$  signal inactive (HIGH) at the start of a bus cycle, the  $\overline{READY}$  output floats when either  $\overline{S1}$  or  $\overline{S0}$  are sampled LOW at the falling edge of CLK. Two system clock periods are allowed for the pull-up resistor to pull the  $\overline{READY}$  signal to  $V_{IH}$ . When RESET is active,  $\overline{READY}$  is forced active one CLK later (see Waveforms).



FIGURE 4. RECOMMENDED CRYSTAL AND READY CONDITIONS

Figure 5 illustrates the operation of \$\overline{SRDY}\$ and \$\overline{SRDYEN}\$. These inputs are sampled on the falling edge of CLK when \$\overline{S1}\$ and \$\overline{S0}\$ are inactive and PCLK is HIGH. \$\overline{READY}\$ is forced active when both \$\overline{SRDY}\$ and \$\overline{SRDYEN}\$ are sampled as LOW.

Figure 6 shows the operation of  $\overline{ARDY}$  and  $\overline{ARDYEN}$  These inputs are sampled by an internal synchronizer at each falling edge of CLK. The output of the synchronizer is then sampled when PCLK is HIGH. If the synchronizer resolved both the  $\overline{ARDY}$  and  $\overline{ARDYEN}$  as active, the  $\overline{SRDY}$  and  $\overline{SRDYEN}$  inputs are ignored. Either  $\overline{ARDY}$  or  $\overline{ARDYEN}$  must be HIGH at the end of  $T_S$ , therefore, at least one wait state is required when using the  $\overline{ARDY}$  and  $\overline{ARDYEN}$  inputs as a basis for generating  $\overline{READY}$ .

 $\overline{\text{READY}}$  remains active until either  $\overline{\text{S1}}$  or  $\overline{\text{S0}}$  are sampled LOW, or the ready inputs are sampled as inactive.



## **Absolute Maximum Ratings**

### 

### **Thermal Information**

| Thermal Resistance $\theta_{JA}$ (o | $\theta_{CW} = \theta_{CW} = \theta_{CW}$ |
|-------------------------------------|-------------------------------------------|
| CERDIP Package 80                   | 0 20                                      |
| Gate Count                          | 200 Gates                                 |
| Junction Temperature                | +175 <sup>0</sup> C                       |
| Lead Temperature (Soldering, 10s)   | +300°C                                    |
| ESD Classification                  | Class 2                                   |

## **Operating Conditions**

| 1020204 | Operating Supply Voltage         +4.5V to +5.5V           EFI Rise Time (from 0.8V to 3.2V)         8ns (Max)           EFI Fall Time (from 3.2 to 0.8V)         8ns (Max) |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | Li i i ali i ilile (liotti 3.2 to 0.0 v)                                                                                                                                   |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

## **DC Electrical Specifications**

 $T_A = 0^{\rm O}$ C to +70°C (CD82C284);  $V_{\rm CC} = 5$ V  $\pm$  10%  $T_A = -40^{\rm O}$ C to +85°C (ID82C284)

| SYMBOL           | PARAMETER                       | MIN                  | MAX | UNITS | TEST CONDITIONS                                        |
|------------------|---------------------------------|----------------------|-----|-------|--------------------------------------------------------|
| V <sub>IL</sub>  | Input LOW Voltage               | -                    | 0.8 | ٧     | V <sub>CC</sub> = 4.5V                                 |
| V <sub>IH</sub>  | Input HIGH Voltage              | 2.2                  | -   | V     | V <sub>CC</sub> = 5.5V                                 |
| V <sub>IHC</sub> | EFI, F/C Input HIGH Voltage     | 3.2                  | -   | V     | V <sub>CC</sub> = 5.5V                                 |
| $V_{IHR}$        | RES HIGH Voltage                | V <sub>CC</sub> -0.8 | -   | V     | V <sub>CC</sub> = 5.5V                                 |
| V <sub>HYS</sub> | RES Input Hysteresis            | 0.5                  | -   | V     | V <sub>CC</sub> = 5.5V                                 |
| V <sub>OL</sub>  | RESET, PCLK Output LOW Voltage  | -                    | 0.4 | V     | $I_{OL} = 5mA$ , $V_{CC} = 4.5V$ , Note 2              |
| V <sub>OH</sub>  | RESET, PCLK Output HIGH Voltage | V <sub>CC</sub> -0.4 | -   | V     | $I_{OH}$ = -1mA, $V_{CC}$ = 4.5V, Note 2               |
| V <sub>OLR</sub> | READY Output LOW Voltage        | -                    | 0.4 | V     | I <sub>OL</sub> = 10mA, V <sub>CC</sub> = 4.5V, Note 2 |
| V <sub>OLC</sub> | CLK Output LOW Voltage          | -                    | 0.4 | V     | $I_{OL} = 5mA$ , $V_{CC} = 4.5V$ , Note 2              |
| V <sub>OHC</sub> | CLK Output HIGH Voltage         | V <sub>CC</sub> -0.4 | -   | V     | $I_{OH}$ = -5mA, $V_{CC}$ = 4.5V, Note 2               |
| I <sub>IL</sub>  | Input Leakage Current           | -10                  | 10  | μΑ    | $V_{IN} = V_{CC}$ or GND, $V_{CC} = 5.5V$              |
| ICCOP            | Active Power Supply Current     | -                    | 60  | mA    | 82C284-12 (Note 1)                                     |
|                  |                                 | -                    | 48  | mA    | 82C284-10 (Note 1)                                     |

#### NOTES:

- 1.  $I_{CCOP}$  measured at 10MHz for 82C284-10 and at 12.5MHz for the 82C284-12.  $V_{IN}$  = GND or  $V_{CC}$ ,  $V_{CC}$  = 5.5V outputs unloaded.
- 2. Interchanging of force and sense conditions is permitted.

# **AC Electrical Specifications**

 $T_A = 0^{\circ}\text{C to } +70^{\circ}\text{C (CD82C284)}; V_{CC} = 5\text{V} \pm 10\%$ 

 $T_A = -40^{\circ}C$  to  $+85^{\circ}C$  (ID82C284)

AC Timings are Referenced to 0.8V and 2.0V Points of the Signals as Illustrated in Waveforms, Unless Otherwise Noted.

|        |                                             | 10MHz |     | 12.5MHz |     |      |                                |
|--------|---------------------------------------------|-------|-----|---------|-----|------|--------------------------------|
| SYMBOL | PARAMETER                                   | MIN   | MAX | MIN     | MAX | UNIT | TEST CONDITIONS                |
| t1     | EFI LOW Time                                | 20    | -   | 16      | -   | ns   | At V <sub>CC</sub> /2 (Note 8) |
| t2     | EFI HIGH Time                               | 20    | -   | 20      | -   | ns   | At V <sub>CC</sub> /2 (Note 8) |
| 5A     | Status Setup Time for Status Going Active   | 20    | -   | 18      | -   | ns   |                                |
| 5B     | Status Setup Time for Status Going Inactive | 20    | -   | 16      | -   | ns   |                                |

### **AC Electrical Specifications**

 $T_A = 0^{\circ}\text{C to } +70^{\circ}\text{C (CD82C284)}; V_{CC} = 5\text{V} \pm 10\%$  (Continued)

 $T_A = -40^{\circ}C \text{ to } +85^{\circ}C \text{ (ID82C284)}$ 

AC Timings are Referenced to 0.8V and 2.0V Points of the Signals as Illustrated in Waveforms, Unless Otherwise Noted.

|        |                           | 101     | ИHz | 12.5    | 12.5MHz |      |                                         |
|--------|---------------------------|---------|-----|---------|---------|------|-----------------------------------------|
| SYMBOL | PARAMETER                 | MIN     | MAX | MIN     | MAX     | UNIT | TEST CONDITIONS                         |
| t6     | Status Hold Time          | 1       | -   | 1       | -       | ns   |                                         |
| t7     | F/C Setup Time            | 15      | -   | 15      | -       |      |                                         |
| t8     | F/C Hold Time             | 15      | -   | 15      | -       |      |                                         |
| t9     | SRDY or SRDYEN Setup Time | 15      | -   | 15      | -       | ns   |                                         |
| t10    | SRDY or SRDYEN Hold Time  | 2       | -   | 2       | -       | ns   |                                         |
| t11    | ARDY or ARDYEN Setup Time | 5       | -   | 5       | -       | ns   | (Note 3)                                |
| t12    | ARDY or ARDYEN Hold Time  | 30      | -   | 25      | -       | ns   | (Note 3)                                |
| t13    | RES Setup Time            | 20      | -   | 18      | -       | ns   | (Notes 3, 7)                            |
| t14    | RES Hold Time             | 10      | -   | 8       | -       | ns   | (Notes 3, 7)                            |
| t16    | CLK Period                | 50      | -   | 40      | -       |      |                                         |
| t17    | CLK LOW Time              | 12      | -   | 11      | -       | ns   | (Notes 2, 6)                            |
| t18    | CLK HIGH Time             | 16      | -   | 13      | -       | ns   | (Notes 2, 6)                            |
| t21    | READY Inactive Delay      | 5       | -   | 5       | -       | ns   | At 0.8V (Note 4), Test Condition 2      |
| t22    | READY Active Delay        | -       | 24  | -       | 18      | ns   | At 0.8V (Note 4)                        |
| t23    | PCLK Delay                | -       | 20  | -       | 16      | ns   | C <sub>L</sub> = 75pF, Test Condition 1 |
| t24    | RESET Delay               | -       | 27  | -       | 26      | ns   | C <sub>L</sub> = 75pF, Test Condition 3 |
| t25    | PCLK LOW Time             | t16 -10 | -   | t16 -10 | -       | na   | C <sub>L</sub> = 75pF (Note 5)          |
| t26    | PCLK HIGH Time            | t16 -10 | -   | t16 -10 | -       | ns   | C <sub>L</sub> = 75pF (Note 5)          |

## NOTES:

- 1.  $V_{CC}$  = 4.5V and 5.5V unless otherwise specified. CLK loading:  $C_L$  = 100pF.
- 2. With the internal crystal oscillator using recommended crystal and capacitive loading; or with the EFI input meeting specifications t<sub>1</sub> and t<sub>2</sub>. The recommended crystal loading for CLK frequencies of 8MHz to 20MHz are 25pF from pin X1 to ground, and 15pF from pin X2 to ground; for CLK frequencies from 20MHz to 25MHz the recommended loading is 15pF from pin X1 to GND. These recommended values are +5pF and include all stray capacitance. Decouple V<sub>CC</sub> and GND as close to the 82C284 as possible.
- 3. This is an asynchronous input. This specification is given for testing purposes only, to assure recognition at a specific CLK edge.
- 4. The pull-up resistor value for the  $\overline{\text{READY}}$  pin is  $620\Omega$  with the rated 150pF load.
- 5. t<sub>16</sub> refers to any allowable CLK period.
- 6. When using a crystal with the recommended capacitive loading, CLK output HIGH and LOW times are guaranteed to meet 80C286 requirements.
- 7. Measured from 1.0V on the CLK to 0.8V on the RES waveform for RES waveform for RES active and to 4.2V on the RES waveform for RES inactive.
- 8. Input test waveform characteristics:  $V_{IL} = 0V$ ,  $V_{IH} = 4.5V$ .

#### **UNTESTED SPECIFICATIONS**

|                 |                           | 101 | ИHz | 12.5MHz |     |       |                                                                                  |
|-----------------|---------------------------|-----|-----|---------|-----|-------|----------------------------------------------------------------------------------|
| SYMBOL          | PARAMETER                 | MIN | MAX | MIN     | MAX | UNITS | CONDITIONS (NOTE 1)                                                              |
| C <sub>IN</sub> | Input Capacitance         | -   | 10  | -       | 10  | pF    | FREQ = 1MHz, All measurements are referenced to device GND, $T_A = +25^{\circ}C$ |
| t15A            | EFI HIGH to CLK LOW Delay | -   | 30  | -       | 25  | ns    | (Note 2)                                                                         |
| t15B            | EFI LOW to CLK HIGH Delay | -   | 35  | -       | 30  | ns    | (Note 3)                                                                         |

## **UNTESTED SPECIFICATIONS (Continued)**

|        |                | 101 | ИHz | 12.5MHz |     |       |                                      |
|--------|----------------|-----|-----|---------|-----|-------|--------------------------------------|
| SYMBOL | PARAMETER      | MIN | MAX | MIN     | MAX | UNITS | CONDITIONS (NOTE 1)                  |
| t19    | CLK Rise Time  | -   | 8   | -       | 8   | ns    | 1.0V to 3.6V, C <sub>L</sub> = 100pF |
| t20    | CLK Fall Time  | -   | 8   | -       | 8   | ns    | 3.6V to 1.0V, C <sub>L</sub> = 100pF |
| t27    | X1 HIGH to CLK | -   | 35  | -       | 30  | ns    | (Note 4)                             |

## NOTES:

- 1. The parameters listed in this table are controlled via design or, process parameters and are not directly tested. These parameters are characterized upon initial design and after major process and/or design changes.
- 2. Measured from 3.2V on the EFI waveform to 1.0V on the CLK.
- 3. Measured from 0.8V on the EFI waveform to 3.6V on the CLK.
- 4. Measured from 3.6V on the X1 input to 3.6V on the CLK.

# **AC Specifications**



FIGURE 7. A.C. DRIVE, SETUP, HOLD AND DELAY TIME MEASUREMENT POINTS

# **AC Test Condition**



| TEST CONDITION | $R_{L}$ | CL    |
|----------------|---------|-------|
| 1              | 750Ω    | 75pF  |
| 2              | 620Ω    | 150pF |
| 3              | 8       | 75pF  |

## **Waveforms**



### NOTE:

1. The EFI input LOW and HIGH times as shown are required to guarantee the CLK LOW and HIGH times shown.

### FIGURE 9. CLK AS A FUNCTION OF EFI



## NOTE:

1. This is an asynchronous input. The setup and hold times shown are required to guarantee the response shown.

FIGURE 10. RESET AND READY TIMING AS A FUNCTION OF RES WITH \$\overline{S1}\$, \$\overline{S0}\$, \$\overline{ARDY}\$ + \$\overline{ARDYEN}\$, AND \$\overline{SRDY}\$ + \$\overline{SRDYEN}\$ HIGH



## NOTES:

- 1. This is an asynchronous input. The setup and hold times shown are required to guarantee the response shown.
- 2. If  $\overline{SRDY} + \overline{SRDYEN}$  or  $\overline{ARDYEN}$  are active before and/or during the first bus cycle after RESET,  $\overline{READY}$  may not be deasserted until the falling edge of  $\phi 2$  of  $T_S$ .

FIGURE 11.  $\overline{\text{READY}}$  AND PCLK TIMING WITH  $\overline{\text{RES}}$  HIGH

# Waveforms (Continued)



### NOTE:

1. This is an asynchronous input. The setup and hold times are required to guarantee the response shown.

FIGURE 12. CLK AS A FUNCTION OF F/C, PCLK, X1, AND EFI DURING DYNAMIC FREQUENCY SWITCHING

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com