

# Communications System Supervisory/Sequencing Circuit

# ADM1060

#### **FEATURES**



#### **APPLICATIONS**

**Central office systems Servers Infrastructure network boards High density, multivoltage system cards**

#### **GENERAL DESCRIPTION**

The ADM1060 is a programmable supervisory/sequencing device that offers a single chip solution for multiple power supply fault detection and sequencing in communications systems.

In central offices, servers, and other infrastructure systems, a common backplane dc supply is reduced to multiple board supplies using dc-to-dc converters. These multiple supplies are used to power different sections of the board, such as 3.3 V logic circuits, 5 V logic circuits, DSP core, and DSP I/O circuits. There is usually a requirement that certain sections power up before others; for example, a DSP core may need to power up before the DSP I/O, or vice versa, to avoid damage, miscommunication, or latch-up. The ADM1060 facilitates this, providing supply

fault detection and sequencing/combinatorial logic for up to seven independent supplies. The seven supply fault detectors consist of one high voltage detector (up to +14.4 V), two bipolar voltage detectors (up to +6 V or down to  $-6$  V), and four positive low voltage detectors (up to +6 V). All of the detectors can be programmed to detect undervoltage, overvoltage, or out-ofwindow (undervoltage or overvoltage) conditions. The inputs to these supply fault detectors are via the VH (high voltage) pin, VBn (positive or negative) pins, and VPn (positive only) pins. Either the VH supply or one of the VPn supplies is used to power the ADM1060 (whichever is highest). This ensures that in the event of a supply failure, the ADM1060 is kept alive for as long as possible, thus enabling a reliable fault flag to be asserted and the system to be powered down in an ordered fashion.

Other inputs to the ADM1060 include a watchdog detector (WDI) and four general-purpose inputs (GPIn). The watchdog detector can be used to monitor a processor clock. If the clock does not toggle (transition from low to high or from high to low) within a programmable timeout period (up to 18 sec.), a fail flag will assert. The four general-purpose inputs can be configured as logic buffers or to detect positive/negative edges and to generate a logic pulse or level from those edges. Thus, the user can input control signals from other parts of the system (e.g., RESET or POWER\_GOOD) to gate the sequencing of the supplies supervised by the ADM1060.

The ADM1060 features nine programmable driver outputs (PDOs). All nine outputs can be configured to be logic outputs, which can provide multiple functions for the end user such as RESET generation, POWER\_GOOD status, enabling of LDOs, and watchdog timeout assertion. PDOs 1 to 4 have the added feature of being able to provide an internally charge-pumped high voltage for use as the gate drive of an external N-channel FET that could be placed in the path of one of the supplies being supervised.

.

(continued on Page 3)

#### **Rev. B**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 [www.analog.com](http://www.analog.com/) Fax: 781.326.8703 © 2003 Analog Devices, Inc. All rights reserved.** 

## **TABLE OF CONTENTS**



### **REVISION HISTORY**

#### 12/03-Data sheet changed from Rev. A to Rev. B



#### 5/03-Data sheet changed from Rev. 0 to Rev. A.



Revision 0: Initial Version



## <span id="page-2-0"></span>GENERAL DESCRIPTION

(continued from Page 1)

All of the inputs and outputs described previously are controlled by the programmable logic block array (PLBA). This is the logic core of the ADM1060. It is comprised of nine macrocells, one for each PDO. These macrocells are essentially just wide AND gates. Any/all of the inputs can be used as an input to these macrocells. The output of a macrocell can also be used as an input to any macrocell other than itself (an input to itself would result in a nonterminating loop). The PLBA outputs control the PDOs of the ADM1060 via delay blocks, where a delay of 0 ms to 500 ms can be programmed on the rising and/or the falling edge of the data. This results in a very flexible sequencing ability. Thus, for instance, PDO1 can be programmed so that it will not assert until the VP2, VP3, and VP4 supplies are in tolerance; VB1 and VH have been in tolerance for 200 ms; and PDO7 has already been asserted. A

simple sequencing operation would be to daisy-chain each PLB output into the input of the next PLB such that PDO9 does not assert until PDO8 asserts, which in turn does not assert until PDO7 asserts, and so on.

All of the functional capability described here is programmable through the industry-standard 2-wire bus (SMBus) provided. Device settings can be written to EEPROM memory for automatic programming of the device on power-up. The EEPROM is organized in 512 bytes, half of which are used to program all of the functions on the ADM1060. The other 256 bytes of EEPROM are for general-purpose system use such as date codes and system ID. Read/write access to this is also via the 2-wire interface. In addition, each output state can be directly overdriven from the serial interface, allowing a further level of control, as in a system controlled soft power-down.



Figure 1. Functional Block Diagram

## <span id="page-4-0"></span>**SPECIFICATIONS**

(VH = 4.75 V to 14.4 V, VPn = 3.0 V to 6.0 V,<sup>1</sup> T<sub>A</sub> =  $-40^{\circ}$ C to +85 $^{\circ}$ C, unless otherwise noted.)

#### **Table 1.**



| <b>Parameter</b>                                   | Min  | <b>Typ</b> | <b>Max</b>   | Unit    | <b>Test Conditions/Comments</b>                            |
|----------------------------------------------------|------|------------|--------------|---------|------------------------------------------------------------|
| DIGITAL INPUTS (GPI 1-4, WDI, A0, A1) <sup>4</sup> |      |            |              |         |                                                            |
| Input High Voltage, VIH                            | 2.0  |            |              | $\vee$  |                                                            |
| Input Low Voltage, VL                              |      |            | 0.8          | v       |                                                            |
| Input High Current, I <sub>H</sub>                 | $-1$ |            |              | μA      | $V_{IN}$ = 5.5 V                                           |
| Input Low Current, IL                              |      |            | $\mathbf{1}$ | μA      | $V_{IN} = 0 V$                                             |
| <b>Input Capacitance</b>                           |      | 10         |              | pF      |                                                            |
| Programmable Pull-Down Current, IPULLDOWN          |      | 10         |              | μA      | If known logic state required                              |
| SERIAL BUS DIGITAL INPUTS (SDA, SCL)               |      |            |              |         |                                                            |
| Input High Voltage, VIH                            | 2.0  |            |              | $\vee$  |                                                            |
| Input Low Voltage, VIL                             |      |            | 0.8          | $\vee$  |                                                            |
| Output Low Voltage, VoL                            |      |            | 0.4          | $\vee$  | $I_{\text{OUT}} = -3.0 \text{ mA}$                         |
| PROGRAMMABLE DELAY BLOCK                           |      |            |              |         |                                                            |
| Timeout                                            | 0    |            | 500          | ms      | 16 programmable options on both rising and<br>falling edge |
| <b>WATCHDOG TIMER INPUT</b>                        |      |            |              |         |                                                            |
| Timeout                                            | 0    |            | 12.8         | s       | Eight programmable timeout options                         |
| <b>EEPROM RELIABILITY</b>                          |      |            |              |         |                                                            |
| Endurance <sup>5, 6</sup>                          | 100  |            |              | Kcycles |                                                            |
| Data Retention <sup>7</sup>                        | 10   |            |              | Years   |                                                            |
| SERIAL BUS TIMING <sup>8</sup>                     |      |            |              |         |                                                            |
| Clock Frequency, fscLK                             |      |            | 400          | kHz     | See Figure 27                                              |
| Glitch Immunity, tsw                               |      |            | 50           | ns      | See Figure 27                                              |
| <b>Bus Free Time, tRUE</b>                         | 4.7  |            |              | μs      | See Figure 27                                              |
| Start Setup Time, tsu;STA                          | 4.7  |            |              | μs      | See Figure 27                                              |
| Start Hold Time, tHD;STA                           | 4    |            |              | μs      | See Figure 27                                              |
| SCL Low Time, tLow                                 | 4.7  |            |              | μs      | See Figure 27                                              |
| <b>SCL High Time, tHIGH</b>                        | 4    |            |              | μs      | See Figure 27                                              |
| SCL, SDA Rise Time, tr                             |      |            | 1000         | ns      | See Figure 27                                              |
| SCL, SDA Fall Time, tf                             |      |            | 300          | μs      | See Figure 27                                              |
| Data Setup Time, tsu;DAT                           | 250  |            |              | ns      | See Figure 27                                              |
| Data Hold Time, t <sub>HD:DAT</sub>                | 300  |            |              | ns      | See Figure 27                                              |

**NOTES** 

<sup>1</sup>At least one VPn must be ≥3.0 V if used as supply. VH must be ≥4.5 V if used as supply.

<sup>2</sup>Specification is not production tested, but is supported by characterization data at initial product release.

<sup>3</sup>1% threshold accuracy is only achievable on parts preprogrammed by Analog Devices. Contact <u>ADM1060.program@analog.com</u> for further details.

<sup>4</sup>Logic inputs will accept input high voltages up to 5.5 V even when the device is operating at supply voltages below 5 V.

<sup>5</sup>Endurance is qualified to 100,000 cycles as per JEDEC Std. 22 method A117, and measured at −40°C, +25°C, and +85°C.

6For programming and erasing of EEPROM, a minimum V $_{\rm DD}$  = 3.0 V is required 0°C to +85°C and a minimum V $_{\rm DD}$  = 4.5 V is required −40°C to 0°C.

7Retention lifetime equivalent at junction temperature (T $_J$ ) = 55°C as per JEDEC Std. 22 method A117.

 $8$ Timing specifications are tested at logic levels of V<sub>IL</sub> = 0.8 V for a falling edge and V<sub>IH</sub> = 2.0 V for a rising edge.

## <span id="page-6-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 2. Absolute Maximum Ratings**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **THERMAL CHARACTERISTICS**

28-Lead TSSOP Package:  $\theta_{JA} = 98^{\circ}C/W$ 

## <span id="page-7-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS





Figure 4. Iv<sub>P1</sub> vs. V<sub>VP1</sub> (Not Supply)











Figure 7. I<sub>VB1</sub> vs. V<sub>VB1</sub>



Figure 8. Percent Deviation in  $V_{\text{THRESH}}$  vs. Temperature







Figure 10. V<sub>PDO</sub> (Strong Pull-Up to VP1) vs. Load Current



Figure 11. V<sub>PDO</sub> (Weak Pull-Up to VP1) vs. Load Current







Figure 13. V<sub>PDO</sub> (Weak Pull-Down) vs. Load Current



Figure 14. Oscillator Frequency vs. Temperature





Figure 16. GPI Threshold vs. Temperature

## <span id="page-10-0"></span>INPUTS

#### **POWERING THE ADM1060**

The ADM1060 is powered from the highest voltage input on either the Positive Only supply inputs (VPn) or the High Voltage supply input (VH). The same pins are used for supply fault detection (discussed below). A  $\mathrm{V_{DD}}$  arbitrator on the device chooses which supply to use. The arbitrator can be considered as diode OR'ing the positive supplies together (as shown in [Figure 17\)](#page-10-1).The diodes are supplemented with switches in a synchronous rectifier manner to minimize voltage loss. This loss can be reduced to  $\sim$  0.2 V, resulting in the ability to power the ADM1060 from a supply as low as 3.0 V. Note that the supply on the VBn pins cannot be used to power the device, even if the input on these pins is positive. Also, the minimum supply of 3.0 V must appear on one of the VPn pins in order to correctly power up the ADM1060. A supply of no less than 4.5 V can be used on VH. This is because there is no synchronous rectifier circuit on the VH pin, resulting in a voltage drop of  $\sim$  1.5 V across the diode of the  $V_{DD}$  arbitrator.

An external capacitor to GND is required to decouple the on-chip supply from noise. This capacitor should be connected to the VDDCAP pin, as shown in [Figure 17.](#page-10-1) The capacitor has another use during "brown outs" (momentary loss of power). Under these conditions, where the input supply, VPn, dips transiently below  $V_{DD}$ , the synchronous rectifier switch immediately turns off so that it does not pull  $V_{DD}$  down. The V<sub>DD</sub> capacitor can then act as a reservoir to keep the chip active until the next highest supply takes over the powering of the device. A 1 µF capacitor is recommended for this function. A minimum capacitor value of 0.1  $\mu$ F is required.

Note that in the case where there are two or more supplies within 100 mV of each other, the supply that takes control of  $V_{DD}$  first will keep control. For example, if VP1 is connected to a 3.3 V supply,  $V_{DD}$  will power up to approximately 3.1 V through VP1. If VP2 is then connected to another 3.3 V supply, VP1 will still power the device, unless VP2 goes 100 mV higher than VP1.

A second capacitor is required on the VCCP pin of the ADM1060. This capacitor is the reservoir capacitor for the central charge pump. Again, a 1 µF capacitor is recommended for this function. A minimum capacitor value of  $0.1 \mu$ F is required.

<span id="page-10-1"></span>

Figure 17. V<sub>DD</sub> Arbitrator Operation

#### **PROGRAMMABLE SUPPLY FAULT DETECTORS (SFDs)**

The ADM1060 has seven programmable supply fault detectors (SFDs): one high voltage detector (+2 V to +14.4 V), two bipolar detectors  $(+1 \text{ V to } +6 \text{ V}, -2 \text{ V to } -6 \text{ V})$  and four positive only voltage detectors  $(+0.6 \text{ V to } +6 \text{ V})$ . Inputs are applied to these detectors via the VH (high voltage supply input), VBn (bipolar supply input), and VPn (positive only input) pins, respectively. The SFDs detect a fault condition on any of these input supplies. A fault is defined as undervoltage (where the supply drops below a preprogrammed level), overvoltage (where the supply rises above a preprogrammed level), or out-of-window (where the supply deviates outside either the programmed overvoltage or undervoltage threshold). Only one fault type can be selected at a time.

An undervoltage (UV) fault is detected by comparing the input supply to a programmed reference (the undervoltage threshold). If the input voltage drops below the undervoltage threshold, the output of the comparator goes high, asserting a fault. The undervoltage threshold is programmed using an 8-bit DAC. On a given range, the UV threshold can be set with a resolution of

#### Step Size = Threshold Range/255

An overvoltage (OV) fault is detected in exactly the same way, using a second comparator and DAC to program the reference.

All thresholds are programmed using 8-bit registers, one register each for the seven UV thresholds and one each for the seven OV thresholds. The UV or OV threshold programmed by the user is given by

$$
V_T = \frac{V_R \times N}{255} + V_B
$$

#### where



 $V_T$  is the desired threshold voltage (UV or OV)

 $V_R$  is the threshold voltage range

N is the decimal value of the 8 bit code

 $V_B$  is the bottom of threshold range

The code for a given threshold is therefore given by

$$
N = 255 \times (V_T - V_B)/V_R
$$

For example, if the user wishes to set a 5 V OV threshold on VP1, the code to be programmed in the PS1OVTH register (discussed later) would be

 $N = 255 \times (5 - 2.005)/3.997$ 

Thus,  $N = 191$  (1011 1111 binary, or 0xBF)

The available threshold ranges and their resolutions are shown in [Table 3.](#page-11-0) Note that the low end of the detection range is fixed at 33.33% of the top of the range. Note also that for a given SFD, the ranges overlap; for example, VH goes from 2 V to 6 V and then from 4.8 V to 14.4 V. This is to provide better threshold setting resolution as supplies decrease in value.

| <b>Input Name</b> | <b>Voltage Ranges</b> | <b>Resolution</b>   |  |  |
|-------------------|-----------------------|---------------------|--|--|
| VH                | 4.8 V to 14.4 V       | 37.6 mV             |  |  |
|                   | $2V$ to $6V$          | 15.6 mV             |  |  |
| VBn               | $2V$ to 6 V           | 15.6 mV (Pos. Mode) |  |  |
|                   | $1V$ to $3V$          | 7.8 mV (Pos. Mode)  |  |  |
|                   | $-6$ V to $-2$ V      | 15.6 mV (Neg. Mode) |  |  |
|                   | $2V$ to 6 V           | 15.6 mV             |  |  |
| VPn               | $1V$ to $3V$          | $7.8$ mV            |  |  |
|                   | 0.6 V to 1.8 V        | $4.7$ mV            |  |  |

<span id="page-11-0"></span>**Table 3. Input Threshold Ranges and Resolution**

[Figure 18 i](#page-11-1)llustrates the function of the programmable SFD (for the case of a positive supply).

<span id="page-11-1"></span>

Figure 18. Positive Programmable Supply Fault Detector

#### **SFD COMPARATOR HYSTERESIS**

The OV and UV comparators shown in [Figure 18](#page-11-1) are always looking at VPn via a potential divider. In order to avoid chattering (multiple transitions when the input is very close to the set threshold level), these comparators have digitally programmable hysteresis. The UV and OV hysteresis can be programmed in two registers that are similar but separate to the UV or OV threshold registers. Only the five LSBs of these registers can be set. The hysteresis is added after the supply voltage goes out of tolerance. Thus, the user can determine how much above the UV threshold the input must rise again before a UV fault is deasserted. Similarly, the user can determine how much below the OV threshold the input must fall again before an OV fault is deasserted. The hysteresis figure is given by

$$
V_H = V_R \times N_{\textit{THRESH}}/255
$$

where

 $V_H$  is the desired hysteresis voltage

 $N<sub>THRESH</sub>$  is the decimal value of the 5-bit hysteresis code

Therefore, if the low range threshold detector was selected, the max hysteresis is defined as

 $(3 V – 1 V) \times 31/255 = 242$  mV, where  $(2<sup>5</sup> – 1 = 31)$ 

The hysteresis programming resolution is the same as the threshold detect ranges—that is, 37.5 mV on the high range, 15.6 mV on the midrange, 7.8 mV on the low range, and 4.7 mV on the ultralow range.

#### **BIPOLAR SFDs**

The two bipolar SFDs also allow the detection of faults on negative supplies. A polarity bit in the setup register for this SFD (Bit 7 in Register BSnSEL—see register map overleaf) determines if a positive or negative input should be applied to VBn. Only one range (−6 V to −2 V) is available when the SFDs are in negative mode. Note that the bipolar SFDs cannot be used to power the ADM1060, even if the voltage on VBn is positive.

#### **SFD FAULT TYPES**

Three types of faults can be asserted by the SFD: an OV fault, a UV fault, and an out-of-window fault (where the UV and OV faults are OR'ed together). The type of fault required is programmed using the fault type select bits (Bits 0, 1 in Register \_SnSEL). If an application requires separate fault conditions to be detected on one supply (e.g., assert PDO1 if a UV fault occurs on a 3.3 V supply, assert PDO9 if an OV fault occurs on the same 3.3 V supply), that supply will need to be applied to more than one input pin.

#### **GLITCH FILTERING ON THE SFDs**

The final stage of the SFD is a glitch filter. This block provides time domain filtering on the output of the SFD. This allows the user to remove any spurious transitions (such as supply bounce at turn-on). This deglitching function is in addition to the programmable hysteresis of the SFDs. The glitch filter timeout is programmable up to 100 µs. If a pulse shorter than the programmed timeout appears on the input, this pulse is masked and the signal change will appear on the output. If an input pulse longer than the programmed timeout appears on the input, this pulse will appear on the output. The output will be delayed (with respect to the input) by the length of the programmed timeout.

[Figure 19 s](#page-12-0)hows the implementation of glitch filtering.

<span id="page-12-0"></span>

#### **PROGRAMMING THE SFDs ON THE SMBus**

The details of using the SMBus are described later, but the register names associated with the supply fault detector blocks, the bit map of those registers, and the function of each of the bits is described in the following tables. The tables show how to set up UV threshold, UV hysteresis, OV threshold, OV hysteresis, glitch filtering, and fault type for each of the SFDs on the ADM1060.

## <span id="page-13-0"></span>**SFD REGISTER NAMES**

### **Table 4. List of Registers for the Supply Fault Detectors**



## <span id="page-14-0"></span>**SFD Register Bit Maps**

#### **BIPOLAR SUPPLY FAIL DETECT (BSn SFD) REGISTERS**

#### <span id="page-14-1"></span>**Table 5. Register 0xA0, 0xA8 BSnOVTH (Power-On Default 0xFF)**



#### <span id="page-14-2"></span>**Table 6. Register 0xA1, 0xA9 BSnOVHYST (Power-On Default 0x00)**



#### <span id="page-14-3"></span>**Table 7. Register 0xA2, 0xAA BSnUVTH (Power-On Default 0x00)**



#### <span id="page-14-4"></span>**Table 8. Register 0xA3, 0xAB BSnUVHYST (Power-On Default 0x00)**



#### <span id="page-14-5"></span>**Table 9. Register 0xA4, 0xAC BSnSEL (Power-On Default 0x00)**



### **HIGH VOLTAGE SUPPLY FAULT DETECT (HV SFD) REGISTERS**

#### <span id="page-15-0"></span>**Table 10. Register 0xB0 HSOVTH (Power-On Default 0xFF)**



#### <span id="page-15-1"></span>**Table 11. Register 0xB1 HSOVHYST (Power-On Default 0x00)**



#### <span id="page-15-4"></span>**Table 14. Register 0xB4 HSSEL (Power-On Default 0x00)**

#### <span id="page-15-2"></span>**Table 12. Register 0xB2 HSUVTH (Power-On Default 0x00)**



#### <span id="page-15-3"></span>**Table 13. Register 0xB3 HSUVHYST (Power-On Default 0x00)**





### **POSITIVE VOLTAGE SUPPLY FAULT DETECT (PSn SFD) REGISTERS**

#### <span id="page-16-0"></span>**Table 15. Register 0xB8, 0xC0, 0xC8, 0xD0 PSnOVTH (Power-On Default 0xFF)**



#### <span id="page-16-1"></span>**Table 16. Register 0xB9, 0xC1, 0xC9, 0xD1 PSnOVHYST (Power-On Default 0x00)**



#### <span id="page-16-2"></span>**Table 17. Register 0xBA, 0xC2, 0xCA, 0xD2 PSnUVTH (Power-On Default 0x00)**



#### <span id="page-16-3"></span>**Table 18. Register 0xBB, 0xC3, 0xCB, 0xD3 PSnUVHYST (Power-On Default 0x00)**



#### <span id="page-16-4"></span>**Table 19. Register 0xBC, 0xC4, 0xCC, 0xD4 PSnSEL (Power-On Default 0x00)**



### **WATCHDOG FAULT DETECTOR**

The ADM1060 has a watchdog fault detector. This can be used to monitor a processor clock to ensure normal operation. The detector monitors the WDI pin, expecting a low-to-high or high-to-low transition within a preprogrammed period. The watchdog timeout period can be programmed from 200 ms to a maximum of 12.8 sec.

If no transition is detected, two signals are asserted. One is a latched high signal, indicating a fault has occurred. The other signal is a low-high-low pulse that can be used as a RESET signal for a processor core. The width of this pulse can be programmed from 10 µs to a maximum of 10 ms. These two

watchdog signals can be selected as inputs to each of the PLBs (see the PLBA section). They can also be inverted, if required; for example, if a high-low-high pulse were required by a processor to reset. Thus, a fault on the watchdog can be used to generate a pulsed or latched output on any or all of the nine PDOs.

The latched signal can be cleared low by reading LATF1, then LATF2 across the SMBus interface (see the Fault Registers section). The RAM register list and the bit map for the watchdog fault detector are shown below.

#### **Table 20. Watchdog Fault Detector Registers**



#### <span id="page-17-0"></span>**Table 21. WDCFG Register 0x9C (Power-On Default 0x00)**



#### **GENERAL-PURPOSE INPUTS (GPIs)**

The ADM1060 has four general-purpose logic inputs (GPIs). These are TTL/CMOS logic level compatible. Standard logic signals can be applied to the pins: RESET from reset generators, PWRGOOD signals, fault flags, manual resets, and so on. These signals can be gated with the other inputs supervised by the ADM1060 and used to control the status of the PDOs. The inputs can be simply buffered, or a logic transition can be detected and a pulse output generated. The width of this pulse is programmable from 10 µs to a maximum of 10 ms. The configuration of the GPIs is shown in the register and bit maps below.

The GPIs also feature a glitch filter similar to that provided on the SFDs. This enables the user to ignore spurious transitions on the GPIs. For example, the glitch filter can be used to

debounce a manual reset switch. The length of the glitch filter can also be programmed.

#### **LOGIC STATE OF THE GPIs AND OTHER LOGIC INPUTS**

Each of the GPIs can have a weak (10 µA) pull-down current source. The current sources can be connected to the inputs by progamming the relevant bit in the PDEN register. This enables the user to control the condition of these inputs, pulling them to GND even when they are unused or left floating.

Note that the same pull-down function is provided for the SMBus address pins, A0 and A1, and for the WDI pin. A register is used to program which of the inputs is connected to the current sources.



#### **Table 22. General-Purpose Inputs (GPIn) Registers**

#### **Table 23. GPInCFG Registers Bit Map (Power-On Default 0x00)**



## **Table 24. Registers for the Pull-Down Current Sources on Logic Inputs**



### **Table 25. PDEN Register 0x91 Bit Map (Power-On Default 0x00)**



## <span id="page-20-0"></span>PROGRAMMING

### **PROGRAMMABLE LOGIC BLOCK ARRAY**

The ADM1060 contains a programmable logic block array (PLBA). This block is the logical core of the device. The PLBA (and the PDBs—see the Programmable Delay Block section) provides the sequencing function of the ADM1060. The assertion of the nine programmable driver outputs (PDO) is controlled by the PLBA. The PLBA is comprised of nine macrocells, one per PDO channel. The main components of the macrocells are two wide AND-OR gates, as shown in [Figure 20.](#page-20-1)  Each AND gate represents a function (A or B) that can be used independently to control the assertion of the PDO pin. There are 21 inputs to each of these AND gates:

- The logic outputs of all seven supply fault detectors
- The four GPI logic inputs
- The watchdog fault detector (latched and pulsed)
- The delayed output of any of the other macrocells (the output of a macrocell cannot be an input to itself, since this would result in a nonterminating loop).

All 21 inputs are hardwired to both function A and function B AND gates. The user can then select which of these inputs controls the output. This is done using two control signals, IMK (a masking bit, setting it ignores the relevant input) and POL (a polarity bit, setting it inverts the input before it is applied to the AND gate). The effect of setting these bits can be seen in [Figure 20.](#page-20-1) The inverting gate shown is an XOR gate, resulting in the following truth table:

#### **Table 26. Truth Table for PLB Input Inversion**



The last two entries in the truth table show that with the INVERT (POL) bit set, the XOR output is always the inverse of the input.

Similarly, the ignore gate shown is an OR gate, resulting in the following truth table:





It can be seen here that once the IMK bit is set, the OR output is always 1, regardless of the input, thus ignoring it. [Figure 21](#page-21-1) is a detailed diagram of the 21 inputs and the registers required to program them. Those shown are just for function A of PLB1, but function B and all of the functions in the other eight PLBs are programmed exactly the same way. An enable register allows the user to use function A, function B, or both. The output of functions A and/or B is input to a programmable delay block (PDB) where a delay can be programmed on both the rising and falling edges of an input (see the Programmable Delay Block section). The output of this PDB block can be progammed to invert before any of the PDO pins is asserted.

<span id="page-20-1"></span>

Figure 20. Simplified Programmable Logic Block Macrocell Schematic

## <span id="page-21-0"></span>LOGIC

<span id="page-21-1"></span>

Figure 21. Detailed Diagram for Function A of PLB1

The control bits for these macrocells are stored locally in latches that are loaded at power-up. These latches can also be updated via the serial interface. The registers containing the macrocell control bits and the function of each bit are defined in the tables that follow.

[Figure 21 h](#page-21-1)ighlights all 21 inputs to a given function and the register/bits that need to be set in order to condition the 21 inputs correctly. The diagram only shows function A of Programmable Logic Block 1 (PLB1), but all functions are programmed in the same way.

For example, if the user wishes to assert PLBOUT 200 ms after all of the supplies are in spec (PLBOUT may be used to drive the enable pin of an LDO), the supply fault detectors VBn, VH, and VPn are required to control the function. The function is programmed as follows:

- 1. The IGNORE bit of all the other inputs (GPIs, PDBs, WDI) in the relevant P1xxxIMK registers is set to 1. Thus, regardless of its status, the input to the function AND gate for these inputs will be 1.
- 2. Since the SFDs assert a 1 under a fault condition and a 0 when the supplies are in tolerance, the SFD outputs need to be inverted before being applied to the function. Thus the relevant bit in the P1SFDPOL register is set (see [Table 38\)](#page-31-0).
- 3. The function is enabled (Bit 1 of Register P1EN—see [Table 36\)](#page-29-0).
- 4. A rise time of 200 ms is programmed (register P1PDBTIM—see register map for details).



### **Table 28. Programmable Logic Block Array (PLBA) Registers**









## <span id="page-27-0"></span>**PLBA REGISTER BIT MAPS**

#### <span id="page-27-1"></span>**Table 29. PnPLBPOLA/PnPLBPOLB Registers Bit Map (Power-On Default 0x00)**



#### <span id="page-27-2"></span>**Table 30. PnPLBIMKA/PnPLBIMKB Registers Bit Map (Power-On Default 0x00)**



#### <span id="page-27-3"></span>**Table 31. PnSFDPOLA/PnSFDPOLB Registers Bit Map (Power-On Default 0x00)**





## <span id="page-28-0"></span>**Table 32. PnSFDIMKA/PnSFDIMKB Registers Bit Map (Power-On Default 0x00)**

#### <span id="page-28-1"></span>**Table 33. PnGPIPOL Registers Bit Map (Power-On Default 0x00)**





#### <span id="page-29-1"></span>**Table 34. PnGPIIMK Registers Bit Map (Power-On Default 0x00)**

#### <span id="page-29-2"></span>**Table 35. PnWDICFG Registers 0x06, 0x16, 0x26, 0x36, 0x46, 0x56, 0x66, 0x76, 0x86 (Power-On Default 0x00)**



#### <span id="page-29-0"></span>**Table 36. PnEN Register 0x07, 0x17, 0x27, 0x37, 0x47, 0x57, 0x67, 0x77, 0x87 (Power-On Default 0x00)**



#### **PROGRAMMABLE DELAY BLOCK**

Each output of the PLBA is fed into a separate programmable delay block (PDB). The PDB enables the user to add a delay to the logic block output before it is applied to either a PDO or one of the other PLBs (the output of a PLB can be the input to any of the other PLBs, but not itself). The PDB operation is similar to that of the glitch filter (discussed in the SFD section). There is an important difference between the two functions, however. The delay on the falling edge of an input to the PDB can be programmed independently of the rising edge. This allows the user to program the length of the pulse output from the PDB. Thus, for instance, the width of the pulse from the watchdog fault detector can be adjusted, or the user can ensure that a supply supervised by one of the SFDs is within its UV/OV range for a programmed period of time before asserting a PDO. A delay of 0 ms to 500 ms can be programmed in the PnPDBTIM registers. Four bits each are used to program the rising edge and falling edge.

Once programmed, the PDB operates as follows. If the user programs a delay on the rising edge of, say, 200 ms, the PDB looks for a rising edge on the input. Once it sees the edge it starts a timer. If the input remains high and the timer reaches 200 ms, the PDB immediately outputs a rising edge. If the input falls low before the timer has reached 200 ms, no edge is output from the PDB and the timer is reset. Because there is separate control over the falling edge, if no delay is programmed on the falling edge, the delay defaults to 0 ms and a falling edge on the input will immediately appear on the output. If a falling edge delay is programmed, the PDB operates exactly the opposite as it does for a rising edge. Again, if a delay of, say, 200 ms is programmed on the falling edge, the PDB looks for a falling edge on the input. Once it sees the edge, it starts a timer. If the input remains low and the timer reaches 200 ms, the output transitions from high to low. A valid rising edge must appear at the output before a falling edge delay can be activated. The function of the PDB is illustrated in [Figure 22.](#page-30-0) 

Aside from the extra timing flexibility, the programmable delay also provides a crude form of filtering. In much the same way as the glitch filter operates, an input must be high (or low) for a programmed period of time before being seen on the output. Transients that are shorter than the programmed timeouts will not appear on the output. The bit map for the register that controls both the rising and falling edges is shown in [Table 38.](#page-31-0)

<span id="page-30-0"></span>







### **Table 37. Programmable Delay Block (PDB) Registers**

### <span id="page-31-0"></span>**Table 38. PnPDBTIM Registers 0x0C, 0x1C, 0x2C, 0x3C, 0x4C, 0x5C, 0x6C, 0x7C, 0x8C**



## <span id="page-32-0"></span>**OUTPUTS**

## <span id="page-32-1"></span>**PROGRAMMABLE DRIVER OUTPUTS**

The ADM1060 has nine programmable driver outputs (PDOs). These are the logic outputs of the device. Each PDO is normally controlled by a single PDB. Thus, the PDOs can be set up to assert when the conditions on the PDB are met, such as when the SFDs are in tolerance, the levels on the GPI are correct, the watchdog timer has not timed out, and so on. The PDOs can be used for a number of functions; for example, to provide a POWER\_GOOD signal when all the SFDs are in tolerance, provide a reset generator output if one of the SFDs goes out of spec (which can be used as a status signal for a DSP or other microprocessor), or provide enable signals for LDOs on the supplies that the ADM1060 is supervising.

There are a number of pull-up options on the PDOs to enable the user to program the output level.

The outputs can be programmed as

- Open-drain (allows the user to connect an external pull-up resistor)
- Open-drain with weak pull-up to  $V_{DD}$
- Push-pull to  $V_{DD}$
- Open-drain with weak pull-up to VPn
- Push-pull to VPn
- Internally charge-pumped high drive (12 V)

The last option is only available on PDO1−4. This allows the user to directly drive the gate of an N-channel FET in the path of a power supply. The required pull-up is selected by programming Bits 0 to 3 in PnPDOCFG appropriately (see [Table 40\)](#page-33-0).

The data driving each of the PDOs can come from one of three inputs. These inputs are enabled by a bit each in the PnPDOCFG registers. The inputs are

- The (delayed) output from the associated PLB (enabled by setting bit CFG4 to 1)
- Data that is driven directly over the SMBus interface (enabled by setting Bit CFG5 to 1). When set in this mode, the data from the PDB is disabled and the data on the PDO is the data on CFG4. Thus, the PDO can be software controlled to initiate a software power-up/power-down.
- An on-chip clock (enabled by setting Bit CFG6 to 1). A 100 kHz clock is available to clock an external device such as an LED.

More details on these data modes are given in the register map of [Table 40.](#page-33-0) 

The default setup of each of the PDOs is to be pulled low by a weak (20 k $\Omega$ ) pull-down resistor. This is also the setup of the PDOs on power-up until the registers are loaded and the programmed conditions are latched. The outputs are actively pulled low once 1 V or greater is seen at any VPn or VH. Until there is a 1 V supply on the chip, the outputs are high impedance. This provides a known condition for the PDOs during power-up. The internal pull-down can be overdriven with an external pull-up of suitable value tied from the PDO pin to the required pull-up voltage. The 20 kV resistor must be accounted for in calculating a suitable value. For example, if it is required to pull PDOn up to 3.3 V, and 5 V is available as an external supply, the pull-up resistor value is given by:

$$
3.3 V = 5 V \times 20 kV/(R_{UP} + 20 kV)
$$

Therefore,

$$
R_{UP} = (100\;kV - 66\;kV)/3.3 = 10\;kV
$$

The register list and the bit map for the PDOs are shown in [Table 39 a](#page-33-1)nd [Table 40.](#page-33-0) 



Figure 23. Programmable Driver Output



### <span id="page-33-1"></span>**Table 39. Programmable Driver Outputs Registers**

### <span id="page-33-0"></span>**Table 40. PnPDOCFG Register 0x0D, 0x1D, 0x2D, 0x3D, 0x4D, 0x5D, 0x6D, 0x7D, 0x8D (Power-On Default 0x00)**



## <span id="page-34-0"></span>STATUS/FAULTS

### **FAULT/STATUS REPORTING ON THE ADM1060**

As discussed previously, any number of the PDOs can be programmed to assert under a set of preprogrammed conditions. These conditions could be a fault on an SFD, a change in status on a GPI, a timeout on the watchdog detector, and so on. Because of the flexibility and the choice of combinations available on the ADM1060, the assertion of the PDO will tell the user nothing about what caused it to assert (unless it is programmed to assert with only one input).

To enable the user to debug the cause of the PDO assertion, a number of registers on the ADM1060 provide status and fault information on the various individual functions supervised by the device.

### **STATUS REGISTERS**

A number of status registers indicate the logic state of all of the functions controlled by the ADM1060. These logic states include the output of both the UV and OV comparators of each of the seven SFDs, the logic output of the SFDs themselves, the logic state of the GPIs, the error condition on the WDI, and the logic state of each of the nine PDOs. The content of these registers, which is read-only, can be read at any time via the SMBus interface. The register and bit map for each of these status registers are described in the tables that follow.

### **FAULT REGISTERS**

The ADM1060 also provides fault reporting. For example, if a fault occurs causing a PDO to change its status, the user can determine what function actually faulted. This is achieved by providing a "fault plane" consisting of two registers, LATF1 and LATF2, that the system controller can read out of the ADM1060 via the SMBus. Each bit in the two registers (with one important exception, see below) is assigned to one of the inputs of the devices as shown in Table 41.



#### **Table 41. Fault Plane of ADM1060**

Each bit represents the logical status of its assigned function, i.e., the logical output of the SFDs and WDI, and the logic level on the GPI inputs.

The important exception is the MSB of the LATF1 register. This is the ANYFLT bit. This bit goes high if one of the other bits in the two registers faults. A fault is defined as a change in polarity from the last time the fault registers were read. Once ANYFLT goes high, the contents of the two registers are latched, thus preventing more than one of the other bits from changing polarity before the content of the registers is read. Therefore, the first faulting input can be determined.

The sequence in which the registers are read is determined by ANYFLT. As long as ANYFLT remains at 0, only the content of LATF1 is read. There are two reasons for this. The first is that ANYFLT = 0 implies that no fault has occurred and, therefore, there is no need to read the contents of LATF2. The second and more important reason is that reading register LATF2 actually resets the ANYFLT bit to 0. Thus, if a fault occurred on an SFD after LATF1 had been read but before LATF2 had been read, ANYFLT would change to 1, indicating that a fault had occurred, but would be reset to 0 once LATF2 was read, thus erasing the log of the fault. In summary then, LATF2 should only be read if  $\text{ANYELT} = 1$ . Reading the registers in this sequence ensures that the contents are never reset before a fault has been logged over the SMBus, thus ensuring that the supervising processor or CPLD knows what function supervised by the ADM1060 caused the fault. The faulting function is determined by comparing the contents of the fault plane (i.e., the contents of the two registers) with the values read previously, and determining which bit changed polarity.

The functionality of the fault plane is best illustrated with an example. For instance, take VP1 to have an input supply of 5.0 V. A UV/OV window of 4.5 V to 5.5 V is set up on VP1. The supply is ramped in and out of this window, each time reading the contents of LATF1 and LATF2. The values recorded are as follows:

- 1. VP1 at 5 V: LATF1 = LATF2 = 00000000. This is expected. The supply is in tolerance, SFD output is 0, therefore no fault.
- 2. VP1 at 4.2 V: LATF1 = 10001000, LATF2 = 00000000. SFD output has changed status to 1, therefore ANYFLT goes high.
- 3. VP1 at 5.0 V: LATF1 = 10000000, LATF2 = 00000000. SFD output has changed status to 0, therefore ANYFLT goes high again.
- 4. VP1 at 5.8 V: LATF1 = 10001000, LATF2 = 00000000. SFD output again changed status from 0 to 1, so ANYFLT goes high.

5. VP1 at 4.2 V: LATF1 = 10000000, LATF2 = 00000000. At first glance, this would appear to be incorrect since the SFD output should be at 1 (4.2 V is an undervoltage fault). However, in ramping down from 5.8 V to 4.2 V, the supply passed into the UV/OV window, the SFD output changed status from 1 to 0, ANYFLT was set high, and the register contents were latched. It is these values that were read, before being reset by reading LATF2.

There are also two mask registers provided that enable the user to ignore a fault on a given function. The bits of the error mask registers are mapped in the same way as those of the fault registers with the exception that the ANYFLT bit cannot be masked. Setting a 1 in the error mask register results in the equivalent bit in the fault register always remaining at 0, regardless of whether there is a fault on that function or not. The register and bit maps for both the fault and error mask registers are shown below.

#### **Table 42. Status Registers**



#### <span id="page-35-0"></span>**Table 43. Bit Map for UVSTAT Register 0xD8 (Power-On Default 0x00)**





#### <span id="page-36-0"></span>**Table 44. Bit Map for OVSTAT Register 0xD9 (Power-On Default 0x00)**

#### **Table 45. Bit Map for SFDSTAT Register 0xDA (Power-On Default 0x00)**



#### <span id="page-36-1"></span>**Table 46. Bit Map for GWSTAT Register 0xDB (Power-On Default 0x00)**

![](_page_36_Picture_145.jpeg)

#### **Table 47. Bit Map for PDOSTAT1 Register 0xDE (Power-On Default 0x00)**

![](_page_36_Picture_146.jpeg)

#### <span id="page-36-2"></span>**Table 48. Bit Map for PDOSTAT2 Register 0xDF (Power-On Default 0x00)**

![](_page_36_Picture_147.jpeg)

## <span id="page-37-0"></span>**FAULT REGISTERS**

#### <span id="page-37-1"></span>**Table 49. List of Fault Registers**

![](_page_37_Picture_90.jpeg)

#### <span id="page-37-2"></span>**Table 50. Bit Map for LATF1 Register 0xDC (Power-On Default 0x00)**

![](_page_37_Picture_91.jpeg)

### <span id="page-37-3"></span>**Table 51. Bit Map for LATF2 Register 0xDD (Power-On Default 0x00)**

![](_page_37_Picture_92.jpeg)

### <span id="page-38-0"></span>**MASK REGISTERS**

#### **Table 52. List of Mask Registers**

![](_page_38_Picture_95.jpeg)

#### <span id="page-38-1"></span>**Table 53. Bit Map for ERRMASK1 Register 0x9D (Power-On Default 0x00)**

![](_page_38_Picture_96.jpeg)

#### <span id="page-38-2"></span>**Table 54. Bit Map for ERRMASK2 Register 0x9E (Power-On Default 0x00)**

![](_page_38_Picture_97.jpeg)

## <span id="page-39-0"></span>PROGRAMMING

### **CONFIGURATION DOWNLOAD AT POWER-UP**

The configuration of the ADM1060—the UV/OV thresholds, glitch filter timeouts, PLB combinations, PDO pull-ups, etc.—is dictated by the contents of the RAM. The RAM is comprised of local latches that set the configuration. These latches are double buffered and are actually comprised of two identical latches (Latch A and Latch B). An update of the double-buffered latch updates Latch A first and then Latch B. The advantage of this architecture is explained below. These latches are volatile memory and lose their contents at power-down. Therefore, at power-up the configuration in the RAM must be restored. This is achieved by downloading the contents of the EEPROM (nonvolatile memory) to the local latches. This download occurs in a number of steps.

- 1. With no power applied to the device, the PDOs are all high impedance.
- 2. Once 1 V appears on any of the inputs connected to the  $V_{DD}$ arbitrator (VH or VPn), the PDOs are all (weakly) pulled to GND.
- 3. Once the supply rises above the undervoltage lockout of the device (UVLO is 2.5 V), the EEPROM starts to download to the RAM.
- 4. The EEPROM downloads its contents to all Latch As.
- 5. Once the contents of the EEPROM are completely downloaded, the device controller outputs a control pulse enabling all Latch As to download to all Latch Bs, thus completing the configuration download. Any attempt to communicate with the device prior to this download completion will result in a NACK being issued from the ADM1060.

### **UPDATING THE CONFIGURATION**

Once the device is powered up with all of the configuration settings loaded from EEPROM into the RAM registers, the user may wish to alter the configuration of functions on the ADM1060; for example, change the UV or OV limit of an SFD, the fault output of an SFD, the timeout of the watchdog detector, the rise time delay of one of the PDOs, and so on.

The ADM1060 provides a number of options that allow the user to update the configuration differently over the SMBus interface. All of these options are controlled in the register UPDCFG. The options are

- 1. Update the configuration in real time. The user writes to RAM across the SMBus and the configuration is updated immediately.
- 2. Update the A Latches "offline" and then update all B Latches at the same time. With this method, the configuration of the ADM1060 will remain unchanged and continue to operate in the original setup until the instruction is given to update the B Latches.
- 3. Change EEPROM register contents offline and then download the revised EEPROM contents to the RAM registers. Again, with this method, the configuration of the ADM1060 will remain unchanged and continue to operate in the original setup until the instruction is given to change.

The instruction to download from the EEPROM in option 3 above is also a useful way to restore the original EEPROM contents if revisions to the configuration are unsatisfactory and the user wants the ADM1060 to return to a known operating mode.

This type of operation is possible because of the topology of the ADM1060. The local (volatile) registers, or RAM, are all doublebuffered latches. Setting Bit 0 of the UPDCFG register to 1 leaves the double-buffered latches open at all times. If Bit 0 is set to 0, then when RAM write occurs across the SMBus only the first side of the double-buffered latch is written to. The user must then write a 1 to Bit 1 of the UPDCFG register. This generates a pulse to update all of the second latches at once. EPROM writes work similarly.

A final bit in this register is used to enable EEPROM page erasure. If this bit is set high, the contents of an EEPROM page can all be set to 0. If low, the contents of a page cannot be erased, even if the command code for page erasure is programmed across the SMBus.

The bit map for register UPDCFG is shown in [Table 56.](#page-40-0) A flow chart for download at power-up and subsequent configuration updates is shown in [Figure 24.](#page-40-1)

#### **Table 55. List of Configuration Update Registers**

![](_page_40_Picture_171.jpeg)

#### <span id="page-40-0"></span>**Table 56. Bit Map for UPDCFG Register 0x90 (Power-On Default 0x00)**

![](_page_40_Picture_172.jpeg)

<span id="page-40-1"></span>![](_page_40_Figure_5.jpeg)

Figure 24. Configuration Update Flow Diagram

#### **INTERNAL REGISTERS**

The ADM1060 contains a large number of data registers. A brief description of the principal registers is given below. More detailed descriptions are given in the relevant sections of this data sheet.

**Address Pointer Register.** This register contains the address that selects one of the other internal registers. When writing to the ADM1060, the first byte of data is always a register address, which is written to the Address Pointer register.

**Configuration Registers.** These registers provide control and configuration for various operating parameters of the ADM1060.

**Polarity Registers.** These registers define the polarity of inputs to the PLBA.

**Mask Registers.** These registers allow masking of individual inputs to the PLBA and masking of faults in the fault reporting registers.

#### **EEPROM**

The ADM1060 has 512 bytes of nonvolatile, electrically erasable programmable read-only memory (EEPROM) from register addresses 0xF800 to 0xF9FF. This may be used for permanent storage of data that will not be lost when the ADM1060 is powered down, unlike the data in the volatile registers. Although referred to as read-only memory, the EEPROM can be written to (as well as read from) via the serial bus in exactly the same way as the other registers. The only major differences between the EEPROM and other registers are

- 1. An EEPROM location must be blank before it can be written to. If it contains data, it must first be erased.
- 2. Writing to EEPROM is slower than writing to RAM.
- 3. Writing to the EEPROM should be restricted because it has a limited write/cycle life of typically 10,000 write operations, due to the usual EEPROM wear-out mechanisms.

The EEPROM is split into 16 (0 to 15) pages of 32 bytes each. Pages 0 to 6, starting at address 0xF800, hold the configuration data for the applications on the ADM1060 (the PLB, SFDs, GPIs, WDI, PDOs, etc.). These EEPROM addresses are the same as the RAM register addresses, prefixed by 0xF8. Page 7 is reserved. Pages 8 to 15 are for customer use. Data can be downloaded from EEPROM to RAM in one of two ways:

- 1. At power-up, pages 0 to 6 are downloaded.
- 2. Setting Bit 2 of the UPDCFG register (0x90) performs a user download of pages 0 to 6.

### **SERIAL BUS INTERFACE**

Control of the ADM1060 is carried out via the serial system management bus (SMBus). The ADM1060 is connected to this bus as a slave device under the control of a master device. It takes approximately 2 ms after power-up for the ADM1060 to download from its EEPROM. Therefore, access to the ADM1060 is restricted until the download is completed.

### **IDENTIFYING THE ADM1060 ON THE SMBus**

The ADM1060 has a 7-bit serial bus slave address. When the device is powered up, it will do so with a default serial bus address. The five MSBs of the address are set to 10101, and the two LSBs are determined by the logical states of Pins A1 and A0. This allows the connection of four ADM1060s to the one SMBus. The device also has a number of identification registers (read only) that can be read across the SMBus. These are

![](_page_41_Picture_347.jpeg)

#### **GENERAL SMBus TIMING**

[Figure 25 a](#page-42-1)nd [Figure 26 s](#page-42-2)how timing diagrams for general read and write operations using the SMBus. The SMBus specification defines specific conditions for different types of read and write operation, which are discussed later. The general SMBus protocol operates as follows:

1. The master initiates data transfer by establishing a START condition, defined as a high-to-low transition on the serial data line SDA while the serial clock line SCL remains high. This indicates that a data stream will follow. All slave peripherals connected to the serial bus respond to the START condition and shift in the next eight bits, consisting of a 7-bit slave address (MSB first) plus a R/W bit, which determines the direction of the data transfer, i.e., whether data will be written to or read from the slave device  $(0 = write, 1 = read).$ 

The peripheral whose address corresponds to the transmitted address responds by pulling the data line low during the low period before the ninth clock pulse, known as the acknowledge bit, and holding it low during the high period of this clock pulse. All other devices on the bus now remain idle while the selected device waits for data to be read from or written to it. If the  $R/\overline{W}$  bit is a 0, the master will write to the slave device. If the R/ $\overline{W}$  bit is a 1, the master will read from the slave device.

2. Data is sent over the serial bus in sequences of nine clock pulses, eight bits of data followed by an acknowledge bit from the slave device. Data transitions on the data line must occur during the low period of the clock signal and remain stable during the high period, as a low-to-high transition when the clock is high may be interpreted as a STOP signal.

If the operation is a write operation, the first data byte after the slave address is a command byte. This tells the slave device what to expect next. It may be an instruction such as telling the slave device to expect a block write, or it may simply be a register address that tells the slave where subsequent data is to be written.

Since data can flow in only one direction as defined by the R/W bit, it is not possible to send a command to a slave device during a read operation. Before doing a read operation, it may first be necessary to do a write operation to tell the slave what sort of read operation to expect and/or the address from which data is to be read.

3. When all data bytes have been read or written, stop conditions are established. In WRITE mode, the master will pull the data line high during the 10<sup>th</sup> clock pulse to assert a STOP condition. In READ mode, the master device will release the SDA line during the low period before the ninth clock pulse, but the slave device will not pull it low. This is known as No Acknowledge. The master will then take the data line low during the low period before the 10<sup>th</sup> clock pulse, then high during the 10<sup>th</sup> clock pulse to assert a STOP condition.

![](_page_42_Figure_1.jpeg)

<span id="page-42-2"></span><span id="page-42-1"></span>Figure 25. General SMBus Write Timing Diagram

![](_page_42_Figure_3.jpeg)

<span id="page-42-0"></span>Figure 26. General SMBus Read Timing Diagram

![](_page_42_Figure_5.jpeg)

Figure 27. Serial Bus Timing Diagram

#### **SMBus PROTOCOLS FOR RAM AND EEPROM**

The ADM1060 contains volatile registers (RAM) and nonvolatile EEPROM. User RAM occupies address locations from 0x00 to 0xDF, while EEPROM occupies addresses from 0xF800 to 0xF9FF.

Data can be written to and read from both RAM and EEPROM as single data bytes.

Data can be written only to unprogrammed EEPROM locations. To write new data to a programmed location, it is first necessary to erase it. EEPROM erasure cannot be done at the byte level;

the EEPROM is arranged as 16 pages of 32 bytes, and an entire page must be erased.

Page erasure is enabled by setting Bit 3 in register UPDCFG (address 0x90) to 1. If this is not set, page erasure cannot occur, even if the command byte (0xFE) is programmed across the SMBus.

## <span id="page-43-0"></span>**WRITE OPERATIONS**

The SMBus specification defines several protocols for different types of read and write operations. The ones used in the ADM1060 are discussed below. The following abbreviations are used in the diagrams:

![](_page_43_Picture_355.jpeg)

The ADM1060 uses the following SMBus write protocols:

#### **SEND BYTE**

In this operation, the master device sends a single command byte to a slave device, as follows:

- 1. The master device asserts a start condition on SDA.
- 2. The master sends the 7-bit slave address followed by the write bit (low).
- 3. The addressed slave device asserts ACK on SDA.
- 4. The master sends a command code.
- 5. The slave asserts ACK on SDA.
- 6. The master asserts a STOP condition on SDA and the transaction ends.

In the ADM1060, the send byte protocol is used for two purposes:

1. To write a register address to RAM for a subsequent single byte read from the same address or block read, or to write starting at that address. This is illustrated in [Figure 28.](#page-43-1)

<span id="page-43-1"></span>![](_page_43_Figure_15.jpeg)

Figure 28. Setting a RAM Address for Subsequent Read

2. To erase a page of EEPROM memory. EEPROM memory can be written to only if it is unprogrammed. Before writing to one or more EEPROM memory locations that are already programmed, the page or pages containing those locations must first be erased. EEPROM memory is erased by writing a command byte.

The master sends a command code that tells the slave device to erase the page. The ADM1060 command code for a page erasure is 0xFE (1111 1110 binary). Note that in order for

page erasure to take place, the page address has to be given in the previous write word transaction (see write byte below). Also, Bit 3 in register UPDCFG (address 0x90) must be set to 1.

![](_page_43_Figure_20.jpeg)

Figure 29. EEPROM Page Erasure

As soon as the ADM1060 receives the command byte, page erasure begins. The master device can send a STOP command as soon as it sends the command byte. Page erasure takes approximately 20 ms. If the ADM1060 is accessed before erasure is complete, it will respond with No Acknowledge.

#### **WRITE BYTE/WORD**

In this operation the master device sends a command byte and one or two data bytes to the slave device, as follows:

- 1. The master device asserts a start condition on SDA.
- 2. The master sends the 7-bit slave address followed by the write bit (low).
- 3. The addressed slave device asserts ACK on SDA.
- 4. The master sends a command code.
- 5. The slave asserts ACK on SDA.
- 6. The master sends a data byte.
- 7. The slave asserts ACK on SDA.
- 8. The master sends a data byte (or may assert STOP at this point).
- 9. The slave asserts ACK on SDA.
- 10. The master asserts a STOP condition on SDA to end the transaction.

In the ADM1060, the write byte/word protocol is used for three purposes:

1. To write a single byte of data to RAM. In this case the command byte is the RAM address from 0x00 to 0xDF and the (only) data byte is the actual data. This is illustrated in [Figure 30.](#page-43-2)

<span id="page-43-2"></span>![](_page_43_Figure_37.jpeg)

Figure 30. Single Byte Write to RAM

2. To set up a 2-byte EEPROM address for a subsequent read, write, block read, block write, or page erase. In this case, the command byte is the high byte of the EEPROM address from 0xF8 to 0xF9. The (only) data byte is the low byte of the EEPROM address. This is illustrated in [Figure 31.](#page-44-1)

<span id="page-44-1"></span>![](_page_44_Figure_2.jpeg)

Figure 31. Setting an EEPROM Address

Note for page erasure that as a page consists of 32 bytes, only the three MSBs of the address low byte are important. The lower five bits of the EEPROM address low byte only specify addresses within a page and are ignored during an erase operation.

3. To write a single byte of data to EEPROM. In this case the command byte is the high byte of the EEPROM address from 0xF8 to 0xF9. The first data byte is the low byte of the EEPROM address and the second data byte is the actual data. This is illustrated in [Figure 32.](#page-44-2)

![](_page_44_Figure_6.jpeg)

<span id="page-44-2"></span>Figure 32. Single Byte Write to EEPROM

### **BLOCK WRITE**

In this operation, the master device writes a block of data to a slave device. The start address for a block write must previously have been set. In the case of the ADM1060, this is done by a Send Byte operation to set a RAM address or a Write Byte/Word operation to set an EEPROM address.

- 1. The master device asserts a start condition on SDA.
- 2. The master sends the 7-bit slave address followed by the write bit (low).
- 3. The addressed slave device asserts ACK on SDA.
- 4. The master sends a command code that tells the slave device to expect a block write. The ADM1060 command code for a block write is 0xFC (1111 1100 binary).
- 5. The slave asserts ACK on SDA.
- 6. The master sends a data byte that tells the slave device how many data bytes will be sent. The SMBus specification allows a maximum of 32 data bytes to be sent in a block write.
- 7. The slave asserts ACK on SDA.
- 8. The master sends N data bytes.
- 9. The slave asserts ACK on SDA after each data byte.
- 10. The master asserts a STOP condition on SDA to end the transaction.

![](_page_44_Figure_20.jpeg)

Figure 33. Block Write to EEPROM or RAM

Unlike some EEPROM devices that limit block writes to within a page boundary, there is no limitation on the start address when performing a block write to EEPROM, except

- 1. There must be at least N locations from the start address to the highest EEPROM address (0xF9FF) to avoiding writing to invalid addresses.
- 2. If the addresses cross a page boundary, both pages must be erased before programming.

Note that the ADM1060 features a clock extend function for writes to EEPROM. Programming an EEPROM byte takes approximately 250 µs, which would limit the SMBus clock for repeated or block write operations. The ADM1060 pulls SCL low and extends the clock pulse when it cannot accept any more data.

## <span id="page-44-0"></span>**READ OPERATIONS**

The ADM1060 uses the following SMBus read protocols:

### **RECEIVE BYTE**

In this operation, the master device receives a single byte from a slave device, as follows:

- 1. The master device asserts a START condition on SDA.
- 2. The master sends the 7-bit slave address followed by the read bit (high).
- 3. The addressed slave device asserts ACK on SDA.
- 4. The master receives a data byte.
- 5. The master asserts NO ACK on SDA.
- 6. The master asserts a STOP condition on SDA and the transaction ends.

In the ADM1060, the receive byte protocol is used to read a single byte of data from a RAM or EEPROM location whose address has previously been set by a send byte or write byte/word operation. This is illustrated in [Figure 34.](#page-44-3)

<span id="page-44-3"></span>

| s | SLAVE<br>DDRESS | R | <b>DATA</b> |  |  |
|---|-----------------|---|-------------|--|--|

Figure 34. Single Byte Read from EEPROM or RAM

### **BLOCK READ**

In this operation, the master device reads a block of data from a slave device. The start address for a block read must previously have been set. In the case of the ADM1060, this is done by a Send Byte operation to set a RAM address, or a Write Byte/Word operation to set an EEPROM address. The block read operation itself consists of a Send Byte operation that sends a block read command to the slave, immediately followed by a repeated start and a read operation that reads out multiple data bytes, as follows:

- 1. The master device asserts a START condition on SDA.
- 2. The master sends the 7-bit slave address followed by the write bit (low).
- 3. The addressed slave device asserts ACK on SDA.
- 4. The master sends a command code that tells the slave device to expect a block read. The ADM1060 command code for a block read is 0xFD (1111 1101 binary).
- 5. The slave asserts ACK on SDA.
- 6. The master asserts a repeat start condition on SDA.
- 7. The master sends the 7-bit slave address followed by the read bit (high).
- 8. The slave asserts ACK on SDA.
- 9. The ADM1060 sends a byte count data byte that tells the master how many data bytes to expect. The ADM1060 will always return 32 data bytes (0x20), which is the maximum allowed by the SMBus 1.1 specification.
- 10. The master asserts ACK on SDA.
- 11. The master receives 32 data bytes.
- 12. The master asserts ACK on SDA after each data byte.
- 13. The master asserts a STOP condition on SDA to end the transaction.

![](_page_45_Figure_16.jpeg)

Figure 35. Block Read from EEPROM or RAM

### **ERROR CORRECTION**

The ADM1060 provides the option of issuing a PEC (packet error correction) byte after a write to RAM, a write to EEPROM, a block write to RAM/EEPROM, or a block read from RAM/EEPROM. This enables the user to verify that the data received by or sent from the ADM1060 is correct. The PEC byte is an optional byte sent after the last data byte has been written to or read from the ADM1060. The protocol is as follows:

- 1. The ADM1060 issues a PEC byte to the master. The master should check the PEC byte and issue another block read if the PEC byte is incorrect.
- 2. A NACK is generated after the PEC byte to signal the end of the read.

Note: The PEC byte is calculated using CRC-8. The Frame Check Sequence (FCS) conforms to CRC-8 by the polynomial

$$
C(x) = x^8 + x^2 + x^1 + 1
$$

Consult the SMBus 1.1 specification for more information. An example of a block read with the optional PEC byte is shown in [Figure 36.](#page-45-0) 

<span id="page-45-0"></span>![](_page_45_Figure_25.jpeg)

Figure 36. Block Read from EEPROM or RAM with PEC

![](_page_46_Figure_1.jpeg)

Figure 37. ADM1060 Application Diagram

#### **Table 57. ADM1060 Register Map**

![](_page_47_Picture_107.jpeg)

## <span id="page-48-0"></span>PIN CONFIGURATION AND FUNCTIONAL DESCRIPTIONS

![](_page_48_Figure_2.jpeg)

Figure 38. Pin Configuration

### **Table 58. Pin Function Descriptions**

![](_page_48_Picture_263.jpeg)

## <span id="page-49-0"></span>OUTLINE DIMENSIONS

![](_page_49_Figure_2.jpeg)

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

![](_page_49_Picture_5.jpeg)

## <span id="page-49-1"></span>**Ordering Guide**

![](_page_49_Picture_97.jpeg)

<sup>1</sup>Contact factory for availability of the evaluation board.

For general ADM1060 support, send email to: **ADM1060**.support@analog.com

## **NOTES**

## **NOTES**

![](_page_51_Picture_2.jpeg)

**© 2003 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. C03470–0–12/03(B)**

www.analog.com

Rev. B | Page 52 of 52