<span id="page-0-0"></span>

# Low Gain Drift Precision Instrumentation Amplifier

# AD8228

#### **FEATURES**

**Easy to use Pin strappable gains of 10 and 100 Wide power supply range: ±2.3 V to ±18 V DC specifications (B Grade, G = 10) 2 ppm/°C gain drift 0.02% gain error 50 µV maximum input offset voltage 0.8 µV/°C maximum input offset drift 0.6 nA maximum input bias current 100 dB CMRR AC specifications 650 kHz, –3 dB bandwidth (G = 10) 2 V/µs slew rate Low noise 8 nV/√Hz, @ 1 kHz (G = 100) 0.3 µV p-p from 0.1 Hz to 10 Hz (G = 100)** 

#### **APPLICATIONS**

**Weigh scales Industrial process controls Bridge amplifiers Precision data acquisition systems Medical instrumentation Strain gages Transducer interfaces** 

### **GENERAL DESCRIPTION**

**Rev. 0** 

The AD8228 is a high performance instrumentation amplifier with very high gain accuracy. Because all gain setting resistors are internal and laser trimmed, gain accuracy and gain drift are better than can be achieved with typical instrumentation amplifiers.

Low voltage offset, low offset drift, low gain drift, high gain accuracy, and high CMRR make this part an excellent choice in applications that demand the best dc performance possible, such as bridge signal conditioning.

### **CONNECTION DIAGRAM**





<sup>1</sup> Rail-to-rail output.

The AD8228 operates on both single and dual supplies. Because the part can operate on supplies up to  $\pm 18$  V, it is well suited for applications where high common-mode input voltages are encountered. The AD8228 is available in 8-lead MSOP and SOIC packages.

Performance is specified over the entire industrial temperature range of −40°C to +85°C for all grades. Furthermore, the AD8228 is operational from −40°C to +125°C. For a pin-compatible amplifier with similar specifications, but with a gain range of 1 to 1000, see the [AD8221.](http://www.analog.com/AD8221)

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

# <span id="page-1-0"></span>**TABLE OF CONTENTS**



### 

### **REVISION HISTORY**

7/08-Revision 0: Initial Version

# <span id="page-2-0"></span>**SPECIFICATIONS**

### **GAIN = 10**

 $V_S = \pm 15$  V,  $V_{REF} = 0$  V,  $T_A = 25$ °C,  $R_L = 2$  k $\Omega$ , all specifications referred to input, unless otherwise noted.

#### **Table 2.**



<span id="page-3-0"></span>

<sup>1</sup> Operating near the input voltage range limit may reduce the available output range. Se[e Figure 10 a](#page-9-0)n[d Figure 11 f](#page-9-0)or the input common-mode range vs. output

voltage. 2 See th[e Typical Performance Characteristics](#page-8-1) section for expected operation between 85°C to 125°C.

### <span id="page-4-0"></span>**GAIN = 100**

 $V_S = \pm 15$  V,  $V_{REF} = 0$  V,  $T_A = 25$ °C,  $R_L = 2$  k $\Omega$ , all specifications referred to input, unless otherwise noted.

### **Table 3.**



<span id="page-5-0"></span>

1 Operating near the input voltage range limit may reduce the available output range. Se[e Figure 12 a](#page-9-0)n[d Figure 13 f](#page-9-0)or the input common-mode range vs. output

voltage. 2 See the [Typical Performance Characteristics](#page-8-1) section for expected operation between 85°C to 125°C.

# <span id="page-6-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 4.**



<sup>1</sup>Temperature range for specified performance is −40°C to +85°C. See the [Typical Performance Characteristics](#page-8-2) section for expected operation from 85°C to 125°C.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **THERMAL RESISTANCE**

θ<sub>JA</sub> is specified for a device in free air.

#### **Table 5.**



### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# <span id="page-7-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



### **Table 6. Pin Function Descriptions**



# <span id="page-8-2"></span><span id="page-8-1"></span><span id="page-8-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

T = 25°C,  $V_s = \pm 15$  V,  $R_L = 10$  k $\Omega$ , unless otherwise noted.



Figure 3. Typical Distribution of Input Offset Voltage ( $G = 10$ )



Figure 4. Typical Distribution of Input Offset Voltage Drift (G = 10)



Figure 5. Typical Distribution of Input Offset Voltage (G = 100)



Figure 6. Typical Distribution of Input Offset Voltage Drift (G = 100)





Figure 8. Typical Distribution of Input Bias Current

<span id="page-9-0"></span>





<span id="page-9-1"></span>













Figure 14. Input Bias Current vs. Common-Mode Voltage



Figure 15. Change in Input Offset Voltage vs. Warm-Up Time

<span id="page-10-1"></span>

Figure 16. Input Bias Current and Offset Current vs. Temperature



<span id="page-10-0"></span>Figure 17. Positive PSRR vs. Frequency, RTI











Figure 20. Gain Error vs. Temperature





Figure 22. CMRR vs. Frequency, RTI, 1 kΩ Source Imbalance



Figure 23. CMR vs. Temperature





Figure 25. Output Voltage Swing vs. Supply Voltage



Figure 26. Output Voltage Swing vs. Load Resistance





Figure 33. 0.1 Hz to 10 Hz Current Noise



Figure 34. Large Signal Frequency Response



Figure 35. Large Signal Pulse Response and Settling Time ( $G = 10$ )



Figure 36. Large Signal Pulse Response and Settling Time (G = 100)



Figure 37. Small Signal Response,  $G = 10$ ,  $R_L = 2$  k $\Omega$ ,  $C_L = 100$  pF



Figure 38. Small Signal Response,  $G = 100$ ,  $R_L = 2$  k $\Omega$ ,  $C_L = 100$  pF



### <span id="page-15-0"></span>THEORY OF OPERATION



### <span id="page-15-1"></span>**ARCHITECTURE**

The AD8228 is based on the classic three op amp topology. This topology has two stages: a preamplifier to provide differential amplification, followed by a difference amplifier to remove the common-mode voltage. [Figure 41](#page-15-1) shows a simplified schematic of the AD8228.

<span id="page-15-2"></span>The first stage is composed of the A1 and A2 amplifiers, the Q1 and Q2 input transistors, and the R1 through R4 resistors. The feedback loop of A1, R1, and Q1 ensures that the V1 voltage is a constant diode drop below in the negative input voltage. Similarly, V2 is kept a constant diode drop below the positive input. Therefore, a replica of the differential input voltage is placed across either R3 (when the gain pins are left open) or R3||R4 (when the gain pins are shorted). The current that flows across this resistance must also flow through the R1 and R2 resistors, creating a gained differential signal between the A2 and A1 outputs. Note that, in addition to a gained differential signal, the original common-mode signal, shifted a diode drop down, is also still present.

The second stage is a difference amplifier, composed of A3 and four 10 kΩ resistors. The purpose of this stage is to remove the common-mode signal from the amplified differential signal.

The AD8228 does not depend on external resistors. Much of the dc performance of precision circuits depends on the accuracy and matching of resistors. The resistors on the AD8228 are laid out to be tightly matched. The resistors of each part are laser trimmed and tested for their matching accuracy. Because of this trimming and testing, the AD8228 can guarantee high accuracy for specifications such as gain drift, common-mode rejection (CMRR), and gain error.

### **SETTING THE GAIN**

The AD8228 can be configured for a gain of 10 or 100 with no external components. Leave Pin 2 and Pin 3 open for a gain of 10; short Pin 2 and Pin 3 together for a gain of 100 (see [Figure 42\)](#page-15-2).



The transfer function with Pin 2 and Pin 3 open is

$$
V_{OUT}=10\times(V_{IN^+}-V_{IN^-})+V_{REF}
$$

The transfer function with Pin 2 and Pin 3 shorted is

$$
V_{OUT}=100\times(V_{IN^+}-V_{IN^-})+V_{REF}
$$

### **COMMON-MODE INPUT VOLTAGE RANGE**

The three op amp architecture of the AD8228 applies gain and then removes the common-mode voltage. Therefore, internal nodes in the AD8228 experience a combination of both the gained signal and the common-mode signal. This combined signal can be limited by the voltage supplies even when the individual input and output signals are not. [Figure 10](#page-9-1) through [Figure 13](#page-9-1) show the allowable common-mode input voltage ranges for various output voltages and supply voltages.

### <span id="page-16-0"></span>**REFERENCE TERMINAL**

The output voltage of the AD8228 is developed with respect to the potential on the reference terminal. This is useful when the output signal needs to be offset to a precise midsupply level. For example, a voltage source can be tied to the REF pin to level-shift the output so that the AD8228 can drive a single-supply ADC. The REF pin is protected with ESD diodes and should not exceed either + $V_s$  or  $-V_s$  by more than 0.3 V.

For best performance, source impedance to the REF terminal should be kept below 1  $\Omega$ . As shown in [Figure 41](#page-15-1), the reference terminal, REF, is at one end of a 10 kΩ resistor. Additional impedance at the REF terminal adds to this 10 k $\Omega$  resistor and results in amplification of the signal connected to the positive input. The amplification from the additional R<sub>REF</sub> can be computed by

$$
\frac{2 \times \left(10 \text{ k}\Omega + R_{REF}\right)}{20 \text{ k}\Omega + R_{REF}}
$$

Only the positive signal path is amplified; the negative path is unaffected. This uneven amplification degrades the CMRR of the amplifier.



Figure 43. Driving the Reference

### **LAYOUT**

<span id="page-16-1"></span>The AD8228 is a high precision device. To ensure optimum performance at the PCB level, care must be taken in the design of the board layout. The AD8228 pins are arranged in a logical manner to aid in this task.



### **Common-Mode Rejection Ratio over Frequency**

The AD8228 has a higher CMRR over frequency than typical in-amps, which gives it greater immunity to disturbances such as line noise and its associated harmonics. The AD8228 pinout was designed so that the board designer can take full advantage of this performance with a well-implemented layout.

Poor layout can cause some of the common-mode signal to be converted to a differential signal before it reaches the in-amp. Such conversions occur when one input path has a frequency response that is different from the other. To keep CMRR across frequency high, input source impedance and capacitance of each path should be closely matched. Additional source resistance in the input path (for example, for input protection) should be placed close to the in-amp inputs, which minimizes their interaction with parasitic capacitance from the PCB traces.

Parasitic capacitance at the gain setting pins can also affect CMRR over frequency. If the board design has a component at the gain setting pins (for example, a switch or jumper), the part should be chosen so that the parasitic capacitance is as small as possible.

### **Power Supplies**

A stable dc voltage should be used to power the instrumentation amplifier. Noise on the supply pins can adversely affect performance. See the PSRR performance curves in [Figure 17](#page-10-0) and [Figure 18](#page-10-1) for more information.

A 0.1 μF capacitor should be placed as close as possible to each supply pin. As shown in [Figure 45](#page-16-1), a 10 μF tantalum capacitor can be used farther away from the part. In most cases, it can be shared by other precision integrated circuits.



Figure 45. Supply Decoupling, REF, and Output Referred to Local Ground

### <span id="page-17-0"></span>**References**

The output voltage of the AD8228 is developed with respect to the potential on the reference terminal. Care should be taken to tie REF to the appropriate local ground.

#### **Input Bias Current Return Path**

The input bias current of the AD8228 must have a return path to common. When the source, such as a thermocouple, cannot provide a return current path, one should be created, as shown in [Figure 46](#page-17-1).



### <span id="page-17-1"></span>**INPUT PROTECTION**

<span id="page-17-2"></span>All terminals of the AD8228 are protected against ESD (1 kV, human body model). In addition, the input structure allows for dc overload conditions of about 3.5 V beyond the supplies.

### **Input Voltages Beyond the Rails**

For larger input voltages, an external resistor should be used in series with each input to limit current during overload conditions. The AD8228 can safely handle a continuous 6 mA current. The limiting resistor can be computed from

$$
R_{LIMIT} \ge \frac{V_{IN} - V_{SUPPLY}}{6 \text{ mA}} - 600 \text{ }\Omega
$$

For applications where the AD8228 encounters extreme overload voltages, such as cardiac defibrillators, external series resistors and low leakage diode clamps such as the BAV199L, the FJH1100s, or the SP720 should be used.

### **Large Differential Voltages When G = 100**

When operating at a gain of 100, large differential input voltages can cause more than 6 mA of current to flow into the inputs. This condition occurs when the voltage between +IN and –IN exceeds 5 V. This is true for differential voltages of either polarity.

The maximum allowed differential voltage can be increased by adding an input protection resistor in series with each input. The value of each protection resistor should be

$$
R_{PROTECT} = (V_{DIFF\_MAX} - 5 \text{ V})/6 \text{ mA}
$$

### **RADIO FREQUENCY INTERFERENCE (RFI)**

RF rectification is often a problem when amplifiers are used in applications having strong RF signals. The disturbance can appear as a small dc offset voltage. High frequency signals can be filtered with a low-pass RC network placed at the input of the instrumentation amplifier, as shown in [Figure 47.](#page-17-2) The filter limits the input signal bandwidth, according to the following relationship:

FilterFrequency<sub>DIFF</sub> = 
$$
\frac{1}{2\pi R(2C_D + C_C)}
$$
  
FilterFrequency<sub>CM</sub> = 
$$
\frac{1}{2\pi RC_C}
$$

where  $C_D \geq 10$  Cc.



Figure 47. RFI Suppression

 $C_D$  affects the difference signal, and  $C_C$  affects the common-mode signal. Values of R and Cc should be chosen to minimize RFI. Mismatch between the  $R \times C_C$  at the positive input and the  $R \times C_C$ at the negative input degrades the CMRR of the AD8228. By using a value of  $C_D$  one magnitude larger than  $C_C$ , the effect of the mismatch is reduced, and performance is improved.

### <span id="page-18-0"></span>APPLICATIONS INFORMATION **DIFFERENTIAL DRIVE**

[Figure 48](#page-18-1) shows how to configure the AD8228 for differential output. The advantage of this circuit is that the dc differential accuracy depends on the AD8228 and not on the op amp or the resistors. This circuit takes advantage of the precise control the AD8228 has of its output voltage relative to the reference voltage. The ideal equation for the differential output is as follows:

 $V_{\text{DIFF~OUT}} = V_{\text{OUT}+} - V_{\text{OUT}-} = Gain \times (V_{\text{IN}+} - V_{\text{IN}-})$ 

Op amp dc performance and resistor matching determine the dc common-mode output accuracy. However, because commonmode errors are likely to be rejected by the next device in the signal chain, these errors typically have little effect on overall system accuracy. The ideal equation for the common-mode output is as follows:

$$
V_{CM\_OUT} = \frac{V_{OUT^+} + V_{OUT^-}}{2} = V_{REF}
$$

<span id="page-18-2"></span>For best ac performance, an op amp with at least 3 MHz gain bandwidth product and 2 V/μs slew rate is recommended.



<span id="page-18-1"></span>Figure 48. Differential Output Using an Op Amp

### **PRECISION STRAIN GAGE**

The low offset and high CMRR over frequency of the AD8228 make it an excellent candidate for bridge measurements. As shown in [Figure 49](#page-18-2), the bridge can be connected directly to the inputs of the amplifier.



### **DRIVING A DIFFERENTIAL ADC**

[Figure 50](#page-18-3) shows how the AD8228 can be used to drive a differential ADC. The AD8228 is configured with an op amp and two resistors for differential drive. The 510 Ω resistors and 2200 pF capacitors isolate the instrumentation amplifier from the switching transients produced by the switched capacitor front end of a typical SAR converter. These components between the ADC and the amplifier also create a filter at 142 kHz, which provides antialiasing and noise filtering. The advantage of this configuration is that it uses less power than a dedicated ADC driver: the [AD8641](http://www.analog.com/AD8641) typically consumes 200 μA, and the current through the two 10 kΩ resistors is 250 μA at full output voltage.

With the [AD7688](http://www.analog.com/AD7688), this configuration gives excellent dc performance and a THD of 71 dB (10 kHz input). For applications that need better distortion performance, a dedicated ADC driver, such as the [ADA4941-1](http://www.analog.com/ADA4941-1) or [ADA4922-1](http://www.analog.com/ADA4922-1), is recommended.



<span id="page-18-3"></span>Figure 50. Driving a Differential ADC

### <span id="page-19-0"></span>OUTLINE DIMENSIONS



(R-8)

Dimensions shown in millimeters and (inches)

#### <span id="page-20-0"></span>**ORDERING GUIDE**

<span id="page-20-1"></span>

 $1 Z =$  RoHS Compliant Part.

# **NOTES**

# **NOTES**

# <span id="page-23-2"></span><span id="page-23-1"></span><span id="page-23-0"></span>**NOTES**

**©2008 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D07035-0-7/08(0)** 



www.analog.com

Rev. 0 | Page 24 of 24