January 2004



# FDZ202P

# P-Channel 2.5V Specified PowerTrench<sup>®</sup> BGA MOSFET

#### **General Description**

Combining Fairchild's advanced 2.5V specified PowerTrench process with state of the art BGA packaging, the FDZ202P minimizes both PCB space and  $R_{DS(ON)}$ . This BGA MOSFET embodies a breakthrough in packaging technology which enables the device to combine excellent thermal transfer characteristics, high current handling capability, ultralow profile packaging, low gate charge, and low  $R_{DS(ON)}$ .

#### Applications

- Battery management
- Load switch
- Battery protection

#### Features

- -5.5 A, -20 V.  $R_{DS(ON)}$  = 45 m $\Omega$  @  $V_{GS}$  = -4.5 V  $R_{DS(ON)}$  = 75 m $\Omega$  @  $V_{GS}$  = -2.5 V
- Occupies only 5 mm<sup>2</sup> of PCB area: only 55% of the area of SSOT-6
- Ultra-thin package: less than 0.80 mm height when mounted to PCB
- Outstanding thermal transfer characteristics: 4 times better than SSOT-6
- Ultra-low Q<sub>g</sub> x R<sub>DS(ON)</sub> figure-of-merit
- High power and current handling capability





# Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                                        |           | Ratings     | Units |
|-----------------------------------|--------------------------------------------------|-----------|-------------|-------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                             |           | -20         | V     |
| V <sub>GSS</sub>                  | Gate-Source Voltage                              |           | ±12         | V     |
| ID                                | Drain Current – Continuous                       | (Note 1a) | -5.5        | A     |
|                                   | – Pulsed                                         |           | -20         |       |
| PD                                | Power Dissipation (Steady State)                 | (Note 1a) | 2           | W     |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |           | –55 to +150 | °C    |

## **Thermal Characteristics**

| $R_{\theta JA}$  | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 64  | °C/W |
|------------------|-----------------------------------------|-----------|-----|------|
| R <sub>0JB</sub> | Thermal Resistance, Junction-to-Ball    | (Note 1)  | 8   | °C/W |
| R <sub>eJC</sub> | Thermal Resistance, Junction-to-Case    | (Note 1)  | 0.7 | °C/W |

### Package Marking and Ordering Information

| Quantity   |
|------------|
| 3000 units |
|            |

©2004 Fairchild Semiconductor Corporation

| Cumber!                                | T <sub>A</sub> = 25°C unless otherwise noted      |                                                                                                                                                                                                |      | T              | Mase           | 11    |
|----------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|----------------|-------|
| Symbol                                 | Parameter                                         | Test Conditions                                                                                                                                                                                | Min  | Тур            | Max            | Units |
| Off Char                               | acteristics                                       |                                                                                                                                                                                                |      |                |                |       |
| BV <sub>DSS</sub>                      | Drain–Source Breakdown Voltage                    | $V_{GS}$ = 0 V, $I_{D}$ = -250 $\mu$ A                                                                                                                                                         | -20  |                |                | V     |
| <u>ΔBVdss</u><br>ΔTj                   | Breakdown Voltage Temperature<br>Coefficient      | $I_D = -250 \ \mu$ A, Referenced to 25°C                                                                                                                                                       |      | -17            |                | mV/°C |
| IDSS                                   | Zero Gate Voltage Drain Current                   | $V_{DS} = -16 V$ , $V_{GS} = 0 V$                                                                                                                                                              |      |                | -1             | μA    |
| I <sub>GSSF</sub>                      | Gate–Body Leakage, Forward                        | $V_{GS} = -12 V$ , $V_{DS} = 0 V$                                                                                                                                                              |      |                | -100           | nA    |
|                                        | Gate–Body Leakage, Reverse                        | $V_{GS} = 12 V, V_{DS} = 0 V$                                                                                                                                                                  |      |                | 100            | nA    |
| On Char                                | acteristics (Note 2)                              |                                                                                                                                                                                                |      |                |                |       |
| V <sub>GS(th)</sub>                    | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = -250 \ \mu A$                                                                                                                                                        | -0.6 | -0.9           | -1.5           | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate Threshold Voltage<br>Temperature Coefficient | $I_D = -250 \ \mu$ A, Referenced to 25°C                                                                                                                                                       |      | 3              |                | mV/°C |
| R <sub>DS(on)</sub>                    | Static Drain–Source<br>On–Resistance              | $ \begin{array}{l} V_{\rm GS}{=}-4.5~V,~I_{\rm D}{=}-5.5~A \\ V_{\rm GS}{=}-2.5~V,~I_{\rm D}{=}-4.0~A \\ V_{\rm GS}{=}-4.5~V,~I_{\rm D}{=}-5.5~A,~T_{\rm J}{=}125^{\circ}{\rm C} \end{array} $ |      | 37<br>57<br>50 | 45<br>75<br>65 | mΩ    |
| <b>g</b> <sub>FS</sub>                 | Forward Transconductance                          | $V_{DS} = -5 V$ , $I_{D} = -5.5 A$                                                                                                                                                             |      | 15             |                | S     |
| Dynamic                                | c Characteristics                                 |                                                                                                                                                                                                |      |                |                |       |
| C <sub>iss</sub>                       | Input Capacitance                                 | $V_{DS} = -10 V$ , $V_{GS} = 0 V$ ,                                                                                                                                                            |      | 884            |                | pF    |
| C <sub>oss</sub>                       | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                                                    |      | 258            |                | pF    |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance                      |                                                                                                                                                                                                |      | 103            |                | pF    |
| Switchir                               | ng Characteristics (Note 2)                       |                                                                                                                                                                                                |      |                |                |       |
| t <sub>d(on)</sub>                     | Turn–On Delay Time                                | $V_{DD} = -6 V, \qquad I_D = -1 A,$                                                                                                                                                            |      | 12             | 22             | ns    |
| tr                                     | Turn–On Rise Time                                 | $V_{GS} = -4.5 V$ , $R_{GEN} = 6 \Omega$                                                                                                                                                       |      | 9              | 18             | ns    |
| $t_{d(off)}$                           | Turn–Off Delay Time                               |                                                                                                                                                                                                |      | 36             | 58             | ns    |
| t <sub>f</sub>                         | Turn–Off Fall Time                                |                                                                                                                                                                                                |      | 24             | 38             | ns    |
| Qg                                     | Total Gate Charge                                 | $V_{DS} = -10 V$ , $I_{D} = -5.5 A$ ,                                                                                                                                                          |      | 9              | 13             | nC    |
| Q <sub>gs</sub>                        | Gate–Source Charge                                | $V_{GS} = -4.5 V$                                                                                                                                                                              |      | 2              |                | nC    |
| Q <sub>gd</sub>                        | Gate–Drain Charge                                 |                                                                                                                                                                                                |      | 3              |                | nC    |
| Drain-S                                | ource Diode Characteristics                       | and Maximum Ratings                                                                                                                                                                            |      |                |                |       |
| ls                                     | Maximum Continuous Drain-Source                   | Diode Forward Current                                                                                                                                                                          |      |                | -1.7           | Α     |
| V <sub>SD</sub>                        | Drain–Source Diode Forward<br>Voltage             | $V_{GS} = 0 V$ , $I_S = -1.7 A$ (Note 2)                                                                                                                                                       |      | -0.76          | -1.2           | V     |
| trr                                    | Diode Reverse Recovery Time                       | I <sub>F</sub> = -5.5 A,                                                                                                                                                                       |      | 25             |                | nS    |
| Q <sub>rr</sub>                        | Diode Reverse Recovery Charge                     | d <sub>i</sub> ,/dt = 100 A/µs                                                                                                                                                                 |      | 26             |                | nC    |

Notes:

 R<sub>0JA</sub> is determined with the device mounted on a 1 in<sup>2</sup> 2 oz. copper pad on a 1.5 x 1.5 in. board of FR-4 material. The thermal resistance from the junction to the circuit board side of the solder ball, R<sub>0JB</sub>, is defined for reference. For R<sub>0JC</sub>, the thermal reference point for the case is defined as the top surface of the copper chip carrier. R<sub>0JC</sub> and R<sub>0JB</sub> are guaranteed by design while R<sub>0JA</sub> is determined by the user's board design.



64°C/W when mounted on a 1in<sup>2</sup> pad of 2 oz copper, 1.5" x 1.5" x 0.062" thick PCB

a)

128°C/W when mounted on a minimum pad of 2 oz copper

b)

Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width < 300µs, Duty Cycle < 2.0%

FDZ202P



# FDZ202P



FDZ202P



FDZ202P

FDZ202P Rev D2 (W)

#### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACExTMFACT Quiet SeriesTMActiveArrayTMFAST®BottomlessTMFASTrTMCoolFETTMFPSTMCROSSVOLTTMFRFETTMDOMETMGlobalOptoisolatorTMEcoSPARKTMGTOTME²CMOSTMHiSeCTMEnSignaTM $PCTM$ FACTTMImpliedDisconnectTMAcross the board. Around the world.TMThe Power FranchiseTMProgrammable Active DroopTM | $ISOPLANAR^{TM}$ $LittleFET^{TM}$ $MICROCOUPLER^{TM}$ $MicroFET^{TM}$ $MicroPak^{TM}$ $MICROWIRE^{TM}$ $MSX^{TM}$ $MSXPro^{TM}$ $OCX^{TM}$ $OCXPro^{TM}$ $OCXPro^{TM}$ $OPTOLOGIC^{(B)}$ $OPTOPLANAR^{TM}$ $PACMAN^{TM}$ | POP <sup>TM</sup><br>Power247 <sup>TM</sup><br>PowerTrench <sup>®</sup><br>QFET <sup>®</sup><br>QS <sup>TM</sup><br>QT Optoelectronics <sup>TM</sup><br>Quiet Series <sup>TM</sup><br>RapidConfigure <sup>TM</sup><br>RapidConnect <sup>TM</sup><br>SILENT SWITCHER <sup>®</sup><br>SMART START <sup>TM</sup><br>SPM <sup>TM</sup><br>Stealth <sup>TM</sup> | SuperFET <sup>TM</sup><br>SuperSOT <sup>TM</sup> -3<br>SuperSOT <sup>TM</sup> -6<br>SuperSOT <sup>TM</sup> -8<br>SyncFET <sup>TM</sup><br>TinyLogic <sup>®</sup><br>TINYOPTO <sup>TM</sup><br>TruTranslation <sup>TM</sup><br>UHC <sup>TM</sup><br>UltraFET <sup>®</sup><br>VCX <sup>TM</sup> |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **PRODUCT STATUS DEFINITIONS**

**Definition of Terms** 

| Product Status            | Definition                                                                                                                                                                                                                        |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Formative or<br>In Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                          |
| First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |
|                           | Formative or<br>In Design<br>First Production<br>Full Production                                                                                                                                                                  |