

## **Rochester Electronics Manufactured Components**

Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All recreations are done with the approval of the OCM.

Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceed the OCM data sheet.

## **Quality Overview**

- ISO-9001
- AS9120 certification
- Qualified Manufacturers List (QML) MIL-PRF-35835
  - Class Q Military
  - Class V Space Level
- Qualified Suppliers List of Distributors (QSLD)

• Rochester is a critical supplier to DLA and meets all industry and DLA standards.

Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OEM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.

# Universal 4-Bit Shift Register

The SN74LS195A is a high speed 4-Bit Shift Register offering typical shift frequencies of 39 MHz. It is useful for a wide variety of register and counting applications. It utilizes the Schottky diode clamped process to achieve high speeds and is fully compatible with all ON Semiconductor TTL products.

- Typical Shift Right Frequency of 39 MHz
- Asynchronous Master Reset
- J,  $\overline{K}$  Inputs to First Stage
- Fully Synchronous Serial or Parallel Data Transfers
- Input Clamp Diodes Limit High Speed Termination Effects



## **ON Semiconductor™**

http://onsemi.com

LOW POWER SCHOTTKY

| Symbol          | Parameter                              | Min   | Тур | Max  | Unit |                |
|-----------------|----------------------------------------|-------|-----|------|------|----------------|
| $V_{CC}$        | Supply Voltage                         | 4.75  | 5.0 | 5.25 | V    |                |
| T <sub>A</sub>  | Operating Ambient<br>Temperature Range | 0     | 25  | 70   | °C   | col            |
| I <sub>OH</sub> | Output Current – High                  |       |     | -0.4 | mA   | 5              |
| I <sub>OL</sub> | Output Current – Low                   |       |     | 8.0  | mA   | 5              |
|                 | O                                      |       | SNI | C .  | ATIN | *<br>*         |
|                 | 48                                     |       | Ph  |      |      |                |
|                 | PLEA                                   | SF AF | R   |      |      | Devi           |
|                 | PLEA                                   | AF    | PF  |      |      | Devi<br>SN74LS |
|                 | PLEA                                   | RE    | PRE |      |      |                |

## GUARANTEED OPERATING RANGES

CASE 648

PLASTIC N SUFFIX

1 SOIC D SUFFIX CASE 751B

### **ORDERING INFORMATION**

| Device        | Package    | Shipping         |
|---------------|------------|------------------|
| SN74LS195AN   | 16 Pin DIP | 2000 Units/Box   |
| SN74LS195AD   | SOIC-16    | 38 Units/Rail    |
| SN74LS195ADR2 | SOIC-16    | 2500/Tape & Reel |

#### CONNECTION DIAGRAM DIP (TOP VIEW)



NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.

|                                 |                                          | LOADING  | (Note a)  | _  |
|---------------------------------|------------------------------------------|----------|-----------|----|
|                                 | S                                        | HIGH     | LOW       | _  |
| PE                              | Parallel Enable (Active LOW) Input       | 0.5 U.L. | 0.25 U.L. | -  |
| P <sub>0</sub> - P <sub>3</sub> | Parallel Data Inputs                     | 0.5 U.L. | 0.25 U.L. |    |
| J                               | First Stage J (Active HIGH) Input        | 0.5 U.L. | 0.25 U.L. | 0  |
| K                               | First Stage K (Active LOW) Input         | 0.5 U.L. | 0.25 U.L. |    |
| CP                              | Clock (Active HIGH Going Edge) Input     | 0.5 U.L. | 0.25 U.L. | ×0 |
| MR                              | Master Reset (Active LOW) Input          | 0.5 U.L. | 0.25 U.L. | Ċ  |
| Q <sub>0</sub> – Q <sub>3</sub> | Parallel Outputs                         | 10 U.L.  | 5 U.L.    |    |
| $\overline{Q}_3$                | Complementary Last Stage Output          | 10 U.L.  | 5 U.L.    |    |
| NOTES:<br>a) 1 TTL U            | nit Load (U.L.) = 40 μA HIGH/1.6 mA LOW. | SOLEN    | ORM       |    |
|                                 | LOGIC SYMBOL                             | N 7      |           |    |
|                                 | 9 4 5 6 7                                | FOR      |           |    |





#### FUNCTIONAL DESCRIPTION

The Logic Diagram and Truth Table indicate the functional characteristics of the LS195A 4-Bit Shift Register. The device is useful in a wide variety of shifting, counting and storage applications. It performs serial, parallel, serial to parallel, or parallel to serial data transfers at very high speeds.

The LS195A has two primary modes of operation, shift right  $(Q_0 \rightarrow Q_1)$  and parallel load which are controlled by the state of the Parallel Enable (PE) input. When the PE input is HIGH, serial data enters the first flip-flop  $Q_0$  via the J and  $\overline{K}$  inputs and is shifted one bit in the direction  $Q_0 \rightarrow Q_1 \rightarrow$  $Q_2 \rightarrow Q_3$  following each LOW to HIGH clock transition. The JK inputs provide the flexibility of the JK type input for special applications, and the simple D type input for general applications by tying the two pins together. When the PE input is LOW, the LS195A appears as four common clocked D flip-flops. The data on the parallel inputs P<sub>0</sub>, P<sub>1</sub>, P<sub>2</sub>, P<sub>3</sub> is transferred to the respective Q<sub>0</sub>, Q<sub>1</sub>, Q<sub>2</sub>, Q<sub>3</sub> outputs following the LOW to HIGH clock transition. Shift left operations (Q<sub>3</sub>  $\rightarrow$  [Q<sub>2</sub>) can be achieved by tying the Q<sub>n</sub> Outputs to the P<sub>n-1</sub> inputs and holding the <u>PE</u> input LOW.

All serial and parallel data transfers are synchronous, occurring after each LOW to HIGH clock transition. Since the LS195A utilizes edge-triggering, there is no restriction on the activity of the J,  $\overline{K}$ ,  $P_n$  and  $\overline{PE}$  inputs for logic operation — except for the set-up and release time requirements.

A LOW on the asynchronous Master Reset ( $\overline{MR}$ ) input sets all Q outputs LOW, independent of any other input condition.

| OPERATING MODES           | INPUTS |    |   |   |                |                | OUTPUTS        |                       |                |                  |  |
|---------------------------|--------|----|---|---|----------------|----------------|----------------|-----------------------|----------------|------------------|--|
| OPERATING MODES           | MR     | PE | J | K | Pn             | Q <sub>0</sub> | Q <sub>1</sub> | Q <sub>2</sub>        | $Q_3$          | $\overline{Q}_3$ |  |
| Asynchronous Reset        | L      | Х  | Х | Х | Х              | L              | L              | L                     | L              | Н                |  |
| Shift, Set First Stage    | Н      | h  | h | h | Х              | Н              | q <sub>0</sub> | q <sub>1</sub>        | q <sub>2</sub> | q <sub>2</sub>   |  |
| Shift, Reset First        | Н      | h  | 1 | 1 | Х              | L              | q <sub>0</sub> | q <sub>1</sub>        | $q_2$          | $\overline{q}_2$ |  |
| Shift, Toggle First Stage | Н      | h  | h | 1 | Х              | q <sub>0</sub> | q <sub>0</sub> | <b>q</b> <sub>1</sub> | $q_2$          | $\overline{q}_2$ |  |
| Shift, Retain First Stage | Н      | h  | 1 | h | Х              | q <sub>0</sub> | q <sub>0</sub> | <b>q</b> 1            | $q_2$          | q <sub>2</sub>   |  |
| Parallel Load             | Н      | -  | Х | Х | p <sub>n</sub> | p <sub>0</sub> | P1             | p <sub>2</sub>        | p <sub>3</sub> | p <sub>3</sub>   |  |

#### MODE SELECT — TRUTH TABLE

L = LOW voltage levels

H = HIGH voltage levels

X = Don't Care

I = LOW voltage level one set-up time prior to the LOW to HIGH clock transition.

h = HIGH voltage level one set-up time prior to the LOW to HIGH clock transition.

 $p_n (q_n)$  = Lower case letters indicate the state of the referenced input (or output) one set-up time prior to the LOW to HIGH clock transition.

|                 |                                |     | Limits |      |      |                                                                                 |                                                                         |  |
|-----------------|--------------------------------|-----|--------|------|------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|
| Symbol          | Parameter                      | Min | Тур    | Max  | Unit | Tes                                                                             | t Conditions                                                            |  |
| V <sub>IH</sub> | Input HIGH Voltage             | 2.0 |        |      | V    | Guaranteed Input HIGH Voltage for<br>All Inputs                                 |                                                                         |  |
| V <sub>IL</sub> | Input LOW Voltage              |     |        | 0.8  | V    | Guaranteed Input LOW Voltage for<br>All Inputs                                  |                                                                         |  |
| V <sub>IK</sub> | Input Clamp Diode Voltage      |     | -0.65  | -1.5 | V    | $V_{CC} = MIN, I_{IN} = -18 \text{ mA}$                                         |                                                                         |  |
| V <sub>OH</sub> | Output HIGH Voltage            | 2.7 | 3.5    |      | V    | $V_{CC}$ = MIN, $I_{OH}$ = MAX, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ per Truth Table |                                                                         |  |
|                 |                                |     | 0.25   | 0.4  | V    | I <sub>OL</sub> = 4.0 mA                                                        | $V_{CC} = V_{CC} MIN,$                                                  |  |
| V <sub>OL</sub> | Output LOW Voltage             |     | 0.35   | 0.5  | V    | I <sub>OL</sub> = 8.0 mA                                                        | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>per Truth Table |  |
| 1               | Innut IIICI I Current          |     |        | 20   | μΑ   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 2.7 V                                  |                                                                         |  |
| IIH             | Input HIGH Current             |     |        | 0.1  | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0 V                                  |                                                                         |  |
| IIL             | Input LOW Current              |     |        | -0.4 | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.4 V                                  |                                                                         |  |
| I <sub>OS</sub> | Short Circuit Current (Note 1) | -20 |        | -100 | mA   | $V_{CC} = MAX$                                                                  |                                                                         |  |
| I <sub>CC</sub> | Power Supply Current           |     |        | 21   | mA   | V <sub>CC</sub> = MAX                                                           | 2                                                                       |  |

Note 1: Not more than one output should be shorted at a time, nor for more than 1 second. TE ND ON

## AC CHARACTERISTICS (T<sub>A</sub> = $25^{\circ}$ C)

|                                      |                                       |     | Limits   |          |      |                                                   |
|--------------------------------------|---------------------------------------|-----|----------|----------|------|---------------------------------------------------|
| Symbol                               | Parameter                             | Min | Тур      | Max      | Unit | Test Conditions                                   |
| f <sub>MAX</sub>                     | Maximum Clock Frequency               | 30  | 39       |          | MHz  |                                                   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay,<br>Clock to Output |     | 14<br>17 | 22<br>26 | ns   | V <sub>CC</sub> = 5.0 V<br>C <sub>L</sub> = 15 pF |
| t <sub>PHL</sub>                     | Propagation Delay,<br>MR to Output    |     | 19       | 30       | ns   |                                                   |

# AC SETUP REQUIREMENTS (T<sub>A</sub> = 25°C)

|                  |                      |     | Limits |         |                         |
|------------------|----------------------|-----|--------|---------|-------------------------|
| Symbol           | Parameter            | Min | Тур Ма | ax Unit | Test Conditions         |
| t <sub>W</sub>   | CP Clock Pulse Width | 16  |        | ns      |                         |
| t <sub>W</sub>   | MR Pulse Width       | 12  |        | ns      |                         |
| t <sub>s</sub>   | PE Setup Time        | 25  |        | ns      |                         |
| t <sub>s</sub>   | Data Setup Time      | 15  |        | ns      | V <sub>CC</sub> = 5.0 V |
| t <sub>rec</sub> | Recovery Time        | 25  |        | ns      | 1                       |
| t <sub>rel</sub> | PE Release Time      |     | 1      | 0 ns    | ]                       |
| t <sub>h</sub>   | Data Hold Time       | 0   |        | ns      |                         |

#### **DEFINITIONS OF TERMS**

SETUP TIME( $t_s$ ) —is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW to HIGH in order to be recognized and transferred to the outputs.

HOLD TIME  $(t_h)$  — is defined as the minimum time following the clock transition from LOW to HIGH that the logic level must be maintained at the input in order to ensure

continued recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from LOW to HIGH and still be recognized.

RECOVERY TIME  $(t_{rec})$  — is defined as the minimum time required between the end of the reset pulse and the clock transition from LOW to HIGH in order to recognize and transfer HIGH Data to the Q outputs.

#### AC WAVEFORMS

The shaded areas indicate when the input is permitted to change for predictable output performance.



### PACKAGE DIMENSIONS



D SUFFIX PLASTIC SOIC PACKAGE CASE 751B-05 ISSUE J



ON Semiconductor and use registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death agsociated with such unintended or unauthorized use payers that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit//Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative