## 

#### DATASHEET

## IDT5V50017

#### Description

The IDT5V50017 generates a low EMI output clock from a clock input. The part is designed to dither the LCD interface clock for PDAs, printers, DTVs, scanners, modems, copiers, and others. Using IDT's proprietary mix of analog and digital Phase-Locked Loop (PLL) technology, the device spreads the frequency spectrum of the output, reducing the frequency amplitude peaks by several dB.

IDT offers many other clocks for computers and computer peripherals. Consult IDT when you need to remove crystals and oscillators from your board.

#### **Features**

- Packaged in 8-pin SOIC
- · Provides a spread spectrum output clock
- 15 60 MHz operation
- Accepts a clock input (provides same frequency dithered output)
- Down spread modulation
- Peak reduction by 8 dB to 16 dB typical on 3rd through 19th odd harmonics
- Low EMI feature can be disabled
- Operating voltage of 3.3 V
- Advanced, low-power CMOS process



#### **Block Diagram**

## **Pin Assignment**



# Spread Direction and Percentage Select Table

| S1<br>Pin 6 | S0<br>Pin 7 | Spread<br>Direction | Spread<br>Percentage |
|-------------|-------------|---------------------|----------------------|
| 0           | 0           | OFF                 | -                    |
| 0           | 1           | Down                | -1.0%                |
| 1           | 0           | Down                | -2.0%                |
| 1           | 1           | Down                | -3.0%                |

0 = connect to GND 1 = connect directly to VDD

## **Pin Descriptions**

| Pin<br>Number | Pin<br>Name | Pin Type | Pin Description                                                                                   |
|---------------|-------------|----------|---------------------------------------------------------------------------------------------------|
| 1             | ICLK        | Input    | 15-60 MHz clock input.                                                                            |
| 2             | VDD         | Power    | Connect to +3.3 V.                                                                                |
| 3             | GND         | Power    | Connect to ground.                                                                                |
| 4             | SSCLK       | Output   | Clock output with spread spectrum.                                                                |
| 5             | GND         | Power    | Connect to ground.                                                                                |
| 6             | S1          | Input    | Function select 1 input. Selects spread amount and direction per table above. Internal pull-down. |
| 7             | S0          | Input    | Function select 0 input. Selects spread amount and direction per table above. Internal pull-down. |
| 8             | VDD         | Power    | Connect to +3.3 V.                                                                                |

### **External Components**

The IDT5V50017 requires a minimum number of external components for proper operation.

#### **Decoupling Capacitor**

A decoupling capacitor of  $0.01\mu$ F must be connected between VDD and GND on pins 2 and 3, as close to these pins as possible. For optimum device performance, the decoupling capacitor should be mounted on the component side of the PCB. Avoid the use of vias in the decoupling circuit.

#### **Series Termination Resistor**

When the PCB trace between the clock output and the load is over 1 inch, series termination should be used. To series terminate a  $50\Omega$  trace (a commonly used trace impedance) place a  $33\Omega$  resistor in series with the clock line, as close to the clock output pin as possible. The nominal impedance of the clock output is  $20\Omega$ 

#### **PCB Layout Recommendations**

For optimum device performance and lowest output phase noise, the following guidelines should be observed.

1) The  $0.01\mu$ F decoupling capacitor should be mounted on the component side of the board as close to the VDD pin as possible. No vias should be used between the decoupling capacitor and VDD pin. The PCB trace to VDD pin should be kept as short as possible, as should the PCB trace to the ground via.

2) To minimize EMI, the  $33\Omega$  series termination resistor (if needed) should be placed close to the clock output.

3) An optimum layout is one with all components on the same side of the board, minimizing vias through other signal layers. Other signal traces should be routed away from the IDT5V50017. This includes signal traces just underneath the device, or on layers adjacent to the ground plane layer used by the device.

#### **Spread Spectrum Profile**

The IDT5V50017 low EMI clock generator uses an optimized frequency slew rate algorithm to facilitate down stream tracking of zero delay buffers and other PLL devices. The frequency modulation amplitude is constant with variations of the input frequency.



### **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the IDT5V50017. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Item                          | Rating              |
|-------------------------------|---------------------|
| Supply Voltage, VDD           | 7 V                 |
| All Inputs and Outputs        | -0.5 V to VDD+0.5 V |
| Ambient Operating Temperature | 0 to +70° C         |
| Storage Temperature           | -65 to +150° C      |
| Junction Temperature          | 125°C               |
| Soldering Temperature         | 260° C              |

#### **Recommended Operation Conditions**

| Parameter                                         | Min.  | Тур. | Max. | Units |
|---------------------------------------------------|-------|------|------|-------|
| Ambient Operating Temperature                     | 0     |      | +70  | °C    |
| Power Supply Voltage (measured in respect to GND) | +2.97 | 3.3  | 3.63 | V     |

#### **DC Electrical Characteristics**

| Parameter            | Symbol           | Conditions               | Min. | Тур. | Max. | Units |
|----------------------|------------------|--------------------------|------|------|------|-------|
| Operating Voltage    | VDD              |                          | 2.97 | 3.3  | 3.63 | V     |
| Supply Current       | IDD              | ICLK=50 MHz, Note 1      |      | 17   | 20   | mA    |
| Input High Voltage   | V <sub>IH</sub>  | S1: S0                   | 2.0  |      |      | V     |
| Input Low Voltage    | V <sub>IL</sub>  | S1: S0                   |      |      | 0.8  | V     |
| Output High Voltage  | V <sub>OH</sub>  | I <sub>OH</sub> = -6 mA  | 2.4  |      |      | V     |
|                      |                  | I <sub>OH</sub> =- 20 mA | 2.0  |      |      | V     |
| Output Low Voltage   | V <sub>OL</sub>  | I <sub>OL</sub> = 6 mA   |      |      | 0.4  | V     |
|                      |                  | I <sub>OL</sub> = 20 mA  |      |      | 1.2  | V     |
| Input Capacitance    | C <sub>IN1</sub> | All inputs               | 3    | 4    | 5    | pF    |
| Pull-down Resistance | R <sub>PD</sub>  | S1, S0                   |      | 240  |      | kΩ    |

Unless stated otherwise, VDD = 3.3 V, Ambient Temperature 0 to +70°C

**Note 1**: CL = 15 pF.

#### **AC Electrical Characteristics**

Unless stated otherwise, **VDD = 3.3 V**, Ambient Temperature 0 to +70° C

| Parameter                        | Symbol         | Conditions                                | Min. | Тур. | Max. | Units |
|----------------------------------|----------------|-------------------------------------------|------|------|------|-------|
| Input Clock Frequency            |                |                                           | 15   |      | 60   | MHz   |
| Output Clock Duty Cycle          |                | All outputs                               | 45   | 50   | 55   | %     |
| Short term Cycle to cycle Jitter |                | ICLK=50 MHz, SS OFF                       |      | 50   | 100  | ps    |
|                                  |                | ICLK=50 MHz, SS ON                        |      | 80   | 100  | ps    |
| Short term Period Jitter         |                | SS OFF                                    |      | 50   | 100  | ps    |
| One-sigma jitter                 |                | SS OFF                                    |      | 15   |      | ps    |
| Output Rise Time                 | t <sub>R</sub> | 20% to 80%, C <sub>L</sub> =15 pF, 50 MHz |      | 0.9  |      | ns    |
| Output Fall Time                 | t <sub>F</sub> | 80% to 20%, C <sub>L</sub> =15 pF, 50 MHz |      | 0.9  |      | ns    |
| Modulation Frequency             |                | ICLK=20 MHz                               |      | 32   |      | kHz   |

Note1: Cycle-to-cycle jitter is the maximum observed variation between two adjacent cycle's periods over a defined number of observed cycles. The JEDEC specification for the number of cycles observed is 1000 cycles.

| Parameter                                  | Symbol          | Conditions     | Min. | Тур. | Max. | Units |
|--------------------------------------------|-----------------|----------------|------|------|------|-------|
| Thermal Resistance Junction to             | $\theta_{JA}$   | Still air      |      | 150  |      | ° C/W |
| Ambient                                    | $\theta_{JA}$   | 1 m/s air flow |      | 140  |      | ° C/W |
|                                            | θ <sub>JA</sub> | 3 m/s air flow |      | 120  |      | ° C/W |
| Thermal Resistance Junction to Case        | θ <sub>JC</sub> |                |      | 40   |      | ° C/W |
| Thermal Resistance Junction to Top of Case | $\Psi_{JT}$     | Still air      |      | 20   |      | ° C/W |

### **Marking Diagram**



Notes:

- 1. YYWW is the digits of the year and week that the part was assembled.
- 2. "\$" is the assembly mark code.
- 3. "G" designates RoHS compliant package.
- 4. "#" is the lot code.
- 5. Bottom marking: country of origin if not USA.

### Package Outline and Package Dimensions (8-pin SOIC, 150 Mil. Body)

Package dimensions are kept current with JEDEC Publication No. 95



|        | Millimeters |            | Inc        | hes        |
|--------|-------------|------------|------------|------------|
| Symbol | Min         | Max        | Min        | Max        |
| A      | 1.35        | 1.75       | .0532      | .0688      |
| A1     | 0.10        | 0.25       | .0040      | .0098      |
| В      | 0.33        | 0.51       | .013       | .020       |
| С      | 0.19        | 0.25       | .0075      | .0098      |
| D      | 4.80        | 5.00       | .1890      | .1968      |
| E      | 3.80        | 4.00       | .1497      | .1574      |
| е      | 1.27 BASIC  |            | 0.050      | BASIC      |
| Н      | 5.80        | 6.20       | .2284      | .2440      |
| h      | 0.25        | 0.50       | .010       | .020       |
| L      | 0.40        | 1.27       | .016       | .050       |
| α      | <b>0</b> °  | <b>8</b> ° | <b>0</b> ° | <b>8</b> ° |



#### **Ordering Information**

| Part / Order Number | Marking    | Shipping Packaging | Package    | Temperature |
|---------------------|------------|--------------------|------------|-------------|
| 5V50017DCG          | see page 6 | Tubes              | 8-pin SOIC | 0 to +70° C |
| 5V50017DCG8         |            | Tape and Reel      | 8-pin SOIC | 0 to +70° C |

#### Parts that are ordered with a "G" after the two-letter package code are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

#### Innovate with IDT and accelerate your future networks. Contact:

## www.IDT.com

#### **For Sales**

800-345-7015 408-284-8200 Fax: 408-284-2775

## For Tech Support

www.idt.com/go/clockhelp

**Corporate Headquarters** Integrated Device Technology, Inc.

www.idt.com



© 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA