









SN74AHCT32-Q1

SCLS528C - JULY 2003 - REVISED JULY 2023

## SN74AHCT32-Q1 Automotive Quadruple 2-Input Positive-OR Gate

#### 1 Features

- AEC-Q100 qualified for automotive applications:
  - Device temperature grade 1: -40°C to +125°C
  - Device HBM ESD classification level 2
  - Device CDM ESD classification level C4B
- Available in wettable flank QFN (WBQA) package
- Operating range of 4.5 V to 5.5 V
- Low power consumption, 10-µA maximum I<sub>CC</sub>
- ±8-mA output drive at 5 V
- Inputs are TTL-voltage compatible

## 2 Applications

- Enable or disable a digital signal
- Controlling an indicator LED
- Translation between communication modules and system controllers

## 3 Description

The SN74AHCT32 is a quadruple 2-input positive-OR gate. This device performs the Boolean function  $Y = \overline{A}$  $\overline{\times}$  B or Y = A + B in positive logic.

#### **Package Information**

| PART NUMBER       | PACKAGE <sup>(1)</sup> | PACKAGE<br>SIZE <sup>2</sup> | BODY SIZE<br>(NOM) |
|-------------------|------------------------|------------------------------|--------------------|
|                   | D (SOIC, 14)           | 8.7 mm × 6<br>mm             | 8.7 mm × 3.9<br>mm |
| SN74AHCT32-<br>Q1 | PW (TSSOP,<br>14)      | 5 mm × 6.4<br>mm             | 5 mm × 4.4 mm      |
|                   | BQA (WQFN,<br>14)      | 3 mm × 2.5<br>mm             | 3 mm × 2.5 mm      |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.





1 The † symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12



## **Table of Contents**

| 1 Features1                           | 8.1 Overview8                                           |
|---------------------------------------|---------------------------------------------------------|
| 2 Applications 1                      | 8.2 Functional Block Diagram8                           |
| 3 Description1                        | 8.3 Device Functional Modes8                            |
| 4 Revision History2                   | 9 Application and Implementation9                       |
| 5 Pin Configuration and Functions3    | 9.1 Application Information9                            |
| 6 Specifications4                     | 9.2 Typical Application9                                |
| 6.1 Absolute Maximum Ratings4         | 9.3 Power Supply Recommendations11                      |
| 6.2 ESD Ratings4                      | 9.4 Layout11                                            |
| 6.3 Recommended Operating Conditions4 | 10 Device and Documentation Support13                   |
| 6.4 Thermal Information4              | 10.1 Receiving Notification of Documentation Updates 13 |
| 6.5 Electrical Characteristics5       | 10.2 Support Resources13                                |
| 6.6 Switching Characteristics5        | 10.3 Trademarks13                                       |
| 6.7 Noise Characteristics5            | 10.4 Electrostatic Discharge Caution13                  |
| 6.8 Operating Characteristics5        | 10.5 Glossary13                                         |
| 6.9 Typical Characteristics6          | 11 Mechanical, Packaging, and Orderable                 |
| 7 Parameter Measurement Information7  | Information13                                           |
| 8 Detailed Description8               |                                                         |
|                                       |                                                         |
|                                       |                                                         |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| ğ                     | •                  | ,                  | 1 0             |                      |          |
|-----------------------|--------------------|--------------------|-----------------|----------------------|----------|
| Changes from Revision | on B (May 2023)    | to Revision C (    | July 2023)      |                      | Page     |
| Updated thermal val   | ues for PW pack    | age from RθJA :    | = 113 to 147.7, | all values in °C/W   | 4        |
| Changes from Revision | on A (July 2003)   | to Revision B (    | May 2023)       |                      | Page     |
| Updated the number    | ring format for ta | bles, figures, and | d cross-referen | ces throughout the d | ocument1 |



## **5 Pin Configuration and Functions**



Figure 5-1. D or PW Package, 14-Pin SOIC or TSSOP (Top View)



Figure 5-2. BQA (Preview) Package, 14-Pin WQFN (Top View)

**Table 5-1. Pin Functions** 

| Р               | PIN                   |                     | DESCRIPTION                                                                                             |  |  |  |
|-----------------|-----------------------|---------------------|---------------------------------------------------------------------------------------------------------|--|--|--|
| NAME NO         |                       | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                             |  |  |  |
| 1A              | 1                     | I                   | 1A Input                                                                                                |  |  |  |
| 1B              | 2                     | I                   | 1B Input                                                                                                |  |  |  |
| 1Y              | 3                     | 0                   | 1Y Output                                                                                               |  |  |  |
| 2A              | 4                     | I                   | 2A Input                                                                                                |  |  |  |
| 2B              | 5                     | I                   | 2B Input                                                                                                |  |  |  |
| 2Y              | 6                     | 0                   | 2Y Output                                                                                               |  |  |  |
| GND             | 7                     | _                   | Ground Pin                                                                                              |  |  |  |
| 3Y              | 8                     | 0                   | 3Y Output                                                                                               |  |  |  |
| 3A              | 9                     | I                   | 3A Input                                                                                                |  |  |  |
| 3B              | 10                    | I                   | 3B Input                                                                                                |  |  |  |
| 4Y              | 11                    | 0                   | 4Y Output                                                                                               |  |  |  |
| 4A              | 12                    | I                   | 4A Input                                                                                                |  |  |  |
| 4B              | 13                    | I                   | 4B Input                                                                                                |  |  |  |
| V <sub>CC</sub> | 14                    | I                   | Power Pin                                                                                               |  |  |  |
| Therma          | al Pad <sup>(2)</sup> | _                   | The thermal pad can be connected to GND or left floating. Do not connect to any other signal or supply. |  |  |  |

- (1) I = input, O = output
- (2) BQA Package Only



## **6 Specifications**

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                   |                                      | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------|--------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range                              |                                      | -0.5 | 7                     | V    |
| VI               | Input voltage range <sup>(2)</sup>                |                                      | -0.5 | 7                     | V    |
| Vo               | Output voltage range <sup>(2)</sup>               |                                      | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                               | (V <sub>I</sub> < 0)                 |      | -20                   | mA   |
| I <sub>OK</sub>  | Output clamp current                              | $(V_O < 0 \text{ or } V_O > V_{CC})$ |      | ±20                   | mA   |
| Io               | Continuous output current                         | $(V_O = 0 \text{ to } V_{CC})$       |      | ±25                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                                      |      | ±50                   | mA   |
| T <sub>stg</sub> | Storage temperature                               |                                      | -65  | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended Operating Conditions*. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 6.2 ESD Ratings

|         |                                 |                                                         |          | VALUE | UNIT                                  |
|---------|---------------------------------|---------------------------------------------------------|----------|-------|---------------------------------------|
| V       | V (ESD) Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | All pins | ±2000 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| V (ESD) | Liectiostatic discharge         | Charged device model (CDM), per AEC Q100-011            | All pins | ±100  | <b>V</b>                              |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                    | MIN | MAX             | UNIT |
|-----------------|------------------------------------|-----|-----------------|------|
| V <sub>CC</sub> | Supply voltage                     | 4.5 | 5.5             | V    |
| IH              | High-level input voltage           | 2   |                 | V    |
| V <sub>IL</sub> | Low-level input voltage            |     | 0.8             | V    |
| VI              | Input voltage                      | 0   | 5.5             | V    |
| Vo              | Output voltage                     | 0   | V <sub>CC</sub> | V    |
| I <sub>OH</sub> | High-level output current          |     | -8              | mA   |
| I <sub>OL</sub> | Low-level output current           |     | 8               | mA   |
| Δt/Δν           | Input transition rise or fall rate |     | 20              | ns/V |
| T <sub>A</sub>  | Operating free-air temperature     | -40 | 125             | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs.

## 6.4 Thermal Information

|                  |                                        |        | SN74AHCT32-Q1 |         |      |
|------------------|----------------------------------------|--------|---------------|---------|------|
| THERMAL METRIC   | C <sup>(1)</sup>                       | D      | PW            | BQA     | UNIT |
|                  |                                        | 14PINS | 14PINS        | 14 PINS |      |
| R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 86     | 147.7         | 88.3    | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.



#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER            | TEST CONDITIONS                                               | V               | 1    | Γ <sub>A</sub> = 25°C |      | MIN    | MAX  | UNIT |
|----------------------|---------------------------------------------------------------|-----------------|------|-----------------------|------|--------|------|------|
| PARAMETER            | TEST CONDITIONS                                               | V <sub>cc</sub> | MIN  | TYP                   | MAX  | IVIIIN | WAX  | UNII |
| V <sub>OH</sub>      | I <sub>OH</sub> = -50 μA                                      | 4.5 V           | 4.4  | 4.5                   |      | 4.4    |      | V    |
| VOH                  | I <sub>OH</sub> = −8 mA                                       | 4.5 V           | 3.94 |                       |      | 3.8    |      | V    |
| W-                   | I <sub>OL</sub> = 50 μA                                       | 4.5 V           |      |                       | 0.1  |        | 0.1  | V    |
| V <sub>OL</sub>      | I <sub>OL</sub> = 8 mA                                        | 4.5 V           |      |                       | 0.36 |        | 0.44 |      |
| l <sub>1</sub>       | V <sub>I</sub> = 5.5 V or GND                                 | 0 V to<br>5.5 V |      |                       | ±0.1 |        | ±1   | μΑ   |
| Icc                  | $V_I = V_{CC}$ or GND, $I_O = 0$                              | 5.5 V           |      |                       | 2    |        | 20   | μA   |
| ΔI <sub>CC</sub> (1) | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.5 V           |      |                       | 1.35 |        | 1.5  | mA   |
| C <sub>i</sub>       | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5 V             |      | 2                     | 10   |        |      | pF   |

<sup>(1)</sup> This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>.

## **6.6 Switching Characteristics**

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ± 0.5 V (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER        | FROM    | то       | LOAD                   | TA  | = 25°C |     | MIN    | MAX   | UNIT |
|------------------|---------|----------|------------------------|-----|--------|-----|--------|-------|------|
| PARAWETER        | (INPUT) | (OUTPUT) | CAPACITANCE            | MIN | TYP    | MAX | IVIIIV | IVIAA | UNII |
| t <sub>PLH</sub> | A or B  | V        | C <sub>1</sub> = 15 pF |     | 5      | 6.9 | 1      | 8     | ns   |
| t <sub>PHL</sub> | AOIB    | T T      | C <sub>L</sub> = 15 pr |     | 5      | 6.9 | 1      | 8     | 115  |
| t <sub>PLH</sub> | A or B  | V        | V 0 - 50 7F            |     | 5.5    | 7.9 | 1      | 9     | ns   |
| t <sub>PHL</sub> | AUID    | ı        | C <sub>L</sub> = 50 pF |     | 5.5    | 7.9 | 1      | 9     | 115  |

#### **6.7 Noise Characteristics**

 $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}^{(1)}$ 

|                    | DADAMETED                                     | SN74AHCT32-Q1 |      |      | LIMIT |
|--------------------|-----------------------------------------------|---------------|------|------|-------|
|                    | PARAMETER                                     | MIN           | TYP  | MAX  | UNIT  |
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |               | 0.4  | 0.8  | V     |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |               | -0.4 | -0.8 | V     |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |               | 4.5  |      | V     |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2             |      |      | V     |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |               |      | 0.8  | V     |

<sup>(1)</sup> Characteristics are for surface-mount packages only.

## **6.8 Operating Characteristics**

 $V_{CC}$  = 5 V,  $T_A$  = 25°C

| PARAMETER |                                               | TEST     | CONDITIONS | TYP  | UNIT |
|-----------|-----------------------------------------------|----------|------------|------|------|
| (         | C <sub>pd</sub> Power dissipation capacitance | No load, | f = 1 MHz  | 11.5 | pF   |



## **6.9 Typical Characteristics**

T<sub>A</sub> = 25°C (unless otherwise noted)



Figure 6-1. Output Voltage vs Current in HIGH State; 5-V Supply



Figure 6-2. Output Voltage vs Current in LOW State; 5-V Supply



#### 7 Parameter Measurement Information



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r \leq 3$  ns.  $t_f \leq 3$  ns.
- D. The outputs are measured one at a time with one input transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 7-1. Load Circuit and Voltage Waveforms



## **8 Detailed Description**

## 8.1 Overview

The SN74AHCT32-Q1 is a quadruple 2-input positive-OR gate with low drive that will produce slow rise and fall times. This slow transition reduces ringing on the output signal. The device has TTL inputs that allow up translation from 3.3 V to 5 V. The inputs are high impedance when  $V_{CC} = 0 \text{ V}$ .

## 8.2 Functional Block Diagram



### 8.3 Device Functional Modes

Table 8-1. Function Table (Each Gate)

| INF | PUTS | OUTPUT |
|-----|------|--------|
| Α   | В    | Y      |
| Н   | X    | Н      |
| X   | Н    | Н      |
| L   | L    | L      |

Submit Document Feedback

## 9 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

In this application, three 2-input OR gates are combined to produce a 4-input OR gate function as shown in Typical Application Block Diagram. The fourth gate can be used for another application in the system, or the inputs can be grounded and the channel left unused.

The SN74AHCT32-Q1 is used to directly control the Enable pin of a fan driver. The fan driver requires only one input signal to be HIGH before being enabled, and should be disabled in the event that all signals go LOW. The 4-input OR gate function combines the four individual overheat signals into a single active-high enable signal.

Temperature sensors can often be spread throughout a system rather than being in a centralized location. This would mean longer length traces or wires to pass signals through leading to slower edge transitions. This makes the SN74AHCT32-Q1 useful for combining the incoming signals.

### 9.2 Typical Application



Figure 9-1. Typical Application Block Diagram

#### 9.2.1 Design Requirements

#### 9.2.1.1 Power Considerations

Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the electrical characteristics of the device as described in the *Electrical Characteristics* section.

The positive voltage supply must be capable of sourcing current equal to the maximum static supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching.

The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74AHCT32-Q1 plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Be sure to not exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*.

The SN74AHCT32-Q1 can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF.

The SN74AHCT32-Q1 can drive a load with total resistance described by  $R_L \ge V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with  $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the  $V_{CC}$  pin.

Total power consumption can be calculated using the information provided in *CMOS Power Consumption and Cpd Calculation* application note.

Thermal increase can be calculated using the information provided in *Thermal Characteristics of Standard Linear* and Logic (SLL) Packages and Devices application note.

#### CAUTION

The maximum junction temperature,  $T_{J(max)}$  listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device.

#### 9.2.1.2 Input Considerations

Input signals must cross to be considered a logic LOW, and to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*.

Unused inputs must be terminated to either  $V_{CC}$  or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SN74AHCT32-Q1 (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10-k $\Omega$  resistor value is often used due to these factors.

Refer to the Feature Description section for additional information regarding the inputs for this device.

#### 9.2.1.3 Output Considerations

The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the V<sub>OL</sub> specification in the *Electrical Characteristics*.

Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground.

Refer to the Feature Description section for additional information regarding the outputs for this device.

#### 9.2.2 Detailed Design Procedure

- Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section.
- 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; by design, however, it will optimize performance. This can be accomplished by providing short, appropriately sized traces from the SN74AHCT32-Q1 to one or more of the receiving devices.
- 3. Ensure the resistive load at the output is larger than  $(V_{CC} / I_{O(max)}) \Omega$ . Doing this will prevent the maximum output current from the *Absolute Maximum Ratings* from being violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated previously.

4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*.

#### 9.2.2.1 Application Curves



Figure 9-2. Application Timing Diagram

## 9.3 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply-voltage rating located in Section 6.3.

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in *Layout Example*.

#### 9.4 Layout

#### 9.4.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices, inputs must never be left floating. In many cases, functions or parts of functions of digital logic devices are unused (for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used). Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or V<sub>CC</sub>, whichever makes more sense for the logic function or is more convenient.



## 9.4.1.1 Layout Example



Figure 9-3. Example Layout for the SN74AHCT32-Q1

## 10 Device and Documentation Support

## 10.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 10.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 10.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 6-Jul-2023

#### PACKAGING INFORMATION

| Orderable Device   | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| SN74AHCT32QDRG4Q1  | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | AHCT32Q              | Samples |
| SN74AHCT32QDRQ1    | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | AHCT32Q              | Samples |
| SN74AHCT32QPWRG4Q1 | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | AHCT32Q              | Samples |
| SN74AHCT32QPWRQ1   | ACTIVE     | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | AHCT32Q              | Samples |
| SN74AHCT32QWBQARQ1 | ACTIVE     | WQFN         | BQA                | 14   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | AHT32Q               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 6-Jul-2023

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74AHCT32-Q1:

Catalog : SN74AHCT32

Enhanced Product: SN74AHCT32-EP

Military: SN54AHCT32

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

Military - QML certified for Military and Defense Applications

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 7-Jul-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AHCT32QPWRG4Q1 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AHCT32QPWRQ1   | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AHCT32QWBQARQ1 | WQFN            | BQA                | 14 | 3000 | 180.0                    | 12.4                     | 2.8        | 3.3        | 1.1        | 4.0        | 12.0      | Q1               |

www.ti.com 7-Jul-2023



### \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AHCT32QPWRG4Q1 | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74AHCT32QPWRQ1   | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74AHCT32QWBQARQ1 | WQFN         | BQA             | 14   | 3000 | 210.0       | 185.0      | 35.0        |

2.5 x 3, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com



PLASTIC QUAD FLATPACK - NO LEAD



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated