

### Features and Benefits

- Fully compatible with J2411 Single Wire CAN specification for Class B in vehicle communications
- **Ο** 30 μA typical power consumption in sleep mode independent from CAN voltage range
- Operating voltage range 5...18V
- □ Up to 100 kbps high-speed transmission mode
- □ Up to 40 kbps bus speed
- □ Selective BUS wakeup
- Low RFI due to output wave shaping
- □ Fully integrated receiver filter
- Bus terminals proof against short-circuits and transients in automotive environment
- □ Loss of ground protection
- □ Protection against load dump, jump start
- D Thermal overload and short circuit protection
- **ESD** protection of 4 kV on CAN pin (2kV on any other pin)
- □ Undervoltage lock out
- Bus dominant timeout feature

#### Ordering Information

| Ordering No. | Temperature Range | Package |
|--------------|-------------------|---------|
| TH8055 JDC   | -40 to 125 °C     | SOIC8   |

#### General Description

The TH8055 is a physical layer device for a single wire data link capable of operating with various CSMA/CR protocols such as the Bosch Controller Area Network (CAN) version 2.0. This serial data link network is intended for use in applications where high data rate is not required and a lower data rate can achieve cost reductions in both the physical media components and in the microprocessor and/or dedicated logic devices which use the network.

The network shall be able to operate in either the normal data rate mode or a high speed data download mode for assembly line and service data transfer operations. The high speed mode is only intended to be operational when the bus is attached to an off-board service node. This node shall provide temporary bus electrical loads which facilitate higher speed operation. Such temporary loads shall be removed when not performing download operations.

The bit rate for normal communications is typically 33 kbit/s, for high speed transmissions like described above a typical bit rate of 83 kbit/s is recommended. The TH8055 is designed in accordance to the Single Wire CAN Physical Layer Specification GMW3089 V1.26 and supports many additional features like undervoltage lockout, timeout for faulty blocked input signals, output blanking time in case of bus ringing and a very low sleep mode current.



## Contents

| 1.  | Functional Diagram          | 3  |
|-----|-----------------------------|----|
| 2.  | Functional Description      | 4  |
| 2.1 | TxD Input Pin               | 4  |
| 2.2 | Mode 0 and Mode 1 pins      | 4  |
| 2.3 | RxD Output pin              | 5  |
| 2.4 | Bus LOAD pin                | 5  |
| 2.5 | VBAT INPUT pin              | 6  |
| 2.6 | CAN BUS input/output pin    | 6  |
| 3.  | Electrical Specification    | 7  |
| 3.1 | Operating Conditions        | 7  |
| 3.2 | Absolute Maximum Ratings    | 7  |
| 3.3 | Static Characteristics      | 8  |
| 3.4 | Dynamic Characteristics     | 10 |
| 3.5 | Bus loading requirements    | 11 |
| 3.6 | Timing Diagrams             | 12 |
| 4.  | Application Circuitry       | 14 |
| 5.  | Pin Description             | 15 |
| 6.  | Mechanical Specification    | 16 |
| 7.  | Tape and Reel Specification | 17 |
| 7.1 | Tape Specification          | 17 |
| 7.2 | Reel Specification          | 18 |
| 8.  | Assembly Information        | 19 |
| 9.  | Disclaimer                  | 19 |



# 1. Functional Diagram



Figure 1- Block Diagram



## 2. Functional Description

## 2.1 TxD Input Pin

#### **TxD Polarity**

- $\Box$  TxD = logic 1 (or floating) on this pin produce an undriven or recessive bus state (low bus voltage)
- TxD = logic 0 on this pin produce either a bus normal or a bus high voltage dominant state depending on the transceiver mode state (high bus voltage)

If the TxD pin is driven to a logic low state while the sleep mode (Mode0=0 and Mode1=0) is activated, the transceiver not drive the CANH pin to the dominant state.

The transceiver provides an internal pull up current on the TxD pin which will cause the transmitter to default to the bus recessive state when TxD is not driven.

TxD input signals are standard CMOS logic levels.

#### Timeout Feature

In case of a faulty blocked dominant TxD input signal the CANH output is switched off automatically after the specified TxD timeout reaction time to prevent a dominant bus.

The transmission is continued by next TxD L to H transition without delay.

### 2.2 Mode 0 and Mode 1 pins

The transceiver provides a weak internal pull down current on each of these pins which causes the transceiver to default to sleep mode when they are not driven. The mode input signals are standard CMOS logic level.

| M0 | M1 | Mode            |
|----|----|-----------------|
| L  | L  | Sleep mode      |
| Н  | L  | High speed mode |
| L  | Н  | Wake up         |
| Н  | Н  | Normal mode     |

#### Sleep Mode

Transceiver is in low power state, waiting for wake up via high voltage signal or by mode pins change to any state other than 0,0. In this state, the CANH pin is not in the dominant state regardless of the state of the TxD pin.

#### High Speed Mode

This mode allows high speed download with bitrates up to 100Kbit/s. The output waveshaping circuit is disabled in this mode. Bus transmitter drive circuits for those nodes which are required to communicate in high speed mode are able to drive reduced bus resistance in this mode (see Table Static Characteristics). High speed communications shall utilize the normal mode signal voltage levels as specified in Static Characteristics.



#### Wake Up Mode

This bus includes a selective node awake capability, which allows normal communication to take place among some nodes while leaving the other nodes in an undisturbed sleep state. This is accomplished by controlling the signal voltages such that all nodes must wake up when they receive a higher voltage message signal waveform. The communication system communicates to the nodes information as to which nodes are to stay operational (awake) and which nodes are to put themselves into a non communicating low power "sleep" state. Communication at the lower, normal voltage levels shall not disturb the sleeping nodes.

#### Normal mode

Transmission bit rate in normal communication is 33 Kbits/s. In normal transmission mode the TH8055 supports controlled waveform rise and overshoot times. Waveform trailing edge control is required to assure that high frequency components are minimized at the beginning of the downward voltage slope. The remaining fall time occurs after the bus is inactive with drivers off and is determined by the RC time constant of the total bus load.

### 2.3 RxD Output pin

#### **RxD** polarity

- □ RxD = logic 1 on this pin indicates a bus recessive state (low bus voltage)
- RxD = logic 0 on this pin indicates a bus normal or high voltage bus dominant state

#### **RxD in Sleep Mode**

RxD do not pass signals to the micro processor while in sleep mode until a valid wake up bus voltage level is received or the Mode 0,1 pins are not 0,0 respectively. When the valid wake up bus voltage signal awakens the transceiver, the RxD pin signalised an interrupt (logic 0). However, if the Mode 0 & 1 pins are at logic 0, the transceiver returns to the sleep condition when the wake up bus voltage signal is not present. When not in sleep mode all valid bus signals will be sent out on the RxD pin. RxD will be placed in the undriven or off state when in sleep mode.

#### **RxD Typical Load**

Resistance: 2.7 kOhm Capacitance: < 25 pF

#### 2.4 Bus LOAD pin

Resistor ground with internal open-on-loss-of-ground protection

When the ECU experiences a loss of ground condition, this pin is switched to a high impedance state.

The ground connection through this pin is not interrupted in any transceiver operating mode including the sleep mode. The ground connection only is interrupted when there is a valid loss of ground condition.

This pin provides the bus load resistor with a path to ground which contributes less than 0.1 volts to the bus offset voltage when sinking the maximum current through one unit load resistor.

The transceiver's maximum bus leakage current contribution to VOL from the LOAD pin when in a loss of ground state is 50uA over all operating temperatures and 3.5 < VBAT < 18 volts.



## 2.5 VBAT INPUT pin

Vehicle Battery Voltage

The transceiver is fully operational as described in Table Static Characteristics over the range  $5 < V_{BAT} < 18$  volts as measured between the GND pin and the  $V_{BAT}$  pin.

For  $0 < V_{BAT} < 4.95$  volts, the bus is passive (not be driven dominant) and RxD is undriven (high), regardless of the state of the TxD pin (undervoltage lockout).

The transceiver operates in normal mode when  $18V > V_{Bat IC} > 27V$  at  $85^{\circ}C$  for one minute. Other active modes are possible until thermal shutdown (because of increased power dissipation), the transceiver does not disturb normal communication.

### 2.6 CAN BUS input/output pin

#### Wave Shaping in normal and wake up mode

Wave shaping is incorporated into the transmitter to minimize EMI radiated emissions. An important contributor to emissions is the rise and fall times during output transitions at the "corners" of the voltage waveform. The resultant waveform is one half of a sin wave of frequency 50 - 65 kHz at the rising waveform edge and one quarter of this sin wave at falling or trailing edge.

#### Wave Shaping in high speed mode

Wave shaping control of the rising and falling waveform edges are disabled during high speed mode. EMI emissions requirements are waived during this mode. The waveform rise time in this mode is less than one  $\mu$ s.

#### Short circuits

If the CAN BUS pin is shorted to ground for any duration of time, the current is limited as specified in table "static characteristics" and an over temperature shut down circuit disables the output high side drive source transistor before the local die temperature exceeds the damage limit threshold.

#### Loss of ground

In case of a valid loss of ground condition, the LOAD pin is switched into high impedance state. The CANH transmission is continued until the undervoltage lock out voltage threshold is detected.

#### Loss of battery

In case of loss of battery (VBAT = 0 or open) the transceiver do not disturb bus communication. The maximum reverse current into power supply system doesn't exceed 1mA.



## 3. Electrical Specification

All voltages are referenced to ground (GND). Positive currents flow into the IC. The absolute maximum ratings given in the table below are limiting values that do not lead to a permanent damage of the device but exceeding any of these limits may do so. Long term exposure to limiting values may affect the reliability of the device. Reliable operation of the TH8055 is only specified within the limits shown in "Operating conditions".

## 3.1 Operating Conditions

| Parameter                     | Symbol | Min | Max | Unit |
|-------------------------------|--------|-----|-----|------|
| Battery voltage               | VBAT   | 5.0 | 18  | V    |
| Operating ambient temperature | TA     | -40 | 125 | °C   |
| Junction temperature          | TJ     | -40 | 150 | °C   |

## 3.2 Absolute Maximum Ratings

| Parameter                                | Symbol               | Condition                                                  | Min   | Max     | Unit |
|------------------------------------------|----------------------|------------------------------------------------------------|-------|---------|------|
| Supply voltage                           | V <sub>BAT</sub>     |                                                            | -0.3  | 18      | V    |
| Short-term supply voltage                | VBATLD               | Load dump; t<500ms                                         |       | 40      | v    |
| Short-term supply voltage                | V BAT.LD             | Jump start; t<1 min                                        |       | 27      | v    |
| Transient supply voltage                 | VBAT.TR1             | ISO 7637/1 pulse 1 [1]                                     | -50   |         | V    |
| Transient supply voltage                 | VBAT.TR2             | ISO 7637/1 pulses 2 <sup>[1]</sup>                         |       | 100     | V    |
| Transient supply voltage                 | V <sub>BAT.TR3</sub> | ISO 7637/1 pulses 3A, 3B                                   | -200  | 200     | V    |
| CANH voltage                             | V <sub>CANH</sub>    | VBAT<= 27V                                                 | -20   | 40      | v    |
| CANTYOLAGE                               | V CANH               | VBAT = 0V                                                  | -40   | 40      | v    |
| Transient bus voltage                    | V <sub>CANHTR1</sub> | ISO 7637/1 pulse 1 [2]                                     | -50   |         | V    |
| Transient bus voltage                    | V <sub>CANHTR2</sub> | ISO 7637/1 pulses 2 <sup>[2]</sup>                         |       | 100     | V    |
| Transient bus voltage                    | V <sub>CANHTR3</sub> | ISO 7637/1 pulses 3A, 3B [2]                               | -200  | 200     | V    |
| DC voltage on pin LOAD                   | VLOAD                | via RT > 2k $\Omega$                                       | -40   | 40      | V    |
| DC voltage on pins TxD,MODE1,MODE0,RxD   | V <sub>DC</sub>      |                                                            | -0.3  | 7       | V    |
| ESD capability of CANH                   | Vesdbus              | Human body model Eq. to discharge 100pF with 1.5k $\Omega$ | -4000 | 4000    | v    |
| ESD capability of any other pins         | V <sub>ESD</sub>     | Human body model Eq. to discharge 100pF with $1.5 k\Omega$ | -2000 | 2000    | v    |
| Maximum latch-up free current at any Pin | ILATCH               |                                                            | -500  | 500     | mA   |
| Maximum power dissipation                | Ptot                 | At TA = 125 °C                                             |       | 197 [3] | mW   |
| Thermal impedance                        | $\Theta_{JA}$        | in free air                                                |       | 152     | K/W  |
| Storage temperature                      | T <sub>STG</sub>     |                                                            | -55   | 150     | °C   |
| Junction temperature                     | TJ                   |                                                            | -40   | 150     | °C   |

<sup>[1]</sup> ISO 7637 test pulses are applied to VBAT via a reverse polarity diode and >1uF blocking capacitor .

<sup>[2]</sup> ISO 7637 test pulses are applied to CANH via a coupling capacitance of 1 nF.

<sup>[3]</sup> The application board shall be realized with a ground copper foil area > 200mm<sup>2</sup>.



## 3.3 Static Characteristics

 $V_{BAT} = 5.0$  to 18V,  $T_A = -40$  to  $+125^{\circ}$ C, unless otherwise specified All voltages are refered to ground, positive currents flow into the IC.

| Parameter                                                                                                                | Symbol                              | Condition                                                                                                                                                    | Min                    | Тур  | Max                    | Unit |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|------------------------|------|--|--|--|--|
| PIN VBAT                                                                                                                 |                                     |                                                                                                                                                              |                        |      |                        |      |  |  |  |  |
| Operating supply voltage                                                                                                 | V <sub>BAT</sub>                    |                                                                                                                                                              | 5                      | 12   | 18                     | V    |  |  |  |  |
| Undervoltage lock out                                                                                                    | VBATuv                              |                                                                                                                                                              | 4.5                    |      | 4.95                   | V    |  |  |  |  |
| Supply current, recessiv, all active modes                                                                               | Ibatn                               | $V_{\text{BAT}} = 18V$ , TxD open                                                                                                                            |                        | 3.5  | 5                      | mA   |  |  |  |  |
| Normal mode supply current, dominant                                                                                     | I <sub>BATN</sub> <sup>[3]</sup>    | $\label{eq:basic} \begin{split} V_{\text{BAT}} = & 18V \text{ MODE0} {=} \text{MODE1} {=} H \\ \text{TxD=L}, \ & R_{\text{load}} = & 270 \Omega \end{split}$ |                        | 18.5 | 22                     | mA   |  |  |  |  |
| High speed mode supply current, dominant                                                                                 | Ibatn <sup>[3]</sup>                | $\label{eq:bar} \begin{array}{l} V_{BAT} = 18V \\ MODE0 = L, MODE1 = H \ TxD = L, \\ R_{load} = 100\Omega \end{array}$                                       |                        | 45   | 55                     | mA   |  |  |  |  |
| Wake up mode supply current, dominant $I_{BATW}$ [3] $V_{BAT} = 18V$<br>MODE0=L,MODE1=H TxD=L,<br>$R_{load} = 270\Omega$ |                                     |                                                                                                                                                              |                        |      | 55                     | mA   |  |  |  |  |
| Sleep mode supply current                                                                                                | I <sub>BATS</sub>                   | V <sub>BAT</sub> = 18V ; TxD, RxD,<br>MODE0, MODE1 open;                                                                                                     |                        | 30   | 60                     | μA   |  |  |  |  |
|                                                                                                                          | -                                   | PIN CANH                                                                                                                                                     |                        |      | -                      |      |  |  |  |  |
| Bus output voltage                                                                                                       | V <sub>oh</sub>                     | $\label{eq:RL} \begin{split} R_L &> 100\Omega, \\ Normal, high-speed mode \\ 5V &< V_{BAT} &< 27V \end{split}$                                               | 3.65                   |      | 4.55                   | V    |  |  |  |  |
| Fixed Wakeup Output High Voltage                                                                                         | V <sub>ohWuFix</sub>                | Wake-up mode, RL>270 $\Omega$ , 11.2V < V <sub>BAT</sub> < 27V                                                                                               | 9.8                    |      | 12                     | V    |  |  |  |  |
| Offset Wakeup Output High Voltage                                                                                        | VohWuOffset                         | Wake-up mode, $R_L > 270\Omega$ ,<br>5.5V < V <sub>BAT</sub> < 11.2V                                                                                         | V <sub>BAT</sub> – 1.5 |      | V <sub>BAT</sub>       | V    |  |  |  |  |
| Recessive state output voltage                                                                                           | V <sub>ol</sub>                     | Recessive state or sleep mode,<br>$R_{load} = 9.1 \text{ k}\Omega$ , $V_{BAT}=27V$                                                                           |                        |      | 0.20                   | V    |  |  |  |  |
| Bus short circuit current                                                                                                | -Ican_short                         | $V_{CANH} = 0V, V_{BAT} = 27V$<br>TxD = 0V                                                                                                                   | 40                     |      | 150                    | mA   |  |  |  |  |
| Bus leakage current during loss of ground                                                                                | ILKN_CAN <sup>[1]</sup>             | Loss of ground, $V_{CANH} = 0V$                                                                                                                              | -50                    |      | 10                     | μA   |  |  |  |  |
| Bus leakage current, bus positive                                                                                        | Ilkp_can                            | $\label{eq:VCANH} \begin{array}{l} TxD \ high; \ V_{CANH} = 0V \ , \\ V_{BAT} = 27V \end{array}$                                                             | -10                    |      | 10                     | μA   |  |  |  |  |
| Bus input threshold                                                                                                      | V <sub>ih</sub>                     | Normal, high-speed mode , $V_{BAT} = 27V$                                                                                                                    | 1.8                    |      | 2.2                    | V    |  |  |  |  |
| Fixed Wakeup Input High Voltage<br>Threshold                                                                             | V <sub>ihWuFix</sub> <sup>[2]</sup> | Sleep mode<br>11.2 < VBAT < 27V                                                                                                                              | 6.15                   |      | 8.1                    | V    |  |  |  |  |
| Offset Wakeup Input High Voltage<br>Threshold                                                                            | VihWuOffset <sup>[2]</sup>          | Sleep mode<br>5 < VBAT < 11.2V                                                                                                                               | V <sub>BAT</sub> -4.3  |      | V <sub>BAT</sub> -3.25 | V    |  |  |  |  |



| Parameter                              | Symbol              | Condition                                            | Min | Тур | Max | Unit |
|----------------------------------------|---------------------|------------------------------------------------------|-----|-----|-----|------|
|                                        |                     | PIN LOAD                                             |     |     |     |      |
| Voltage on switched ground pin         | V <sub>LOAD</sub>   | I <sub>LOAD</sub> = 5mA                              |     |     | 0.5 | V    |
| Voltage on switched ground pin         | VLOAD_LOB           | $I_{\text{LOAD}} = 7 m A \ , \ V_{\text{BAT}} = 0 V$ |     |     | 1   | V    |
| Load resistance during loss of battery | RLOAD_LOB           | VBAT=0, RLOAD=2K, VCANH=5V                           | 1.6 |     | 2.4 | kΩ   |
|                                        | PIN                 | TXD,MODE0,MODE1                                      |     |     |     |      |
| High level input voltage               | V <sub>ih</sub>     | 5 < VBAT < 27V                                       | 3.4 |     |     | V    |
| Low level input voltage Vi             |                     | 5 < VBAT < 27V                                       |     |     | 1.6 | V    |
| TxD pull up current                    | -IIL_TXD            | TxD = L, MODE0 & 1 = H<br>5 < VBAT < 27V             | 15  |     | 50  | μA   |
| MODE0&1 pull down current              | lih_MODE0           | MODE0&1=H<br>5 < VBAT < 27V                          | 15  |     | 50  | μA   |
|                                        |                     | PIN RXD                                              |     |     |     |      |
| Low level output voltage               | V <sub>ol_rxd</sub> | I <sub>RxD</sub> = 2mA                               |     |     | 0.4 | V    |
| High level output leakage              | lih_rxd             | V <sub>RxD</sub> =5V                                 | -10 |     | 10  | μA   |
| RxD output current                     | lrxd                | V <sub>RxD</sub> =5V                                 |     |     | 70  | mA   |
|                                        | Overte              | emperature protection                                |     |     |     |      |
| Thermal shutdown <sup>[3]</sup>        | T <sub>SD</sub>     |                                                      | 155 |     | 180 | °C   |
| Thermal recovery <sup>[3]</sup>        | TREC                |                                                      | 130 |     | 150 | °C   |

 $<sup>^{[1]}</sup>Leakage current in case of Loss of ground is the summary of both currents I_{LKN_GAN} and I_{LKN_RTH}$ .  $^{[2]}Wake up is detected at the minimum of V_{ihWuFIx} or V_{ihWuOffset}$ .  $^{[3] T}$ hresholds not tested in production, guaranteed by design



## 3.4 Dynamic Characteristics

All dynamic values of the table below refer to the timing diagrams. (5V  $\leq V_{BAT} \leq$  27V, -40°C  $\leq T_A \leq$  125°C, unless otherwise specified)

| Parameter                                                         | Symbol              | Condition                                                                                                                                                   | Min | Тур | Max  | Unit |
|-------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Transmit delay in normal & wake up mode,<br>bus rising edge       | tī                  | bus load $15nF/270\Omega$ , measured from 50% TXD high level to V <sub>CANH</sub> = 3V                                                                      | 3   |     | 6.3  | μs   |
| Transmit delay in wake up mode,<br>bus rising edge                | tτ                  | bus load 15nF/270 $\Omega$ , measured from 50% TXD high level to V <sub>CANH</sub> =8.9V                                                                    | 3   |     | 18   | μs   |
| Transmit delay in high-speed mode,<br>bus rising edge             | tтнs                | bus load $15nF/100\Omega$ ,<br>measured from 50% TXD<br>high level to V <sub>CANH</sub> = 3V,<br>$5 < V_{BAT} < 18V$ ,<br>$0^{\circ}C < T_A < 125^{\circ}C$ | 0.2 |     | 1.5  | μs   |
| Transmit delay in normal mode,<br>bus falling edge                | tт                  | bus load $15nF/270\Omega$ , measured from 50% TXD high level to V <sub>CANH</sub> = 1V                                                                      | 3   |     | 8.25 | μs   |
| I ransmit delay in wake up mode,<br>bus falling edge [1] tr measu |                     | bus load 15nF/270 $\Omega$ , measured from 50% TXD high level to V <sub>CANH</sub> = 1V                                                                     | 3   |     | 13.7 | μs   |
| Transmit delay in high-speed mode,<br>bus falling edge            | tтнs                | bus load $15nF/100\Omega$ ,<br>measured from 50% TXD<br>high level to V <sub>CANH</sub> = 1V ,<br>5 < V <sub>BAT</sub> < 18V                                | 0.2 |     | 3    | μs   |
| Receive delay , all active modes                                  | tor                 | CANH to RxD, measured from $V_{CANH}=2V$ , RxD=H to L                                                                                                       | 0.3 |     | 1    | μs   |
| Receive delay , all active modes                                  | t <sub>RD</sub>     | CANH to RxD,<br>measured from V <sub>CANH</sub> =2V ,<br>RxD=L to H                                                                                         | 0.3 |     | 1    | μs   |
| Input minimum puls length, all activ modes                        | t <sub>rp</sub>     | CANH to RxD,<br>measured from V <sub>CANH</sub> =2V;<br>RxD=H to L                                                                                          | 0.2 |     | 1    | μs   |
| Wakeup filter time delay                                          | twur                | See Figure 3                                                                                                                                                | 10  |     | 70   | μs   |
| Receive blanking time after TxD L-H transition                    | trb                 | See Figure 4                                                                                                                                                | 0.5 |     | 6    | μs   |
| TxD timeout reaction time                                         | t <sub>tout</sub>   | Normal and high speed mode                                                                                                                                  |     | 12  |      | ms   |
| TxD timeout reaction time                                         | t <sub>toutwu</sub> | Wake up mode                                                                                                                                                |     | 20  |      | ms   |
| Delay from Normal to High Speed & Wake Up<br>Mode                 | t <sub>dnhs</sub>   |                                                                                                                                                             |     |     | 30   | μs   |
| Delay from High Speed & Wake Up to Normal<br>Mode                 | t <sub>dhsn</sub>   |                                                                                                                                                             |     |     | 30   | μs   |
| Delay from Normal to Sleep Mode                                   | t <sub>dns</sub>    |                                                                                                                                                             |     |     | 500  | μs   |
| Delay from Sleep to Normal & Wake Up Mode                         | t <sub>dsn</sub>    |                                                                                                                                                             |     |     | 50   | μs   |

[1] The fall time can exceed the maximum value under max load conditions (32 nodes and max  $\tau$  [270Ohm/15nF]). In this case the limit is 14.5µs.



# TH8055 Single Wire CAN Transceiver

## 3.5 Bus loading requirements

| Parameter                                     | Symbol            | Min  | Тур  | Max   | Unit |
|-----------------------------------------------|-------------------|------|------|-------|------|
| Number of system nodes                        |                   | 2    |      | 32    |      |
| Network distance between any two ECU nodes    | Bus length        |      |      | 60    | m    |
| Node Series Inductor Resistance (if required) | Rind              |      |      | 2.3   | Ohm  |
| EMC Inductor voltage drop                     | Vind              |      |      | 0.3   | V    |
| Ground Offset Voltage                         | V <sub>goff</sub> |      |      | 0.8   | V    |
| Device Capacitance (unit load)                | C <sub>ul</sub>   | 198  | 220  | 242   | pF   |
| Network Total Capacitance                     | Cti               | 396  |      | 13700 | pF   |
| Device Resistance (unit load)                 | Rul               | 9009 | 9100 | 9191  | Ohm  |
| Device Resistance (min load)                  | R <sub>min</sub>  | 2000 |      |       | Ohm  |
| Network Total Resistance                      | Rti               | 270  |      | 4596  | Ohm  |
| Network Time Constant <sup>[1]</sup>          | τ                 | 1    |      | 4     | μs   |
| Network Time Constant in high speed mode      | τ                 |      |      | 1.5   | μs   |
| High Speed Mode Network Resistance to GND     | R <sub>load</sub> | 100  |      | 185   | Ohm  |

<sup>&</sup>lt;sup>[1]</sup> The network time constant incorporates the bus wiring capacitance. The minimum value is selected to limit radiated emission. The maximum value is selected to ensure proper communication modes. Not all combinations of R and C are possible.



## 3.6 Timing Diagrams



Figure 2 - Input/Output Timing



Figure 3 - Wake Up Filter Time Delay





Figure 4 - Receive Blanking Time



# 4. Application Circuitry



Figure 5 - Application Circuitry



# 5. Pin Description



| Pin | Name  | Ю-Тур | Description                                     |  |  |
|-----|-------|-------|-------------------------------------------------|--|--|
| 1   | TXD   | I     | Transmit data from core to CAN                  |  |  |
| 2   | MODE0 | I     | Operating mode select input 0                   |  |  |
| 3   | MODE1 | I     | Operating mode select input 1                   |  |  |
| 4   | RXD   | 0     | Receive data from CAN to core                   |  |  |
| 5   | VBAT  | Р     | Battery input voltage                           |  |  |
| 6   | LOAD  | 0     | Resistor load (loss of ground low side switch ) |  |  |
| 7   | CANH  | I/O   | Single wire CAN bus pin                         |  |  |
| 8   | GND   | Р     | Ground                                          |  |  |



# 6. Mechanical Specification









| Small Outlin | Small Outline Integrated Circiut (SOIC), SOIC 8, 150 mil |                |                  |                |                |       |                 |                  |                |                |          |       |                |
|--------------|----------------------------------------------------------|----------------|------------------|----------------|----------------|-------|-----------------|------------------|----------------|----------------|----------|-------|----------------|
|              | A1                                                       | В              | С                | D              | E              | е     | Н               | h                | L              | А              | α        | ZD    | A2             |
| All Dimensio | All Dimension in mm, coplanarity < 0.1 mm                |                |                  |                |                |       |                 |                  |                |                |          |       |                |
| min<br>max   | 0.10<br>0.25                                             | 0.36<br>0.46   | 0.19<br>0.25     | 4.80<br>4.98   | 3.81<br>3.99   | 1.27  | 5.80<br>6.20    | 0.25<br>0.50     | 0.41<br>1.27   | 1.52<br>1.72   | 0°<br>8° | 0.53  | 1.37<br>1.57   |
| All Dimensio | All Dimension in inch, coplanarity < 0.004"              |                |                  |                |                |       |                 |                  |                |                |          |       |                |
| min<br>max   | 0.004<br>0.0098                                          | 0.014<br>0.018 | 0.0075<br>0.0098 | 0.189<br>0.196 | 0.150<br>0.157 | 0.050 | 0.2284<br>0.244 | 0.0099<br>0.0198 | 0.016<br>0.050 | 0.060<br>0.068 | 0°<br>8° | 0.021 | 0.054<br>0.062 |



## 7. Tape and Reel Specification

## 7.1 Tape Specification





#### Standard Reel with diameter of 13"

| Package | Parts per Reel | Width | Pitch |
|---------|----------------|-------|-------|
| SOIC8   | 2500           | 12 mm | 8 mm  |

| D <sub>0</sub> | E            | P <sub>0</sub> | P <sub>2</sub> | T <sub>max</sub> | T <sub>1 max</sub> | G <sub>1 min</sub> | G <sub>2 min</sub> | B <sub>1 max</sub> | D <sub>1 min</sub> | F            | P <sub>1</sub> | R <sub>min</sub> | T <sub>2 max</sub> | W            |
|----------------|--------------|----------------|----------------|------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------|----------------|------------------|--------------------|--------------|
| 1.5<br>+0.1    | 1.75<br>±0.1 | 4.0<br>±0.1    | 2.0<br>±0.05   | 0.6              | 0.1                | 0.75               | 0.75               | 8.2                | 1.5                | 5.5<br>±0.05 | 4.0<br>±0.1    | 30               | 6.5                | 12.0<br>±0.3 |

 $A_0,\,B_0,\,K_0$  can be calculated with package specification. Cover Tape width 9.2 mm.



## 7.2 Reel Specification



| A <sub>max</sub> | B*       | С              | D* <sub>min</sub> |
|------------------|----------|----------------|-------------------|
| 330              | 2.0 ±0.5 | 13.0 +0,5/-0,2 | 20.2              |

| Width of half reel | N <sub>min</sub> | W <sub>1</sub> | W2 max |
|--------------------|------------------|----------------|--------|
| 4 mm               | 100,0            | 4,4            | 7,1    |
| 8 mm               | 100,0            | 8,4            | 11,1   |



## 8. Assembly Information

This Melexis device is classified and qualified regarding soldering technology, solderability and moisture sensitivity level, as defined in this specification, according to following test methods:

- IPC/JEDEC J-STD-020 Moisture/Reflow Sensitivity Classification For Nonhermetic Solid State Surface Mount Devices (classification reflow profiles according to table 5-2)
- EIA/JEDEC JESD22-A113
   Preconditioning of Nonhermetic Surface Mount Devices Prior to Reliability Testing (reflow profiles according to table 2)
- CECC00802 Standard Method For The Specification of Surface Mounting Components (SMDs) of Assessed Quality
- EIA/JÉDEC JESD22-B106 Resistance to soldering temperature for through-hole mounted devices
- EN60749-15 Resistance to soldering temperature for through-hole mounted devices
- MIL 883 Method 2003 / EIA/JEDEC JESD22-B102 Solderability

For all soldering technologies deviating from above mentioned standard conditions (regarding peak temperature, temperature gradient, temperature profile etc) additional classification and qualification tests have to be agreed upon with Melexis.

The application of Wave Soldering for SMD's is allowed only after consulting Melexis regarding assurance of adhesive strength between device and board.

Based on Melexis commitment to environmental responsibility, European legislation (Directive on the Restriction of the Use of Certain Hazardous substances, RoHS) and customer requests, Melexis has installed a roadmap to qualify their package families for lead free processes also. Various lead free generic qualifications are running, current results on request.

For more information on Melexis lead free statement see quality page at our website: <u>http://www.melexis.com/html/pdf/MLXleadfree-statement.pdf</u>

## 9. Disclaimer

Devices sold by Melexis are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. Melexis makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Melexis reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with Melexis for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by Melexis for each application.

The information furnished by Melexis is believed to be correct and accurate. However, Melexis shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interrupt of business or indirect, special incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of Melexis' rendering of technical or other services.

© 2002 Melexis NV. All rights reserved.



Your notes

For the latest version of this document. Go to our website at www.melexis.com

Or for additional information contact Melexis Direct:

Europe and Japan: Phone: +32 1367 0795 E-mail: sales\_europe@melexis.com All other locations: Phone: +1 603 223 2362 E-mail: sales\_usa@melexis.com

QS9000, VDA6.1 and ISO14001 Certified