

## **Section II. HardCopy APEX Device Family Data Sheet**

This section provides designers with the data sheet specifications for HardCopy<sup>®</sup> APEX<sup>™</sup> devices. These chapters contain feature definitions of the internal architecture, configuration and JTAG boundary-scan testing information, DC operating conditions, AC timing parameters, a reference to power consumption, and ordering information for HardCopy APEX devices.

This section contains the following:

- [Chapter 7, Introduction to HardCopy APEX Devices](#page-2-0)
- [Chapter 8, Description, Architecture, and Features](#page-8-0)
- [Chapter 9, Boundary-Scan Support](#page-16-0)
- [Chapter 10, Operating Conditions](#page-20-0)

**Revision History** Refer to each chapter for its own specific revision history. For information on when each chapter was updated, refer to the Chapter Revision Dates section, which appears in the complete handbook.



# <span id="page-2-0"></span>**7. Introduction to HardCopy APEX Devices**

#### **H51006-2.3**



- Embedded system blocks (ESBs) used to implement memory functions, including first-in first-out (FIFO) buffers, dual-port RAM, and content-addressable memory (CAM)
- Customization performed through metallization layers

High-density architecture:

- 400,000 to 1.5 million typical gates ([Table 7–1\)](#page-3-1)
- Up to 51,840 logic elements (LEs)
- Up to 442,368 RAM bits that can be used without reducing available logic

<span id="page-3-1"></span>

#### *Note to [Table 7–1](#page-3-1):*

<span id="page-3-0"></span>(1) The embedded IEEE Std. 1149.1 Joint Test Action Group (JTAG) boundary-scan circuitry contributes up to 57,000 additional gates.

## **...and More Features**

### Low-power operation:

- 1.8-V supply voltage (Table  $7-2$ )
- MultiVolt I/O support for 1.8-, 2.5-, and 3.3-V interfaces
- ESBs offering power-saving mode

Flexible clock management circuitry with up to four phase-locked loops (PLLs):

- Built-in low-skew clock tree
- Up to eight global clock signals
- ClockLock feature reducing clock delay and skew
- ClockBoost feature providing clock multiplication and division
- ClockShift feature providing clock phase and delay shifting

Powerful I/O features:

■ Compliant with peripheral component interconnect Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2* for 3.3-V operation at 33 or 66 MHz and 32 or 64 bits

- Support for high-speed external memories, including double-data rate (DDR), synchronous dynamic RAM (SDRAM), and zero-bus-turnaround (ZBT) static RAM (SRAM)
- 16 input and 16 output LVDS channels
- Fast *t*<sub>*CO</sub>* and *t*<sub>*SU*</sub> times for complex logic</sub>
- MultiVolt I/O support for 1.8-V, 2.5-V, and 3.3-V interfaces
- Individual tri-state output enable control for each pin
- Output slew-rate control to reduce switching noise
- Support for advanced I/O standards, including LVDS, LVPECL, PCI-X, AGP, CTT, SSTL-3 and SSTL-2, GTL+, and HSTL Class I
- Supports hot-socketing operation

<span id="page-4-0"></span>

*Note to [Table 7–2](#page-4-0):*

<span id="page-4-1"></span>(1) HardCopy APEX devices can be 5.0-V tolerant by using an external resistor.

HardCopy APEX device implementation features:

- Customized interconnect for each design
- HardCopy APEX devices preserve APEX 20K device MegaLAB structure, LEs, ESBs, I/O element (IOE), PLLs, and LVDS circuitry
- Up to four metal layers customizable for customer designs
- Completely automated proprietary design migration flow
	- Testability analysis and fix
	- Automatic test pattern generation (ATPG)
	- Automatic place and route
	- Static timing analysis
	- Static functional verification
	- Physical verification

[Tables 7–3](#page-5-0) through [7–6](#page-5-2) show the HardCopy APEX device ball-grid array (BGA) and FineLine BGA package options, I/O counts, and sizes.

<span id="page-5-0"></span>



<span id="page-5-1"></span>**Table 7–4. HardCopy APEX Device FineLine BGA Package Options and I/O Count** Note (1)



*Note to [Tables 7–3](#page-5-0) and [7–4](#page-5-1):*

(1) I/O counts include dedicated input and clock pins.



<span id="page-5-2"></span>

Table 7–7 shows the revision history for this chapter.

## **Document Revision History**





## <span id="page-8-0"></span>**8. Description, Architecture, and Features**

#### **H51007-2.3**

**Introduction** HardCopy<sup>®</sup> APEX<sup>TM</sup> devices extend the flexibility of high-density FPGAs to a cost-effective, high-volume production solution. The migration process from an Altera® FPGA to a HardCopy APEX device offers seamless migration of a high-density system-on-a-programmable-chip (SOPC) design to a low-cost alternative device with minimal risk. Using HardCopy APEX devices, Altera's SOPC solutions can be leveraged from prototype to production, while reducing costs and speeding time-to-market.

> A significant benefit of HardCopy devices is that customers do not need to be involved in the device migration process. Unlike application-specific integrated circuit (ASIC) development, the HardCopy design flow does not require generation of test benches, test vectors, or timing and functional simulation. The HardCopy migration process only requires the Quartus® II software-generated output files from a fully functional APEX 20KE or APEX 20KC device. Altera performs the migration and delivers functional prototypes in as few as seven weeks.

A risk-free alternative to ASICs, HardCopy APEX devices are customizable, full-featured devices created by Altera's proprietary design migration methodology. They are based on Altera's industry-leading high-density device architecture and use an area-efficient sea-of-logic-elements (SOLE) core.

HardCopy APEX devices retain all the same features as the APEX 20KE and APEX 20KC devices, which combine the strength of LUT-based and product-term-based devices in conjunction with the same embedded memory structures. All routing resources that were programmable in the APEX 20K device family are replaced by custom interconnect, resulting in a considerable die size reduction and subsequent cost saving.

The SRAM configuration cells of the original FPGA are replaced in HardCopy APEX devices by metal elements, which define the function of each logic element (LE), embedded memory, and I/O cell in the device. These resources are connected to each other using the same metallization layers. Once a HardCopy APEX device has been manufactured, the functionality of the device is fixed and no programming is possible. Altera performs the migration of the original FPGA design to an equivalent HardCopy APEX device using a proprietary design migration flow.

The migration of a FPGA to a HardCopy APEX device begins with a user design that has been implemented in an APEX 20KE or APEX 20KC device. Table 8–1 shows the device equivalence for HardCopy and APEX 20KE or APEX 20KC devices.



**1** To ensure HardCopy device performance and functionality, the APEX 20K design must be completely debugged before committing the design to HardCopy device migration.

HardCopy APEX device implementation begins with extracting the Quartus II software-generated SRAM Object File (**.sof**) and converting its connectivity information into a structural Verilog HDL netlist. This netlist is then placed and routed in a similar fashion to a gate array. There are no dedicated routing channels. The router can exploit all available metal layers (up to four) and route over LE cells and other functional blocks. Altera's proprietary architecture and design methodology will guarantee virtually 100% routing of any APEX 20KE or APEX 20KC design compiled and fitted successfully using the Quartus II software. Place and route is timing-driven and will comply with the timing constraints of the original FPGA design as specified in the Quartus II software. [Figure 8–1](#page-10-0) shows a diagram of the HardCopy APEX device architecture.

<span id="page-10-0"></span>



The strip of auxiliary gates (SOAG) is an Altera proprietary feature designed into the HardCopy APEX device and is used during the HardCopy device implementation process. The SOAG structures can be configured into several different types of functions through the use of metallization. For example, high fanout signals require adequate buffering, so buffers are built out of SOAG cells for this purpose.

HardCopy APEX devices include the same advanced features as the APEX 20KE and APEX 20KC devices, such as enhanced I/O standard support, content-addressable memory (CAM), additional global clocks, and enhanced ClockLock circuitry. [Table 8–2](#page-10-1) lists the features included in HardCopy APEX devices.

<span id="page-10-1"></span>



**Table 8–2. HardCopy APEX Device Features (Part 2 of 2)**

All HardCopy APEX devices are tested using automatic test pattern generation (ATPG) vectors prior to shipment. For fully synchronous designs near 100%, fault coverage can be achieved through the built-in full-scan architecture. ATPG vectors allow the designer to focus on simulation and design verification.

Because the configuration of HardCopy APEX devices is built-in during manufacture, they cannot be configured in-system. However, if the APEX 20KE or APEC 20KC device configuration sequence must be emulated, the HardCopy APEX device has this capability.

**f All of the device features of APEX 20KE and APEX 20KC devices are** available in HardCopy APEX devices. For a detailed description of these device features, refer to the *APEX 20K Programmable Logic Device Family Data Sheet* and the *APEX 20KC Programmable Logic Device Family Data Sheet*.

## **Differences Between HardCopy APEX and APEX 20K FPGAs**

Several differences must be considered before a design is ready for implementation in HardCopy technology:

HardCopy APEX devices are only customizable at the time they are manufactured. Make sure that the original APEX 20KE or APEX 20KC device has undergone thorough testing in the end-system before deciding to proceed with migration to a HardCopy APEX device, because no changes can be made to the HardCopy APEX device after it has been manufactured.

ESBs that are configured as RAM or CAM will power-up un-initialized in the HardCopy APEX device. In the FPGA it is possible to configure, or "pre-load," the ESB memory as part of the configuration sequence, then overwrite it when the device is in normal functional mode. This pre-loaded memory feature of the FPGA is not available in HardCopy devices. If a design contains RAM or CAM with assumed data values at power-up, then the HardCopy APEX device will not operate as expected. If a design uses this feature, it should be re-compiled without the memory pre-load. ESBs configured as ROM are fully supported.

- The JTAG boundary scan order in the HardCopy APEX device is different compared to the APEX 20K device. A HardCopy BSDL file that describes the re-ordered boundary scan chain should be used.
	- **1 The BSDL files for HardCopy APEX devices are different** from the corresponding APEX 20KE or APEX 20KC devices. Download the correct HardCopy BSDL file from Altera's website at **[www.altera.com](http://www.altera.com)**.

The advanced 0.18-µm aluminum metal process is used to support both APEX 20KE and APEX 20KC devices. The performance improvement achieved by the die size reduction and metal interconnect optimization more than offsets the need for copper in this case. Altera guarantees that a target HardCopy APEX device will provide the same or better performance as in the corresponding APEX 20KE or APEX 20KC device.

**Power-up Mode and Configuration Emulation**

Unlike their FPGA counterparts, HardCopy APEX devices do not need to be configured. However, to facilitate seamless migration, configuration can be emulated in these devices. There are three modes in which a

HardCopy APEX device can be prepared for operation after power up: instant on, instant on after 50 ms, and configuration emulation. Each mode is described below.



In instant on after 50 ms mode, the HardCopy APEX device performs in a similar fashion to the Instant On mode, except that there is an additional delay of 50 ms (nominal), during which time the device is held in reset stage. The CONF DONE output is pulled low during this time and then tri-stated after the 50 ms have elapsed. No configuration devices or configuration input signals are necessary for this option.

In configuration emulation mode, the HardCopy APEX device undergoes an emulation of a full configuration sequence as if configured by an external processor or an EPC device. In this mode, the CONF\_DONE signal is tri-stated after the correct number of clock cycles. This mode may be useful where there is some dependency on the configuration sequence (for example, multi-device configuration or processor initialization). In this mode, the device expects to see all configuration control and data input signals.

### **Speed Grades** Because HardCopy APEX devices are customized, no speed grading is performed. All HardCopy APEX devices will meet the timing requirements of the original FPGA of the fastest speed grade. Generally, HardCopy APEX devices will have a higher  $f_{MAX}$  than the corresponding FPGA, but the speed increase will vary on a design-by-design basis.

## **Quartus II-Generated Output Files**

The HardCopy migration process requires several Quartus II software-generated files. These key output files are listed and explained below.

- The SRAM Object File (**.sof**) contains all of the necessary information needed to configure a FPGA
- The Compiler Report File (.csf.rpt) is parsed to extract useful information about the design
- The Verilog atom-based netlist file (**.vo**) is used to check the HardCopy netlist
- The pin out information file (.pin) contains user signal names and I/O configuration information
- The Delay Information File (.sdo) is used to check the original FPGA timing
- A completed HardCopy timing requirements file describes all necessary timing information on the design. A template of this text file is available for download from the Altera website at **www.altera.com**.

The migration process consists of several steps. First, a netlist is constructed from the SOF. Then, the netlist is checked to ensure that the built-in scan test structures will operate correctly. The netlist is then fed into a place-and-route engine, and the design interconnect is generated. Static timing analysis ensures that all timing constraints are met, and static functional verification techniques are employed to ensure correct device migration. After successfully completing these stages, physical verification of the device takes place, and the metal mask layers are taped out to fabricate HardCopy APEX devices.

## **Document Revision History** Table 8–3 shows the revision history for this chapter.





# <span id="page-16-0"></span>**9. Boundary-Scan Support**

#### **H51009-2.3**

## **IEEE Std. 1149.1 (JTAG) Boundary-Scan Support**

All HardCopy devices provide JTAG boundary-scan test (BST) circuitry that complies with the IEEE Std. 1149.1-1990 specification. HardCopy® APEX™ devices support the JTAG instructions shown in [Table 9–1](#page-16-1).

**1 The BSDL files for HardCopy devices are different from the** corresponding APEX 20KE or APEX 20KC parts. Download the [correct HardCopy BSDL file from Altera's website at](http://www.altera.com)  www.altera.com.

<span id="page-16-1"></span>

HardCopy APEX devices instruction register length is 10 bits; the USERCODE register length is 32 bits. [Tables 9–2](#page-17-0) and [9–3](#page-17-1) show the boundary-scan register length and device IDCODE information for HardCopy devices.

<span id="page-17-0"></span>

<span id="page-17-1"></span>

*Notes to [Table 9–3:](#page-17-1)*

(1) The most significant bit (MSB) is on the left.

(2) The IDCODE's least significant bit (LSB) is always 1.

Figure 9–1 shows the timing requirements for the JTAG signals.





Table 9–4 shows the JTAG timing parameters and values for HardCopy devices.





 $\bullet$  For more information about using JTAG BST circuitry in Altera devices, refer to *Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices*.

## **Document Revision History**

Table 9–5 shows the revision history for this chapter.







# <span id="page-20-0"></span>**10. Operating Conditions**

### **H51010-2.3**

## **Recommended Operating Conditions**

[Tables 10–1](#page-20-1) through [10–4](#page-22-5) provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 1.8-V HardCopy® APEX<sup>TM</sup> devices.

<span id="page-20-1"></span>







<span id="page-22-5"></span>

#### *Notes to [Table 10–1](#page-20-1) through [10–4](#page-22-5):*

- <span id="page-22-0"></span>(1) Refer to the *Operating Requirements for Altera Devices Data Sheet*.
- <span id="page-22-1"></span>(2) Minimum DC input is –0.5 V. During transitions, the inputs may undershoot to –0.5 V or overshoot to 4.6 V for input currents less than 100 mA and periods shorter than 20 ns.
- <span id="page-22-2"></span>(3) Numbers in parentheses are for industrial-temperature-range devices.
- <span id="page-22-3"></span>(4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- <span id="page-22-4"></span>(5) All pins (including dedicated inputs, clock, I/O, and JTAG pins) may be driven before  $V_{\text{CCINT}}$  and  $V_{\text{CCIO}}$  are powered.
- <span id="page-22-6"></span>(6) Typical values are for  $T_A = 25^{\circ}C$ ,  $V_{C CNT} = 1.8$  V, and  $V_{C C IO} = 1.8$  V, 2.5 V, or 3.3 V.
- <span id="page-22-7"></span>(7) These values are specified under the HardCopy device recommended operating conditions, as shown in Table 10–2 on page 10–1.
- <span id="page-22-8"></span>(8) Refer to *AN 117: Using Selectable I/O Standards in Altera Devices* for the  $V_{\rm H}$ ,  $V_{\rm H}$ ,  $V_{\rm GL}$ ,  $V_{\rm OH}$ ,  $V_{\rm O}$ , and  $I_1$  parameters when  $V_{\text{CCIO}} = 1.8 \text{ V}$ .
- <span id="page-22-9"></span>(9) The APEX 20KE input buffers are compatible with 1.8-V, 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the input buffers are 3.3-V PCI compliant. Input buffers also meet specifications for GTL+, CTT, AGP, SSTL-2, SSTL-3, and HSTL.
- <span id="page-22-10"></span>(10) The  $I_{OH}$  parameter refers to high-level TTL, PCI, or CMOS output current.
- <span id="page-22-11"></span>(11) This value is specified for normal device operation. The value may vary during power-up.
- <span id="page-22-12"></span>(12) Pin pull-up resistance values will be lower if an external source drives the pin higher than  $V_{CCIO}$ .
- (13) Capacitance is sample-tested only.

[Tables 10–5](#page-23-0) through [10–20](#page-29-0) list the DC operating specifications for the supported I/O standards. These tables list minimal specifications only; HardCopy devices may exceed these specifications.

<span id="page-23-0"></span>





































<span id="page-29-0"></span>



#### *Notes to [Tables 10–5](#page-23-0) through [10–20](#page-29-0):*

<span id="page-30-0"></span>(1) The  $I<sub>OH</sub>$  parameter refers to high-level output current.

<span id="page-30-1"></span>(2) The  $I_{OL}$  parameter refers to low-level output current. This parameter applies to open-drain pins as well as output pins.

(3)  $V_{REF}$  specifies center point of switching range.

[Figure 10–1](#page-31-0) shows the output drive characteristics of HardCopy APEX devices.



<span id="page-31-0"></span>**Figure 10–1. Output Drive Characteristics of HardCopy APEX Devices**

[Figure 10–2](#page-32-0) shows the timing model for bidirectional I/O pin timing.

<span id="page-32-0"></span>



[Tables 10–21](#page-32-1) and [10–22](#page-32-2) describe HardCopy APEX device external timing parameters.

<span id="page-32-1"></span>

<span id="page-32-2"></span>

í



*Note to [Tables 10–21](#page-32-1) and [10–22](#page-32-2):*

<span id="page-33-0"></span>(1) These timing parameters are sample-tested only.

[Tables 10–23](#page-33-1) and [10–24](#page-33-2) show the external timing parameters for HC20K1500 devices.

<span id="page-33-1"></span>

<span id="page-33-2"></span>



*Note to [Tables 10–23](#page-33-1) and [10–24](#page-33-2):*

(1) Timing information is preliminary. Final timing information will be available in a future version of this data sheet.

**Document Revision History**

Table 10–25 shows the revision history for this chapter.

