Document Number: MPC17517

Rev. 2.0, 7/2006

# 1.0 A 6.8 V Dual Motor Driver IC

The 17517 is a monolithic triple totem-pole-output power IC designed to be used in portable electronic applications to control small DC motors and solenoids. The 17517 can operate efficiently with supply voltages as low as 2.0 V to as high as 6.8 V. Its low  $R_{\rm DS(ON)}$  totem-pole output MOSFETs (0.46  $\Omega$  typical) can provide continuous drive currents of 1.0 A and handle peak currents up to 3.0 A. It is easily interfaced to low-cost MCUs via parallel 3.0 V- or 5.0 V-compatible logic. The device can be pulse width modulated (PWM-ed) at up to 200 kHz.

The 17517 can drive two motors in two directions one at a time or drive one motor in two directions and one solenoid with synchronous rectification of freewheeling currents one at a time. Two-motor operation is accomplished by hooking one motor between OUTA and OUTB and hooking the other motor between OUTB and OUTC. Motor plus solenoid operation is accomplished by hooking a motor between OUTA and OUTB and a solenoid between OUTC and GND.

This device contains an integrated charge pump and level shifter (for gate drive voltages), integrated shoot-through current protection (cross-conduction suppression logic and timing), and undervoltage detection and shutdown circuitry.

The 17517 has four operating modes: Forward, Reverse, Brake, and Tri-Stated (High Impedance).

#### **Features**

- 2.0 V to 6.8 V Continuous Operation
- Output Current 1.0 A (DC), 3.0 A (Peak)
- MOSFETs < 600 mΩ R<sub>DS(ON)</sub> @ 25°C Guaranteed
- 3.0 V/5.0 V TTL-/CMOS-Compatible Inputs
- · PWM Frequencies up to 200 kHz
- · Undervoltage Shutdown

## 17517

#### **DUAL MOTOR DRIVER**



| ORDERING INFORMATION |                                        |          |  |  |
|----------------------|----------------------------------------|----------|--|--|
| Device               | Temperature<br>Range (T <sub>A</sub> ) | Package  |  |  |
| MPC17517DTB/R2       | -20°C to 65°C                          | 16 TSSOP |  |  |



Figure 1. 17517 Simplified Application Diagram

<sup>\*</sup> This document contains certain information on a new product. Specifications and information herein are subject to change without notice.







# **INTERNAL BLOCK DIAGRAM**



Figure 2. 17517 Simplified Internal Block Diagram



## **PIN CONNECTIONS**



Figure 3. 17517 Pin Connections

Table 1. 17517 Pin Definitions

A functional description of each pin can be found in the Functional Pin Description section beginning on page 9.

| Pin Number | Pin Name | Formal Name                                | Definition                                            |
|------------|----------|--------------------------------------------|-------------------------------------------------------|
| 1          | VDD      | Control Circuit Power Supply               | Positive power source connection for control circuit. |
| 2, 13      | VM       | Motor Drive Power Supply                   | Motor power supply voltage input pins.                |
| 3          | OUTA     | Output A                                   | Driver output A pin.                                  |
| 4          | CRES     | Charge Pump Output Capacitor<br>Connection | Charge pump reservoir capacitor pin.                  |
| 5          | C2H      | Charge Pump 2H                             | Charge pump bucket capacitor 2 (positive pole).       |
| 6          | C2L      | Charge Pump 2L                             | Charge pump bucket capacitor 2 (negative pole).       |
| 7          | IN1      | Input Control 1                            | Control signal input 1 pin.                           |
| 8          | IN2      | Input Control 2                            | Control signal input 2 pin.                           |
| 9          | EN1      | Enable Control Signal Input 1              | Enable control signal input 1 pin.                    |
| 10         | EN2      | Enable Control Signal Input 2              | Enable control signal input 2 pin.                    |
| 11         | C1L      | Charge Pump 1L                             | Charge pump bucket capacitor 1 (negative pole).       |
| 12         | C1H      | Charge Pump 1H                             | Charge pump bucket capacitor 1 (positive pole).       |
| 14         | OUTB     | Output B                                   | Driver output B pin.                                  |
| 15         | GND      | Ground                                     | Ground connection.                                    |
| 16         | OUTC     | Output C                                   | Driver output C pin.                                  |



### **ELECTRICAL CHARACTERISTICS**

#### **MAXIMUM RATINGS**

#### **Table 2. Maximum Ratings**

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Ratings                              | Symbol                                         | Value                        | Unit |
|--------------------------------------|------------------------------------------------|------------------------------|------|
| ELECTRICAL RATINGS                   |                                                | 1                            | 1    |
| Motor Supply Voltage                 | V <sub>M</sub>                                 | -0.5 to 8.0                  | V    |
| Charge Pump Output Voltage           | VCRES                                          | -0.5 to 14                   | V    |
| Logic Supply Voltage                 | V <sub>DD</sub>                                | -0.5 to 7.0                  | V    |
| Signal Input Voltage                 | V <sub>IN</sub>                                | -0.5 to V <sub>DD</sub> +0.5 | V    |
| Driver Output Current                |                                                |                              | А    |
| Continuous                           | I <sub>O</sub>                                 | 1.0                          |      |
| Peak <sup>(1)</sup>                  | l <sub>OPK</sub>                               | 3.0                          |      |
| ESD Voltage (2)                      |                                                |                              | V    |
| Human Body Model                     | V <sub>ESD1</sub>                              | ±2000                        |      |
| Machine Model                        | V <sub>ESD2</sub>                              | ±100                         |      |
| THERMAL RATINGS                      | <u>,                                      </u> |                              | •    |
| Storage Temperature Range            | T <sub>STG</sub>                               | -65 to 150                   | °C   |
| Operating Junction Temperature       | TJ                                             | -20 to 150                   | °C   |
| Operating Ambient Temperature        | T <sub>A</sub>                                 | -20 to 65                    | °C   |
| Thermal Resistance (3)               | $R_{	heta JA}$                                 | 190                          | °C/W |
| Power Dissipation <sup>(4)</sup>     | P <sub>D</sub>                                 | 657                          | mW   |
| Soldering Temperature <sup>(5)</sup> | T <sub>SOLDER</sub>                            | 245                          | °C   |

#### Notes

- 1.  $T_A = 25$ °C, 10 ms pulse width at 200 ms intervals.
- 2. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ), ESD2 testing is performed in accordance with the Machine Model ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ).
- 3. 37 mm x 50 mm Cu area (1.6 mm FR-4 PCB).
- 4. Maximum at  $T_A = 25$ °C.
- 5. Soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.



#### STATIC ELECTRICAL CHARACTERISTICS

#### **Table 3. Static Electrical Characteristics**

Characteristics noted under conditions  $T_A = 25^{\circ}C$ ,  $V_{DD} = V_M = 5.0 \text{ V}$ , GND = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at  $T_A = 25^{\circ}C$  under nominal conditions unless otherwise noted.

| Characteristic                                                                               | Symbol                       | Min                  | Тур    | Max                   | Unit     |
|----------------------------------------------------------------------------------------------|------------------------------|----------------------|--------|-----------------------|----------|
| POWER                                                                                        |                              |                      |        | L                     |          |
| Motor Supply Voltage                                                                         | V <sub>M</sub>               | 2.0                  | 5.0    | 6.8                   | V        |
| Logic Supply Voltage                                                                         | V <sub>DD</sub>              | 2.7                  | 5.0    | 5.7                   | ٧        |
| Capacitor for Charge Pump                                                                    | C1, C2, C3                   | 0.01                 | 0.1    | 1.0                   | μF       |
| Standby Power Supply Current  Motor Supply Standby Current  Logic Supply Standby Current (6) | I <sub>VMSTBY</sub>          |                      | -<br>- | 1.0<br>1.0            | μA<br>mA |
| Operating Power Supply Current  Logic Supply Current (7)  Charge Pump Circuit Supply Current | I <sub>VDD</sub>             | -<br>-               | -<br>- | 3.0<br>0.7            | mA       |
| Low-Voltage Detection Circuit  Detection Voltage (V <sub>DD</sub> ) <sup>(8)</sup>           | V <sub>DD</sub> DET          | 1.5                  | 2.0    | 2.5                   | V        |
| Driver Output ON Resistance (9)                                                              | R <sub>DS(ON)</sub>          | -                    | 0.46   | 0.60                  | W        |
| GATE DRIVE                                                                                   | <b>-</b>                     |                      |        |                       |          |
| Gate Drive Voltage <sup>(10)</sup> No Current Load                                           | V <sub>C<sub>RES</sub></sub> | 12                   | 13     | 13.5                  | V        |
| Gate Drive Ability (Internally Supplied)  ICRES = -1.0 mA                                    | V <sub>CRESLOAD</sub>        | 10                   | 11.2   | -                     | V        |
| CONTROL LOGIC                                                                                |                              |                      |        | •                     |          |
| Logic Input Voltage                                                                          | V <sub>IN</sub>              | 0                    | _      | V <sub>DD</sub>       | V        |
| Logic Input Function (2.7 V < V <sub>DD</sub> < 5.7 V)                                       |                              |                      |        |                       |          |
| High-Level Input Voltage                                                                     | $V_{IH}$                     | V <sub>DD</sub> x0.7 | _      | _                     | V        |
| Low-Level Input Voltage                                                                      | $V_{IL}$                     | -                    | _      | V <sub>DD</sub> x 0.3 | V        |
| High-Level Input Current                                                                     | I <sub>IH</sub>              | _                    | _      | 1.0                   | μΑ       |
| Low-Level Input Current                                                                      | I <sub>IL</sub>              | -1.0                 | _      | _                     | μА       |

#### Notes

- 6. V<sub>DDSTBY</sub> includes current to the predriver circuit.
- 7.  $I_{V_{DD}}$  includes current to the predriver circuit.
- 8. Detection voltage is defined as when the output becomes high-impedance after V<sub>DD</sub> drops below the detection threshold. When the gate voltage VCRES is applied from an external source, VCRES = 7.5 V.
- 9.  $I_O = 1.0 \text{ A source} + \text{sink}.$
- 10. Input logic signal not present.



#### **DYNAMIC ELECTRICAL CHARACTERISTICS**

#### **Table 4. Dynamic Electrical Characteristics**

Characteristics noted under conditions  $T_A = 25^{\circ}C$ ,  $V_{DD} = V_M = 5.0 \text{ V}$ , GND = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at  $T_A = 25^{\circ}C$  under nominal conditions unless otherwise noted.

| Characteristic                | Symbol               | Min | Тур | Max      | Unit |
|-------------------------------|----------------------|-----|-----|----------|------|
| NPUT (IN1, IN2, EN1, EN2)     | 1                    |     |     | •        | I    |
| Pulse Input Frequency         | f <sub>IN</sub>      | _   | _   | 200      | kHz  |
| Input Pulse Rise Time (11)    | t <sub>R</sub>       | -   | -   | 1.0 (12) | μs   |
| Input Pulse Fall Time (13)    | t <sub>F</sub>       | _   | _   | 1.0 (12) | μs   |
| DUTPUT                        |                      |     |     |          |      |
| Propagation Delay Time        |                      |     |     |          | μs   |
| Turn-ON Time                  | t <sub>PLH</sub>     | -   | 0.1 | 0.5      |      |
| Turn-OFF Time                 | t <sub>PHL</sub>     | _   | 0.1 | 0.5      |      |
| Charge Pump Wake-Up Time (14) | tvgon                | _   | 0.1 | 3.0      | ms   |
| Low-Voltage Detection Time    | t <sub>VDD</sub> DET | _   | -   | 10       | ms   |

#### Notes

- 11. Time is defined between 10% and 90%.
- 12. That is, the input waveform slope must be steeper than this.
- 13. Time is defined between 90% and 10%.
- 14. When  $C1 = C2 = C3 = 0.1 \mu F$ .



#### **TIMING DIAGRAMS**



Figure 4. t<sub>PLH</sub>, t<sub>PHL</sub>, and t<sub>PZH</sub> Timing



Figure 5. Low-Voltage Detection Timing



Figure 6. Charge Pump Timing



Table 5. Truth Table

| INPUT       |                              |      |     | OUTPUT |      |      |
|-------------|------------------------------|------|-----|--------|------|------|
| IN1         | IN2                          | EN1  | EN2 | OUTA   | OUTB | OUTC |
| SHUTDOWN    | MODE                         |      |     |        |      |      |
| Х           | Х                            | L    | L   | Z      | Z    | Z    |
| CHANNEL 1 ( | A-B) DRIVING                 | MODE |     |        |      |      |
| Н           | Н                            | Н    | L   | L      | L    | Z    |
| Н           | L                            | Н    | L   | Н      | L    | Z    |
| L           | Н                            | Н    | L   | L      | Н    | Z    |
| L           | L                            | Н    | L   | Z      | Z    | Z    |
| CHANNEL 2 ( | B-C) DRIVING                 | MODE |     |        |      |      |
| Н           | Н                            | L    | Н   | Z      | L    | L    |
| Н           | L                            | L    | Н   | Z      | Н    | L    |
| L           | Н                            | L    | Н   | Z      | L    | Н    |
| L           | L                            | L    | Н   | Z      | Z    | Z    |
| HALF-BRIDG  | HALF-BRIDGE (C) DRIVING MODE |      |     |        |      |      |
| Н           | Н                            | Н    | Н   | Z      | Z    | Z    |
| Н           | L                            | Н    | Н   | Z      | Z    | Н    |
| L           | Н                            | Н    | Н   | Z      | Z    | L    |
| L           | L                            | Н    | Н   | Z      | Z    | Z    |

H = High. L = Low.

Z = High impedance. X = Don't care.



#### **FUNCTIONAL DESCRIPTION**

#### **INTRODUCTION**

The 17517 is a triple totem-pole output H-Bridge power IC designed to drive small dc motors used in portable electronics. The 17517 can operate efficiently with supply voltages as low as 2.0 V to as high as 6.8 V, and provide continuos motor drive currents of 1.0 A while handling peak currents up to 3.0 A. It is easily interfaced to low cost MCUs via parallel 3.0 V- or 5.0 V-compatible logic. The device can be pulse width modulated (PWM-ed) at up to 200 kHz. The 17517 can drive two motors in two directions one at a time; or it can drive one motor in two directions and one solenoid with synchronous rectification of freewheeling currents one at a time. Two-motor operation is accomplished by hooking one motor between OUTA and OUTB, and the other motor between OUTB and OUTC. Motor + solenoid operation is accomplished by hooking a motor between OUTA and OUTB

and placing a solenoid between OUTC and GND. Table <u>5.</u> <u>Truth Table</u>, page <u>8</u>, describes the operating states versus the input conditions.

As shown in Figure 2, 17517 Simplified Internal Block Diagram, page 2, the 17517 is a monolithic triple totem-pole output bridge with built-in charge pump circuitry. Each of the six MOSFETs forming the triple totem-pole output has an  $R_{DS(ON)}$  of  $\leq 0.6~\Omega$  (guaranteed by design). The IC has an integrated charge pump and level shifter (for gate drive voltages). Additionally, the IC has a built-in shoot-through current protection circuit and undervoltage lockout function. This IC has four operating modes: Forward, Reverse, Brake, and Tri-Stated (High Impedance).

#### **FUNCTIONAL PIN DESCRIPTION**

#### DRIVER OUTPUT (OUTA, OUTB, OUTC)

These pins provide the connection to the internal power MOSFET triple-totem-pole H-bridge of the IC.

#### **GROUND (GND)**

Power and signal ground pin.

#### **CHARGE PUMP OUTPUT CAPACITOR (CRES)**

This pin provides the connection for the external reservoir capacitor (output of the charge pump). Alternatively, this pin can also be used as an input to supply gate-drive voltage from an external source via a series current-limiting resistor.

The voltage at the CRES pin will be approximately three times the  $V_{DD}$  voltage, as the internal charge pump utilizes a voltage tripler circuit. The  $V_{DDRES}$  voltage is used by the IC to supply gate drive for the internal power MOSFETs.

#### **MOTOR DRIVE POWER SUPPLY (VM)**

The two VM pins carry the main supply voltage and current into the power sections of the IC. This supply then becomes controlled and/or modulated by the IC as it delivers the power to the load attached between OUTA and OUTB.

The VM pins must be connected together on the printed circuit board with as short as possible traces offering as low impedance as possible between pins.

# CONTROL SIGNAL INPUT AND ENABLE CONTROL SIGNAL INPUT (IN1, IN1, EN1, EN2)

These pins are input control pins used to control the outputs. These pins are 3.0 V/5.0 V CMOS-compatible inputs with hysteresis. These pins work together to control OUTA, OUTB, and OUTC (refer to Table 5. Truth Table).

# CHARGE PUMP BUCKET CAPACITOR (C1L, C1H, C2L, C2H)

These two pairs of pins, the C1L and C1H and the C2L and C2H, connect to the external bucket capacitors required by the internal charge pump. The typical value for the bucket capacitors is  $0.1~\mu F$ .

#### **CONTROL CIRCUIT POWER SUPPLY (VDD)**

This pin carries the logic supply voltage and current into the logic sections of the IC.  $V_{DD}$  has an undervoltage threshold. If the supply voltage drops below the undervoltage threshold, the output power stage switches to a tri-state condition. When the supply voltage returns to a level that is above the threshold, the power stage automatically resumes normal operation according to the established condition of the input pins.



#### **TYPICAL APPLICATIONS**

#### INTRODUCTION

Figure 7 shows a typical application for the 17517. When applying the gate voltage to the  $C_{RES}$  pin from an external source, be sure to connect it via a resistor equal to, or greater than,  $R_G = {}^V C_{RES}/0.02 \Omega$ .



Figure 7. 17517 Typical Application Diagram

#### **CEMF SNUBBING TECHNIQUES**

Care must be taken to protect the IC from potentially damaging CEMF spikes induced when commutating currents in inductive loads. Typical practice is to provide snubbing of voltage transients by placing a capacitor or zener at the supply pin (VM) (see Figure 8).

#### 5.0 V 5.0 V 5.0 V 5.0 V 17517 T 17517 🖣 VDD VDD VM C<sub>1</sub>L C<sub>1</sub>L C1H C1H C2L C2L OUT OUT C2H C2H **CRES CRES** OUT OUT **GND** GND

Figure 8. CEMF Snubbing Techniques

#### **PCB LAYOUT**

When designing the printed circuit board (pcb), connect sufficient capacitance between power supply and ground pins to ensure proper filtering from transients. For all high-current paths, use wide copper traces and shortest possible distances.



### **PACKAGING**

#### **PACKAGE DIMENSIONS**

For the most current package revision, visit <u>www.freescale.com</u> and perform a keyword search using the "98A" listed below.



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |              | PRINT VERSION NO | TO SCALE |
|------------------------------------------------------|--------------------|--------------|------------------|----------|
| TITLE:                                               |                    | DOCUMENT NO  | ]: 98ASH70247A   | REV: B   |
| 16 LD TSSOP, PITCH 0.6                               | CASE NUMBER        | 2: 948F−01   | 19 MAY 2005      |          |
| , , , , , , , , , , , , , , , , , , , ,              |                    | STANDARD: JE | DEC              |          |

DTB SUFFIX 16-PIN PLASTIC PACKAGE 98ASH70247A ISSUE B









| © FREESCALE SEMICONDUCTOR, INC.  ALL RIGHTS RESERVED.  MECH |          | L OUTLINE    | PRINT VERSION NO | TO SCALE    |
|-------------------------------------------------------------|----------|--------------|------------------|-------------|
| TITLE:                                                      |          | DOCUMENT NO  | 1: 98ASH70247A   | REV: B      |
| 16 LD TSSOP, PITCH 0.65MM                                   |          | CASE NUMBER  | 2: 948F-01       | 19 MAY 2005 |
| 10 25 10301, 111011 0.                                      | 00171171 | STANDARD: JE | DEC              |             |

DTB SUFFIX 16-PIN PLASTIC PACKAGE 98ASH70247A ISSUE B



# **REVISION HISTORY**

| REVISION | DATE   | DESCRIPTION OF CHANGES                                                     |  |
|----------|--------|----------------------------------------------------------------------------|--|
| 2.0      | 7/2006 | Implemented Revision History page                                          |  |
|          |        | Converted to Freescale format and updated to the prevailing form and style |  |



#### How to Reach Us:

#### Home Page:

www.freescale.com

support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

**Europe, Middle East, and Africa:** Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http:// www.freescale.com/epp.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2006. All rights reserved.

