10

- Fully Integrated V<sub>CC</sub> and V<sub>pp</sub> Switching for Low Power Single-Slot PC Card<sup>™</sup> Interface
- Low r<sub>DS(on)</sub> (160-mΩ V<sub>CC</sub> Switches)
- Low Current Limit, 450 mA (V<sub>CC</sub>) Typ
- 3.3-V Low-Voltage Mode
- 12-V Supply Can Be Disabled Except During 12-V Flash Programming
- Short-Circuit and Thermal Protection
- Space-Saving 16-Pin SSOP (DB)
- Compatible With 3.3-V, 5-V, and 12-V PC Cards
- Break-Before-Make Switching
- Typical Applications Include: PCMCIA PC Card Sockets in PDAs, PBXs, Bar Code Scanners, Compact Flash and Smart Cards

#### description

The TPS2212 PC Card power-interface switch provides an integrated power-management solution for a single low power PC Card. All of the discrete power MOSFETs, a logic section, current limiting, and thermal protection for PC Card control are combined on a single integrated circuit, using the Texas Instruments LinBiCMOS<sup>™</sup> process. The circuit allows the distribution of 3.3-V, 5-V, and/or 12-V card power, and is compatible with many PCMCIA controllers. The current-limiting feature eliminates the need for fuses, which reduces component count and improves reliability. Current-limit reporting can help the user isolate a system fault to the PC Card.

The TPS2212 features a 3.3-V low-voltage mode that allows for 3.3-V switching without the need for 5 V. Bias power can be derived from either the 3.3-V or 5-V inputs. This facilitates low-power system designs such as sleep mode and pager mode, where only 3.3 V is available.

End equipment for the TPS2212 includes notebook computers, desktop computers, personal digital assistants (PDAs), digital cameras, and bar-code scanners. This device is well suited for those applications that need to limit the power provided to the PC card because of power-supply constraints. In many applications, such as palm computers, the system cannot allocate more than 200 mA of current to a PC card slot. For these lower-power applications, the TPS2212 provides the same advanced level of protection that the TPS2211 provides for higher-power applications.

#### **AVAILABLE OPTIONS**

|               | PACKAGED DEVICE       |
|---------------|-----------------------|
| ТА            | SMALL OUTLINE<br>(DB) |
| -40°C to 85°C | TPS2212IDB            |

The DB package is available taped and reeled. Add an R suffix to the device type (e.g., TPS2212IDBR) for taped and reeled.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PC Card is a trademark of PCMCIA (Personal Computer Memory Card International Association). LinBiCMOS is a trademark of Texas Instruments.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2001, Texas Instruments Incorporated



**DB PACKAGE** 

(TOP VIEW)

SLVS193A - APRIL 1999 - REVISED JANUARY 2001

16

SLVS193A - APRIL 1999 - REVISED JANUARY 2001

#### typical PC-card power-distribution application





SLVS193A - APRIL 1999 - REVISED JANUARY 2001

## **Terminal Functions**

| TERI  | TERMINAL   |     | RMINAL                                                                                       |  | DESCRIPTION |
|-------|------------|-----|----------------------------------------------------------------------------------------------|--|-------------|
| NAME  | NO.        | 1/0 | DESCRIPTION                                                                                  |  |             |
| 3.3V  | 3, 4       | I   | 3.3-V V <sub>CC</sub> input for card power and/or chip power if 5 V is not present           |  |             |
| 5V    | 5, 6       | I   | 5-V V <sub>CC</sub> input for card power and/or chip power                                   |  |             |
| VPPI  | 9          | I   | Main V <sub>pp</sub> input, typically 12 V, allows 3.3 V–12 V.                               |  |             |
| VCC   | 11, 12, 13 | 0   | Switched output that delivers 0 V, 3.3-V, 5-V, or high impedance to card                     |  |             |
| VPP   | 10         | 0   | Switched output that delivers 0 V 3.3-V, 5-V, VPPI (12V), or high impedance to card          |  |             |
| GND   | 7          |     | Ground                                                                                       |  |             |
| OC    | 8          | 0   | Logic-level overcurrent reporting output that goes low when an overcurrent conditions exists |  |             |
| SHDN  | 16         | Ι   | Logic input that shuts down the TPS2212 and sets all power outputs to high-impedance state   |  |             |
| VCCD0 | 1          | I   | Logic input that controls voltage of VCC (see control-logic table)                           |  |             |
| VCCD1 | 2          | I   | Logic input that controls voltage of VCC (see control-logic table)                           |  |             |
| VPPD0 | 15         | I   | Logic input that controls voltage of VPP (see control-logic table)                           |  |             |
| VPPD1 | 14         | I   | Logic input that controls voltage of VPP (see control-logic table)                           |  |             |

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Input voltage range for card power:         | V <sub>I(3.3V)</sub>    | -0.3 V to 7 V<br>-0.3 V to 7 V |
|---------------------------------------------|-------------------------|--------------------------------|
| Logic input voltage                         |                         |                                |
| 0 1 0                                       |                         | See Dissipation Rating Table   |
| Output current (each card): IO(VCC          | )                       | internally limited             |
| IOVPP                                       | ý                       | internally limited             |
| Operating virtual junction temperatur       | é range, T <sub>J</sub> | –40°C to 150°C                 |
| Operating free-air temperature range        | , T <sub>A</sub>        |                                |
| Storage temperature range, T <sub>sta</sub> |                         | –55°C to 150°C                 |
|                                             |                         | 260°C                          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

|         | DISSIPATION RATING TABLE              |                                                |                                       |                                       |  |  |  |  |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|--|--|--|--|
| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |  |  |  |  |
| DB      | 775 mW                                | 6.2 mW/°C                                      | 496 mW                                | 403 mW                                |  |  |  |  |

These devices are mounted on an FR4 board with no special thermal considerations.

#### recommended operating conditions

|                                 |                      | MIN | MAX  | UNIT |
|---------------------------------|----------------------|-----|------|------|
|                                 | V <sub>I(5V)</sub>   | 0   | 5.25 | V    |
| Input voltage, VI               | V <sub>I(3.3V)</sub> | 0   | 5.25 | V    |
|                                 | VI(VPPI)             | 0   | 13.5 | V    |
| Output current                  | IO(VCC)              |     | 250  | mA   |
| Oulput current                  | IO(VPP)              |     | 150  | mA   |
| Operating virtual junction temp | perature, TJ         | -40 | 125  | °C   |



# electrical characteristics, $T_A = -40^{\circ}C$ to 85°C (unless otherwise noted)

#### power switch

|                     | PARAMETER            |                                             | TEST CONDITIONS <sup>†</sup>                            | MIN TY | P MAX  | UNIT |
|---------------------|----------------------|---------------------------------------------|---------------------------------------------------------|--------|--------|------|
|                     |                      | 5 V to VCC                                  | V <sub>I(5V)</sub> = 5 V                                | 16     | 0 210  |      |
|                     |                      | 3.3 V to VCC                                | $V_{I(5V)} = 5 V, V_{I(3.3V)} = 3.3 V$                  | 16     | 60 210 | mΩ   |
|                     | Quitab registeres    | 3.3 V to VCC                                | $V_{I(5V)} = 0 V, V_{I(3.3V)} = 3.3 V$                  | 16     | 0 210  |      |
|                     | Switch resistance    | 5 V to VPP                                  | Tj=25°C                                                 |        | 6      |      |
|                     |                      | 3.3 V to VPP                                | TJ=25°C                                                 |        | 6      | Ω    |
|                     |                      | 12 V to VPP                                 | TJ=25°C                                                 |        | 1      |      |
| V <sub>O(VPP)</sub> | Clamp low voltage    |                                             | I <sub>pp</sub> at 10 mA                                |        | 0.8    | V    |
| VO(VCC)             | Clamp low voltage    |                                             | I <sub>CC</sub> at 10 mA                                |        | 0.8    | V    |
|                     |                      | l high impedance state                      | $T_A = 25^{\circ}C$                                     |        | 1 10   |      |
|                     | Lashana sumaat       | I <sub>pp</sub> high-impedance state        | T <sub>A</sub> = 85°C                                   |        | 50     |      |
| likg                | Leakage current      | l high impedance state                      | $T_A = 25^{\circ}C$                                     |        | 1 10   | μA   |
|                     |                      | I <sub>CC</sub> high-impedance state        | T <sub>A</sub> =85°C                                    |        | 50     |      |
|                     |                      | V <sub>I(5V)</sub> = 5 V                    | V <sub>O(VCC)</sub> = 5 V, V <sub>O(VPP)</sub> = 12 V   | 4      | 0 150  |      |
| lı                  | Input current        | $V_{I(5V)} = 0 V,$<br>$V_{I(3.3V)} = 3.3 V$ | V <sub>O(VCC)</sub> = 3.3 V, V <sub>O(VPP)</sub> = 12 V | 4      | 0 150  | μA   |
|                     |                      | Shutdown mode                               | $V_O(VCC) = V_O(VPP) = Hi-Z$                            |        | 1      |      |
| 1                   | Short-circuit        | IO(VCC)                                     | $T_J = 85^{\circ}C$ , output powered into a             | 300    | 600    | mA   |
| IOS                 | output-current limit | IO(VPP)                                     | short to GND                                            | 120    | 400    | mA   |

<sup>†</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.

#### logic section

| PARAMETER               | TEST CONDITIONS <sup>†</sup>                               | MIN                        | MAX | UNIT |
|-------------------------|------------------------------------------------------------|----------------------------|-----|------|
| Logic input current     |                                                            |                            | 1   | μΑ   |
| Logic input high level  |                                                            | 2                          |     | V    |
| Logic input low level   |                                                            |                            | 0.8 | V    |
| Logic output high lovel | $V_{I(5V)} = 5 V$ , $I_{O} = 1 mA$                         | $V_{I(5V)} - 0.4$          |     | V    |
| Logic output high level | $V_{I(5V)} = 0 V$ , $I_{O} = 1 mA$ , $V_{I(3.3V)} = 3.3 V$ | V <sub>I(3.3V)</sub> - 0.4 |     | v    |
| Logic output low level  | I <sub>O</sub> = 1 mA                                      |                            | 0.4 | V    |

<sup>†</sup> Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.

# switching characteristics<sup>‡</sup>

|                 | PARAMETER                         | TEST CONDITIONS§                               |                         | MIN TYP | MAX | UNIT |
|-----------------|-----------------------------------|------------------------------------------------|-------------------------|---------|-----|------|
| +               | Rise times, output                | V <sub>O(VCC)</sub>                            | V <sub>O(VCC)</sub> 2.8 |         |     |      |
| tr              | Rise times, output                | V <sub>O</sub> (VPP)                           |                         | 6.4     |     | ms   |
|                 | Fall times, output                | VO(VCC)                                        |                         | 4.5     |     | 1115 |
| tf              | rai times, output                 | VO(VPP)                                        |                         | 12      |     |      |
|                 |                                   |                                                | ton                     | 6.8     |     |      |
|                 |                                   | VI(VPPD0) to VO(VPP)                           | toff                    | 18      |     |      |
| L .             | Propagation dology (and Figure 1) | V                                              | ton                     | 4       |     | -    |
| <sup>t</sup> pd | Propagation delay (see Figure1)   | VI(VCCD1) to VO(VCC) (3.3V)                    | toff                    | 17      |     | ms   |
|                 |                                   |                                                | ton                     | 6.6     |     |      |
|                 |                                   | $V_{I}(\overline{VCCD0})$ to $V_{O}(VCC)$ (5V) | toff                    | 17      |     |      |

 $\ddagger$  Switching Characteristics are with CL = 150  $\mu$ F. \$ Refer to Parameter Measurement Information



SLVS193A - APRIL 1999 - REVISED JANUARY 2001

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Test Circuits and Voltage Waveforms

|                                                                          | FIGURE |
|--------------------------------------------------------------------------|--------|
| VCC Propagation Delay and Rise Time With 1- $\mu$ F Load, 3.3-V Switch   | 2      |
| VCC Propagation Delay and Fall Time With 1-µF Load, 3.3-V Switch         | 3      |
| VCC Propagation Delay and Rise Time With 150-µF Load, 3.3-V Switch       | 4      |
| VCC Propagation Delay and Fall Time With 150- $\mu$ F Load, 3.3-V Switch | 5      |
| VCC Propagation Delay and Rise Time With $1-\mu F$ Load, 5-V Switch      | 6      |
| VCC Propagation Delay and Fall Time With 1- $\mu$ F Load, 5-V Switch     | 7      |
| VCC Propagation Delay and Rise Time With 150- $\mu$ F Load, 5-V Switch   | 8      |
| VCC Propagation Delay and Fall Time With 150- $\mu$ F Load, 5-V Switch   | 9      |
| VPP Propagation Delay and Rise Time With $1-\mu F$ Load, $12-V$ Switch   | 10     |
| VPP Propagation Delay and Fall Time With 1- $\mu$ F Load, 12-V Switch    | 11     |
| VPP Propagation Delay and Rise Time With 150- $\mu$ F Load, 12-V Switch  | 12     |
| VPP Propagation Delay and Fall Time With 150- $\mu$ F Load, 12-V Switch  | 13     |

#### **Table of Timing Diagrams**



SLVS193A - APRIL 1999 - REVISED JANUARY 2001













Figure 3. VCC Propagation Delay and Fall Time With 1- $\mu$ F Load, 3.3-V Switch







SLVS193A - APRIL 1999 - REVISED JANUARY 2001



#### PARAMETER MEASUREMENT INFORMATION



SLVS193A – APRIL 1999 – REVISED JANUARY 2001



#### PARAMETER MEASUREMENT INFORMATION

# **TYPICAL CHARACTERISTICS**

#### **Table of Graphs**

|                     |                                                           |                         | FIGURE |
|---------------------|-----------------------------------------------------------|-------------------------|--------|
| ICC(5V)             | Supply current                                            | vs Junction Temperature | 14     |
| ICC(3.3V)           | Supply current                                            | vs Junction Temperature | 15     |
| <sup>r</sup> DS(on) | Static drain-source on-state resistance, 5-V VCC switch   | vs Junction Temperature | 16     |
| <sup>r</sup> DS(on) | Static drain-source on-state resistance, 3.3-V VCC switch | vs Junction Temperature | 17     |
| <sup>r</sup> DS(on) | Static drain-source on-state resistance, 12-V VPP switch  | vs Junction Temperature | 18     |
| VO(VCC)             | Output voltage, 5-V VCC switch                            | vs Output current       | 19     |
| VO(VCC)             | Output voltage, 3.3-V VCC switch                          | vs Output current       | 20     |
| VO(VPP)             | Output voltage, 12-V VPP switch                           | vs Output current       | 21     |
| IOS(VCC)            | Short-circuit current, 5-V VCC switch                     | vs Junction Temperature | 22     |
| IOS(VCC)            | Short-circuit current, 3.3-V VCC switch                   | vs Junction Temperature | 23     |
| IOS(VPP)            | Short-circuit current, 12-V VPP switch                    | vs Junction Temperature | 24     |



**TYPICAL CHARACTERISTICS** 





SLVS193A - APRIL 1999 - REVISED JANUARY 2001

#### **TYPICAL CHARACTERISTICS**





**TYPICAL CHARACTERISTICS** 





## **APPLICATION INFORMATION**

#### overview

PC Cards were initially introduced as a means to add EEPROM (flash memory) to portable computers with limited on-board memory. The idea of add-in cards quickly took hold; modems, wireless LANs, GPS systems, multimedia, and hard-disk versions were soon available. As the number of PC Card applications grew, the engineering community quickly recognized the need for a standard to ensure compatibility across platforms. To this end, the PCMCIA (Personal Computer Memory Card International Association) was established, comprised of members from leading computer, software, PC Card, and semiconductor manufacturers. One key goal was to realize the *plug-and-play* concept, i.e. cards and hosts from different vendors should be compatible.

#### PC Card power specification

System compatibility also means power compatibility. The most current set of specifications (PC Card Standard) set forth by the PCMCIA committee states that power is to be transferred between the host and the card through eight of the 68 terminals of the PC Card connectors. This power interface consists of two VCC, two VPP, and four ground terminals. Multiple VCC and ground terminals minimize connector-terminal and line resistance. The two VPP terminals were originally specified as separate signals, but are commonly tied together in the host to form a single node to minimize voltage losses. Card primary power is supplied through the VCC terminals; flash-memory programming and erase voltage is supplied through the VPP terminals.

#### designing for voltage regulation

The current PCMCIA specification for output voltage regulation of the 5-V output is 5% (250 mV). In a typical PC power-system design, the power supply will have an output voltage regulation  $(V_{PS(reg)})$  of 2% (100 mV). Also, a voltage drop from the power supply to the PC Card will result from resistive losses  $(V_{PCB})$  in the PCB traces and the PCMCIA connector. A typical design would limit the total of these resistive losses to less than 1% (50 mV) of the output voltage. Therefore the allowable voltage drop  $(V_{DS})$  for the TPS2212 is the PCMCIA voltage regulation less the power supply regulation and less the PCB and connector resistive drops:

$$V_{DS} = V_{O(reg)} - V_{PS(reg)} - V_{PCB}$$

Typically, this would leave 100 mV for the allowable voltage drop across the TPS2212. The voltage drop is the output current multiplied by the switch resistance of the TPS2212. Therefore, the maximum output current that can be delivered to the PC Card in regulation is the allowable voltage drop across the TPS2212 divided by the output switch resistance.

$$I_{O}$$
max =  $\frac{V_{DS}}{r_{DS(On)}}$ 

The VCC outputs deliver 250 mA continuous at 5 V and 3.3 V within regulation over the operating temperature range. Using the same equations, the PCMCIA specification for output voltage regulation of the 3.3 V output is 300 mV. Using the voltage drop percentages for power supply regulation (2%) and PCB resistive loss (1%), the allowable voltage drop for the 3.3 V switch is 200 mV. The 12-V outputs (VPP) of the TPS2212 can deliver 150 mA continuously.



# **APPLICATION INFORMATION**

#### overcurrent and overtemperature protection

PC Cards are inherently subject to damage from mishandling. Host systems require protection against short-circuited cards that could lead to power supply or PCB trace damage. Even systems sufficiently robust to withstand a short circuit would still undergo rapid battery discharge into the damaged PC Card, resulting in a sudden loss of system power. Most hosts include fuses for protection. The reliability of fused systems is poor and requires troubleshooting and repair, usually by the manufacturer, when fuses are blown.

The TPS2212 uses sense FETs to check for overcurrent conditions in each of the VCC and VPP outputs. Unlike sense resistors or polyfuses, these FETs do not add to the series resistance of the switch; therefore voltage and power losses are reduced. Overcurrent sensing is applied to each output separately. When an overcurrent condition is detected, only the power output affected is limited; all other power outputs continue to function normally. The  $\overline{OC}$  indicator, normally a logic high, is a logic low when an overcurrent condition is detected providing for initiation of system diagnostics and/or sending a warning message to the user.

During power up, the TPS2212 controls the rise time of the VCC and VPP outputs and limits the current into a faulty card or connector. If a short circuit is applied after power is established (e.g., hot insertion of a bad card), current is initially limited only by the impedance between the short and the power supply. In extreme cases, as much as 5 A to 10 A may flow into the short before the current limiting of the TPS2212 engages. If the VCC or VPP outputs are driven below ground, the TPS2212 may latch nondestructively in an off state. Cycling power will reestablish normal operation.

Overcurrent limiting for the VCC outputs is designed to activate if powered up into a short in the range of 300 mA to 600 mA, typically at about 450 mA. The VPP outputs limit from 120 mA to 400 mA, typically around 280 mA. The protection circuitry acts by linearly limiting the current passing through the switch rather than initiating a full shutdown of the supply. Shutdown occurs only during thermal limiting.

Thermal limiting prevents destruction of the IC from overheating if the package power dissipation ratings are exceeded. Thermal limiting disables power output until the device has cooled.

#### 12-V supply not required

Most PC Card switches use the externally supplied 12 V to power gate drive and other chip functions, which requires that power be present at all times. The TPS2212 offers considerable power savings by using an internal charge pump to generate the required higher voltages from the 5-V input. Therefore, the external 12-V supply can be disabled except when needed for flash-memory functions, thereby extending battery lifetime. Do not ground the VPPI switch input when the VPPI input is not used. Additional power savings are realized by the TPS2212 during a software shutdown in which quiescent current drops to a maximum of 1  $\mu$ A.

#### 3.3-V low-voltage mode

The TPS2212 will operate in a 3.3-V low-voltage mode when 3.3 V is the only available input voltage  $(V_{I(5V)} = 0)$ . This allows host and PC Cards to be operated in low-power 3.3-volts-only modes such as sleep or pager modes. Note that in these operation modes, the TPS2212 will derive its bias current from the 3.3-V input pin and only 3.3 V can be delivered to the PC Card.



# APPLICATION INFORMATION

#### voltage transitioning requirement

PC Cards are migrating from 5 V to 3.3 V to minimize power consumption, optimize board space, and increase logic speeds. The TPS2212 meets all combinations of power delivery as currently defined in the PCMCIA standard. The latest protocol accommodates mixed 3.3-V/5-V systems by first powering the card with 5 V, then polling it to determine its 3.3-V compatibility. The PCMCIA specification requires that the capacitors on 3.3-V compatible cards be discharged to below 0.8 V before applying 3.3-V power. This functions as a power reset and ensures that sensitive 3.3-V circuitry is not subjected to any residual 5-V charge. The TPS2212 offers a selectable VCC and VPP ground state, in accordance with PCMCIA 3.3-V/5-V switching specifications.

#### output ground switches

PC Card specification requires that V<sub>CC</sub> be discharged within 100 ms. PC Card resistance can not be relied on to provide a discharge path for voltages stored on PC Card capacitance because of possible high-impedance isolation by power-management schemes.

#### power-supply considerations

The TPS2212 has multiple pins for each of its 3.3-V and 5-V power inputs and for the switched VCC outputs. Any individual pin can conduct the rated input or output current. Unless all pins are connected in parallel, the series resistance is significantly higher than that specified, resulting in increased voltage drops and lost power. It is recommended that all input and output power pins be paralleled for optimum operation.

To increase the noise immunity of the TPS2212, the power supply inputs should be bypassed with a 1- $\mu$ F electrolytic or tantalum capacitor paralleled by a 0.047- $\mu$ F to 0.1- $\mu$ F ceramic capacitor. It is strongly recommended that the switched outputs be bypassed with a 0.1- $\mu$ F, or larger, ceramic capacitor; doing so improves the immunity of the TPS2212 to electrostatic discharge (ESD). Care should be taken to minimize the inductance of PCB traces between the TPS2212 and the load. High switching currents can produce large negative voltage transients, which forward biases substrate diodes, resulting in unpredictable performance. Similarly, no pin should be taken below –0.3 V.

#### calculating junction temperature

The switch resistance,  $r_{DS(on)}$ , is dependent on the junction temperature,  $T_J$ , of the die and the current through the switch. To calculate  $T_J$ , first find  $r_{DS(on)}$  from Figures 16 through 18 using an initial temperature estimate about 50°C above ambient. Then calculate the power dissipation for each switch, using the formula:

$$\mathsf{P}_{\mathsf{D}} = \mathsf{r}_{\mathsf{DS}(\mathsf{on})} \times \mathsf{I}^2$$

Next, sum the power dissipation and calculate the junction temperature:

$$T_{J} = \left(\sum P_{D} \times R_{\theta JA}\right) + T_{A}, R_{\theta JA} = 108^{\circ}C/W$$

Compare the calculated junction temperature with the initial temperature estimate. If the temperatures are not within a few degrees of each other, recalculate using the calculated temperature as the initial estimate.



SLVS193A - APRIL 1999 - REVISED JANUARY 2001

# **APPLICATION INFORMATION**

# **ESD** protection

All TPS2212 inputs and outputs incorporate ESD-protection circuitry designed to withstand a 2-kV human-bodymodel discharge as defined in MIL-STD-883C, Method 3015. The VCC and VPP outputs can be exposed to potentially higher discharges from the external environment through the PC Card connector. Bypassing the outputs with 0.1-µF capacitors protects the devices from discharges up to 10 kV.





#### Figure 25. Internal Switching Matrix, TPS2212 Control Logic



# **APPLICATION INFORMATION**

# **TPS2212 control logic**

#### VPP

| CONTROL SIGNALS |       |       | INTERNAL SWITCH SETTINGS |        |        | OUTPUT |
|-----------------|-------|-------|--------------------------|--------|--------|--------|
| SHDN            | VPPD0 | VPPD1 | S4                       | S5     | S6     | VPP    |
| 1               | 0     | 0     | CLOSED                   | OPEN   | OPEN   | 0 V    |
| 1               | 0     | 1     | OPEN                     | CLOSED | OPEN   | vcc†   |
| 1               | 1     | 0     | OPEN                     | OPEN   | CLOSED | VPPI   |
| 1               | 1     | 1     | OPEN                     | OPEN   | OPEN   | Hi-Z   |
| 0               | Х     | Х     | OPEN                     | OPEN   | OPEN   | Hi-Z   |

<sup>†</sup>Output depends on AVCC

#### VCC

|      | CONTROL SIGNALS |       | INTER  | RNAL SWITCH SET | TINGS  | OUTPUT |
|------|-----------------|-------|--------|-----------------|--------|--------|
| SHDN | VCCD1           | VCCD0 | S1     | S2              | S3     | VCC    |
| 1    | 0               | 0     | CLOSED | OPEN            | OPEN   | 0 V    |
| 1    | 0               | 1     | OPEN   | CLOSED          | OPEN   | 3.3 V  |
| 1    | 1               | 0     | OPEN   | OPEN            | CLOSED | 5 V    |
| 1    | 1               | 1     | CLOSED | OPEN            | OPEN   | 0 V    |
| 0    | Х               | Х     | OPEN   | OPEN            | OPEN   | Hi-Z   |



SLVS193A - APRIL 1999 - REVISED JANUARY 2001

# **APPLICATION INFORMATION**

#### 12-V flash memory supply

The TPS6734 is a fixed 12-V output boost converter capable of delivering 120 mA from inputs as low as 2.7 V. The device is pin-for-pin compatible with the MAX734 regulator and offers the following advantages: lower supply current, wider operating input-voltage range, and higher output currents. As shown in Figure 26, the only external components required are: an inductor, a Schottky rectifier, an output filter capacitor, an input filter capacitor, and a small capacitor for loop compensation. The entire converter occupies less than 0.7 in<sup>2</sup> of PCB space when implemented with surface-mount components. An enable input is provided to shut the converter down and reduce the supply current to 3 µA when 12 V is not needed.

The TPS6734 is a 170-kHz current-mode PWM (pulse-width modulation) controller with an n-channel MOSFET power switch. Gate drive for the switch is derived from the 12-V output after start-up to minimize the die area needed to realize the 0.7-Ω MOSFET and improve efficiency at input voltages below 5 V. Soft start is accomplished with the addition of one small capacitor. A 1.22-V reference (pin 2) is brought out for external use. For additional information, see the TPS6734 data sheet (SLVS127).



NOTE A: The enable terminal can be tied to a generall purpose I/O terminal on the PCMCIA controller or tied high.

Figure 26. TPS2212 With TPS6734 12-V, 120-mA Supply



SLVS193A - APRIL 1999 - REVISED JANUARY 2001

#### **MECHANICAL DATA**

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

DB (R-PDSO-G\*\*)

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-150





# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS2212IDB       | ACTIVE        | SSOP         | DB                 | 16   | 80             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | PU2212                  | Samples |
| TPS2212IDBG4     | ACTIVE        | SSOP         | DB                 | 16   | 80             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | PU2212                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

15-Jan-2023

# TEXAS INSTRUMENTS

www.ti.com

16-Jan-2023

# TUBE



# - B - Alignment groove width

\*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS2212IDB   | DB           | SSOP         | 16   | 80  | 530    | 10.5   | 4000   | 4.1    |
| TPS2212IDBG4 | DB           | SSOP         | 16   | 80  | 530    | 10.5   | 4000   | 4.1    |

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated