



# **3.3-V/5-V Input, 6-A, D-CAP+**™ **Mode Synchronous Step-Down Integrated FETs Converter With 2-Bit VID**

**Check for Samples: [TPS51461](http://focus.ti.com/docs/prod/folders/print/tps51461.html#samples)**

- 
- 
- 
- **SP/POSCAP**
- 
- 
- 

# **APPLICATIONS** enable.

- 
- **Notebook/Desktop Computers**

# **<sup>1</sup>FEATURES DESCRIPTION**

• **Integrated FETs Converter w/TI Proprietary** The TPS51461 is a fully integrated synchronous buck regulator employing D-CAP+™. It is used for up to **D-CAP+**™ **Mode Architecture** 5-V step-down where system size is at its premium, **6-A Maximum Output Current**<br> **Minimum External Parts Count**<br> **Performance and optimized BOM are must-haves.** 

**FRITTER IS AND THE SET ASSETS THE SET ASSETS AND THE SET ASSETS AND EXECUTE SUPPORTS INTEL SYSTEM AGENT**<br> **Support all MLCC Output Capacitor and Support and applications with integrated 2-bit VID function** applications with integrated 2-bit VID function.

The TPS51461 also features two switching frequency **Auto Skip Mode**<br>• **Auto Skip Mode**<br>• **Selectable 700-kHz and 1-MHz Frequency**<br>• startup, programmable external capacitor soft-start startup, programmable external capacitor soft-start time/voltage transition time, output discharge, internal • **Small 4** × **4, 24-Pin, QFN Package** VBST Switch, 2-V reference (±1%), power good and

Low-Voltage Applications Stepping Down from The TPS51461 is available in a 4 mm × 4 mm, 24-pin, QFN package (Green RoHs compliant and Pb **5-V or 3.3-V Rail** free) and is specified from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas ÆΝ Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. D-CAP+ is a trademark of Texas Instruments.

# **[TPS51461](http://focus.ti.com/docs/prod/folders/print/tps51461.html)**

SLUSAD9B –DECEMBER 2010–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION(1)**



(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the TI website at [www.ti.com](http://www.ti.com).

(2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at [www.ti.com/sc/package.](http://www.ti.com/sc/package)

## **THERMAL INFORMATION**



(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, [SPRA953](http://www.ti.com/lit/pdf/spra953).

## **ABSOLUTE MAXIMUM RATINGS(1)**

over operating free-air temperature range (unless otherwise noted)



(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



# **RECOMMENDED OPERATING CONDITIONS**





# **ELECTRICAL CHARACTERISTICS**

over recommended free-air temperature range,  $V_{VIN} = 5.0 V$ ,  $V_{V5DRV} = V_{V5FILT} = 5 V$ , MODE = OPEN, PGND = GND (unless otherwise noted)



(1) Ensured by design, not production tested.



# **ELECTRICAL CHARACTERISTICS (continued)**

over recommended free-air temperature range,  $V_{VIN} = 5.0 V$ ,  $V_{V5DRV} = V_{V5FILT} = 5 V$ , MODE = OPEN, PGND = GND (unless otherwise noted)



(2) Ensured by design, not production tested.

(3) See [Table 3](#page-14-0) for descriptions of MODE parameters.





#### **PIN FUNCTIONS**





## **BLOCK DIAGRAM**



#### **Table 1. Intel SA VID**

<span id="page-6-0"></span>

(1) 0.80V for 2011 SV processor and 0.85V for 2011 LV/ULV processor





<span id="page-7-0"></span>



<span id="page-8-0"></span>

╫

Texas

**INSTRUMENTS** 

## **Application Circuit List of Materials**

<span id="page-9-0"></span>Recommended parts for key external components for the circuits in [Figure 1](#page-7-0) and [Figure 2](#page-8-0) are listed in [Table 2](#page-9-0).

#### **Table 2. Key External Component Recommendations ([Figure 1](#page-7-0) and [Figure 2\)](#page-8-0)**





# **APPLICATION INFORMATION**

#### **Functional Overview**

The TPS51461 is a D-CAP+™ mode adaptive on-time converter. The output voltage is set using a 2-bit DAC that outputs a reference voltage in accordance with the code defined in [Table 1.](#page-6-0) VID-on-the-fly transitions are supported with the slew rate controlled by a single capacitor on the SLEW pin. Integrated high-side and low-side FET supports output current to a maximum of 6-ADC. The converter automatically runs in discontinuous conduction mode (DCM) to optimize light-load efficiency. Two switching frequency selections are provided, (700 kHz and 1 MHz) to enable optimization of the power chain for the cost, size and efficiency requirements of the design.

In adaptive on-time converters, the controller varies the on-time as a function of input and output voltage to maintain a nearly constant frequency during steady-state conditions. In conventional constant on-time converters, each cycle begins when the output voltage crosses to a fixed reference level. However, in the TPS51461, the cycle begins when the current feedback reaches an error voltage level which is the amplified difference between the reference voltage and the feedback voltage.

### **PWM Operation**

Referring to [Figure 3](#page-10-0), in steady state, continuous conduction mode, the converter operates in the following way.

Starting with the condition that the top FET is off and the bottom FET is on, the current feedback ( $V_{CS}$ ) is higher than the error amplifier output (V<sub>COMP</sub>). V<sub>CS</sub> falls until it hits V<sub>COMP</sub>, which contains a component of the output ripple voltage.  $V_{CS}$  is not directly accessible by measuring signals on pins of TPS51461. The PWM comparator senses where the two waveforms cross and triggers the on-time generator.



UDG-10187

**Figure 3. D-CAP+**™ **Mode Basic Waveforms**

<span id="page-10-0"></span>The current feedback is an amplified and filtered version of the voltage between PGND and SW during low-side FET on-time. The TPS51461 also provides a single-ended differential voltage ( $V_{OUT}$ ) feedback to increase the system accuracy and reduce the dependence of circuit performance on layout.

## **PWM Frequency and Adaptive on Time Control**

<span id="page-11-0"></span>In general, the on-time (at the SW node) can be estimated b[yEquation 1](#page-11-0).

$$
t_{ON} = \frac{V_{OUT}}{V_{IN}} \times \frac{1}{f_{SW}}
$$

where

 $f_{SW}$  is the frequency selected by the connection of the MODE pin  $(1)$ 

The on-time pulse is sent to the top FET. The inductor current and the current feedback rises to peak value. Each ON pulse is latched to prevent double pulsing. Switching frequency settings are shown in [Table 3](#page-14-0).

# **Non-Droop Configuration**

The TPS51461 can be configured as a non-droop solution. The benefit of a non-droop approach is that load regulation is flat, therefore, in a system where tight DC tolerance is desired, the non-droop approach is recommended. For the Intel system agent application, non-droop is recommended as the standard configuration.

The non-droop approach can be implemented by connecting a resistor and a capacitor between the COMP and the VREF pins. The purpose of the type II compensation is to obtain high DC feedback gain while minimizing the phase delay at unity gain cross over frequency of the converter.

The value of the resistor  $(R<sub>C</sub>)$  can be calculated using the desired unity gain bandwidth of the converter, and the value of the capacitor  $(C_C)$  can be calculated by knowing where the zero location is desired. An application tool that calculates these values is available from your local TI Field Application Engineer.

[Figure 4](#page-11-1) shows the basic implementation of the non-droop mode using the TPS51461.



UDG-10190

**Figure 4. Non-Droop Mode Basic Implementation**

<span id="page-11-1"></span>[Figure 5](#page-11-2) shows the load regulation of the system agent rail using non-droop configuration.

<span id="page-11-2"></span>[Figure 6](#page-11-2) shows the transient response of TPS51461 using non-droop configuration where  $C_{OUT} = 4 \times 22$  µF. The applied step load is from 0 A to 2 A.







**Figure 5. 0.8-V Load Regulation (VIN = 5 V) Figure 6. Non-Droop Configuration Transient**

## **Droop Configuration**

The terminology for droop is the same as load line or voltage positioning as defined in the Intel CPU V<sub>CORE</sub> specification. Based on the actual tolerance requirement of the application, load-line set points can be defined to maximize either cost savings (by reducing output capacitors) or power reduction benefits.

<span id="page-12-0"></span>Accurate droop voltage response is provided by the finite gain of the droop amplifier. The equation for droop voltage is shown in [Equation 2](#page-12-0).

$$
V_{DROOP} = \frac{A_{CSINT} \times I(L)}{R_{DROOP} \times G_M}
$$

where

- low-side on-resistence is used as the current sensing element
- $A_{CSINT}$  is a constant, which nominally is 53 mV/A.
- I(L) is the DC current of the inductor, or the load current
- $R_{DROOP}$  is the value of resistor from the COMP pin to the VREF pin
- $G_M$  is the transconductance of the droop amplifier with nominal value of 1 mS  $(2)$

$$
R_{\text{LOAD}\_\text{LINE}} = \frac{V_{\text{DROOP}}}{I(L)} = \frac{A_{\text{CSINT}}}{R_{\text{DROOP}} \times G_M} \therefore R_{\text{DROOP}} = \frac{A_{\text{CSINT}}}{R_{\text{LOAD}\_\text{LINE}} \times G_M}
$$
(3)

Therefore, if a 5-mΩ load line to the system agent rail is desired, the calculated R<sub>DROOP</sub> is approximately 10 kΩ. [Equation 2](#page-12-0) can be used to easily derive  $R_{DROOP}$  for any load line slope/droop design target.

[Figure 7](#page-13-0) shows the basic implementation of the droop mode using the TPS51461.



UDG-10188

**Figure 7. DROOP Mode Basic Implementation**

<span id="page-13-0"></span>The droop (voltage positioning) method was originally recommended to reduce the number of external output capacitors required. The effective transient voltage range is increased because of the active voltage positioning (see [Figure 8](#page-13-1)).



<span id="page-13-1"></span>**Figure 8. DROOP vs Non-DROOP in Transient Voltage Window**



Consider an example of  $0.8$  V  $\pm 5$ %. If no droop is permitted, the allowable transient overshoot can be at a maximum of +4%; the allowed transient undershoot can only be at minimum of –4% (given a dc tolerance of ±1%). Therefore, the overshoot and undershoot window is only ±32 mV. If the droop method is applied, this overshoot and undershoot window could be potentially doubled from ±32 mV to ±64 mV, given the same load step and release.

<span id="page-14-0"></span>In applications where the DC and the AC tolerances are not separated, which means there is not a strict DC tolerance requirement, the droop method can be used.





[Figure 9](#page-14-1) shows the load regulation of the 0.8-V rail using an  $R_{DROOP}$  value of 10 kΩ.

<span id="page-14-1"></span>[Figure 10](#page-14-1) shows the transient response of the TPS51461 using droop configuration and  $C_{\text{OUT}} = 4 \times 22 \, \mu\text{F}$ . The applied step load is from 0 A to 2 A.



Figure 9. 0.8-V Load Regulation (V<sub>IN</sub> = 3.3 V) Figure 10. Droop Configuration Transient



**Response**



## **Light Load Power Saving Features**

The TPS51461 has an automatic pulse-skipping mode to provide excellent efficiency over a wide load range. The converter senses inductor current and prevents negative flow by shutting off the low-side gate driver. This saves power by eliminating re-circulation of the inductor current. Further, when the bottom FET shuts off, the converter enters discontinuous mode, and the switching frequency decreases, thus reducing switching losses as well.

# **Voltage Slewing**

I The TPS51461 ramps the SLEW voltage up and down to perform the output voltage transitioning. The timing is independent of switching frequency, as well as output resistive and capacitive loading. It is set by a capacitor from SLEW pin to GND, called  $C_{SI|EW}$ , together with an internal current source of 10 µA. The slew rate is used to set the startup and voltage transition rate.

$$
C_{SLEW} = \frac{I_{SLEW}}{SR}
$$
  
\n
$$
t_{SS} = \frac{C_{SLEW} \times 0.9 \text{ V}}{I_{SLEW}}
$$
 (4)

where

- $I_{SLEW}$  = 10 µA (nom)
- SR is the target output voltage slew rate, per Intel specification between 0.5 mV/ $\mu$ s and 10 mV/ $\mu$ s (5)

For the current reference design, an SR of 1 mV/ $\mu$ s is targeted. The C<sub>SLEW</sub> is calculated to be 10 nF. The slower slew rate is desired to minimize large inductor current perturbation during startup and voltage transitioning thus reducing the possibility of acoustic noise.

After the power up, when VID1 is transitioning from 0 to 1, TPS51461 follows the SLEW voltage entering the forced PWM mode to actively discharge the output voltage from 0.9 V to 0.8 V. The actual output voltage slew rate is approximately the same as the set slew rate while the bandwidth of the converter supports it and there is no overcurrent triggered by additional charging current flowing into the output capacitors. After SLEW transition is completed, PWM mode is maintained for 64 µs (16 clock cycles when the frequency is 1 MHz) to ensure voltage regulation.

## **Protection Features**

The TPS51461 offers many features to protect the converter power chain as well as the system electronics.

### **5-V Undervoltage Protection (UVLO)**

The TPS51461 continuously monitors the voltage on the V5FILT pin to ensure that the voltage level is high enough to bias the device properly and to provide sufficient gate drive potential to maintain high efficiency. The converter starts with approximately 4.3 V and has a nominal of 440 mV of hysteresis. If the 5-V UVLO limit is reached, the converter transitions the phase node into a 3-state function. And the converter remains in the off state until the device is reset by cycling 5 V until the 5-V POR is reached (2.3-V nominal). The power input does not have an UVLO function

### **Power Good Signals**

The TPS51461 has one open-drain power good (PGOOD) pin. During startup, there is a 3 ms power good delay starting from the output voltage reaching the regulation point (excluding soft-start ramp-up time). And there is also a 1 ms power good high propagation delay. The PGOOD pin de-asserts as soon as the EN pin is pulled low or an undervoltage condition on V5FILT is detected. The PGOOD signal is blanked during VID voltage transitions to prevent false triggering during voltage slewing.





(6)

#### **[www.ti.com](http://www.ti.com)** SLUSAD9B –DECEMBER 2010–REVISED SEPTEMBER 2011

#### **Output Overvoltage Protection (OVP)**

In addition to the power good function described above, the TPS51461 has additional OVP and UVP thresholds and protection circuits.

An OVP condition is detected when the output voltage is approximately 120%  $\times$  V<sub>SLEW</sub>. In this case, the converter de-asserts the PGOOD signals and performs the overvoltage protection function. The converter remains in this state until the device is reset by cycling 5 V until the 5-V POR threshold (2.3 V nominal) is reached.

#### **Output Undervoltage Protection (UVP)**

Output undervoltage protection works in conjunction with the current protection described in the [Overcurrent](#page-16-0) [Protection](#page-16-0) and [Overcurrent Limit](#page-16-1) sections. If the output voltage drops below 70% of  $V_{SLEW}$ , after an 8-µs delay, the device latches OFF. Undervoltage protection can be reset only by EN or a 5-V POR.

#### <span id="page-16-0"></span>**Overcurrent Protection**

Both positive and negative overcurrent protection are provided in the TPS51461:

- Overcurrent Limit (OCL)
- Negative OCL (level same as positive OCL)

#### <span id="page-16-1"></span>**Overcurrent Limit**

If the sensed current value is above the OCL setting, the converter delays the next ON pulse until the current drops below the OCL limit. Current limiting occurs on a pulse-by-pulse basis. The TPS51461 uses a valley current limiting scheme where the DC OCL trip point is the OCL limit plus half of the inductor ripple current. The minimum valley OCL is 6 A over process and temperature.

During the overcurrent protection event, the output voltage likely droops until the UVP limit is reached. Then, the converter de-asserts the PGOOD pin, and then latches OFF after an 8-µs delay. The converter remains in this state until the device is reset by EN or a 5VFILT POR.

$$
I_{\text{OCL}(dc)} = I_{\text{OCL}(valley)} + \frac{1}{2} \times I_{\text{P-P}}
$$

**Negative OCL**

The negative OCL circuit acts when the converter is sinking current from the output capacitor(s). The converter continues to act in a valley mode, the absolute value of the negative OCL set point is typically -6.5 A.

#### **Thermal Protection**

#### **Thermal Shutdown**

The TPS51461 has an internal temperature sensor. When the temperature reaches a nominal 130°C, the device shuts down until the temperature cools by approximately 10°C. Then the converter restarts.



UDG-10191

SLUSAD9B –DECEMBER 2010–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**



# **Startup and VID Transition Timing Diagrams**

**Figure 11. Fixed VID/Fixed Step Startup and VID Toggle Timing Diagram for 2011 Intel Platform**

## <span id="page-17-0"></span>For [Figure 11](#page-17-0):

- (1) Includes VCCA, VCCAXG, and VDDQ power rails.
- (2) Processor reset: VID transition must be completed by this time.
- (3) 1-kΩ pull-down resistor required.





**Figure 12. Fixed VID/Fixed Step Startup and VID Toggle Timing Diagram for 2012 Intel Platform**

### <span id="page-18-0"></span>For [Figure 12](#page-18-0):

- (1) Includes VCCA, VCCAXG, and VDDQ power rails.
- (2) Processor reset: VID transition must be completed by this time.
- (3) 1-kΩ pull-down resistor required.

Texas **NSTRUMENTS** 





**VOUT = 0.8 V, ILOAD = 5 A VOUT = 0.8 V, ILOAD = 5 A**

















**Figure 21. Mode 8 Droop, 0 A Figure 22. Mode 8 Droop, 3 A**



**Figure 23. Mode 4 Non-Droop 0 A Figure 24. Mode 4 Non-Droop 3 A**

Texas<br>Instruments

SLUSAD9B –DECEMBER 2010–REVISED SEPTEMBER 2011 **[www.ti.com](http://www.ti.com)**



**Figure 25. Mode 4 Droop 0 A Figure 26. Mode 4 Droop 3 A**





# **DESIGN PROCEDURE**

The simplified design procedure is done for a non-droop application using the TPS51461 converter.

### **Step One**

Determine the specifications.

The System Agent Rail requirements provide the following key parameters:

- 1.  $V_{00} = 0.90 V$
- 2.  $V_{10} = 0.80$  V
- 3.  $I_{CC(max)} = 6$  A
- 4.  $I_{DYN(max)} = 2 A$
- 5.  $I_{CC(tdc)} = 3 A$

### **Step Two**

Determine system parameters.

The input voltage range and operating frequency are of primary interest. For example:

- 1.  $V_{IN} = 5 V$
- 2.  $f_{SW} = 1$  MHz

## **Step Three**

Determine inductor value and choose inductor.

Smaller values of inductor have better transient performance but higher ripple and lower efficiency. Higher values have the opposite characteristics. It is common practice to limit the ripple current to 25% to 50% of the maximum current. In this case, use 25%:

$$
I_{P-P} = 6A \times 0.25 = 1.5A
$$
 (7)

At  $f_{SW}$  = 1 MHz, with a 5-V input and a 0.80-V output:

$$
L = \frac{V \times dT}{I_{P-P}} = \frac{(V_{IN} - V_{10}) \times \left(\frac{V_{10}}{(f_{SW} \times V_{IN})}\right)}{I_{P-P}} = \frac{(5 - 0.8) \times \left(\frac{0.8}{(1 \times 5)}\right)}{1.5 \text{ A}} = 0.45 \mu H
$$
(8)

For this application, a 0.42-µH, 1.55-mΩ inductor from NEC-TOKIN with part number MPCG0740LR42C is chosen.

### **Step Four**

Set the output voltage.

The output voltage is determined by the VID settings. The actual voltage set point for each VID setting is listed in [Table 1.](#page-6-0) No external resistor dividers are needed for this design.

### **Step Five**

Calculate  $C_{\text{SI EW}}$ .

VID pin transition and soft-start time is determined by  $C_{SLEW}$  and 10 µA of internal current source.

$$
C_{SLEW} = \frac{I_{SLEW}}{S R_{DAC}} = \frac{10 \,\mu A}{1 \, mV / \mu s} = 10 \, nF
$$

(9)

The slower slew rate is desired to minimize large inductor current perturbation during startup and voltage transition, thus reducing the possibility of acoustic noise.

<span id="page-23-0"></span>Given the  $C_{SLEW}$ , use [Equation 10](#page-23-0) to calculate the soft start time.

$$
t_{SS} = \frac{C_{SLEW} \times 0.9 \text{ V}}{I_{SLEW}} = \frac{10 \text{ nF} \times 0.9 \text{ V}}{10 \text{ }\mu\text{A}} = 900 \text{ }\mu\text{s}
$$
(10)

#### **Step Six**

Calculate OCL.

<span id="page-23-1"></span>The DC OCL level of TPS51461 design is determined by [Equation 11](#page-23-1),

$$
I_{\text{OCL}(dc)} = I_{\text{OCL}(valley)} + \frac{1}{2} \times I_{\text{P-P}} = 6A + \frac{1}{2} \times 1.5A = 6.75A
$$
\n(11)

The minimum valley OCL is 6 A over process and temperature, and  $I_{P-P} = 1.5$  A, the minimum DC OCL is calculated to be 6.75A.

#### **Step Seven**

Determine the output capacitance.

To determine COUT based on transient and stability requirement, first calculate the the minimum output capacitance for a given transient.

[Equation 13](#page-23-2) and [Equation 12](#page-23-3) can be used to estimate the amount of capacitance needed for a given dynamic load step/release. Please note that there are other factors that may impact the amount of output capacitance for a specific design, such as ripple and stability. [Equation 13](#page-23-2) and [Equation 12](#page-23-3) are used only to estimate the transient requirement, the result should be used in conjunction with other factors of the design to determine the necessary output capacitance for the application.

<span id="page-23-3"></span>
$$
C_{OUT(min\_under)} = \frac{L \times \Delta I_{LOAD(max)}^2 \times \left(\frac{V_{VOUT} \times t_{SW}}{V_{IN(min)}} + t_{MIN(off)}\right)}{2 \times \Delta V_{LOAD(inset)}} \times \left(\left(\frac{V_{IN(min)} - V_{VOUT}}{V_{IN(min)}}\right) \times t_{SW} - t_{MIN(off)}\right) \times V_{VOUT}
$$
\n
$$
C_{OUT(min\_over)} = \frac{L_{OUT} \times (\Delta I_{LOAD(max)})^2}{2 \times \Delta V_{LOAD(release)} \times V_{VOUT}}
$$
\n(12)

<span id="page-23-2"></span>Equation 12 and Equation 13 calculate the minimum 
$$
C_{OUT}
$$
 for meeting the transient requirement, which is 72.9 µF assuming the following:

- ±3% voltage allowance for load step and release
- MLCC capacitance derating of 60% due to DC and AC bias effect

In this reference design, 4, 22-µF capacitors are used in order to provide this amount of capacitance.

(13)



#### **Step Eight**

Determine the stability based on the output capacitance  $C_{\text{OUT}}$ .

In order to achieve stable operation. The 0-dB frequency,  $f_0$  should be kept less than 1/5 of the switching frequency (1 MHz). (See [Figure 4](#page-11-1))

$$
f_0 = \frac{1}{2\pi} \times \frac{G_M}{C_{OUT}} \times \frac{R_C}{R_S} = 150 \text{ kHz}
$$
  
where

• 
$$
R_S = R_{DS(on)} \times G_{MC} \times R_{LOAD}
$$
 (14)

$$
R_C = \frac{f_0 \times R_S \times 2\pi \times C_{OUT}}{G_M} = \frac{150 \text{kHz} \times 53 \text{m}\Omega \times 2\pi \times 88 \text{ }\mu\text{F}}{1 \text{m}} \approx 5 \text{k}\Omega
$$
\n(15)

Using 4, 22-μF capacitors, the compensation resistance, R<sub>C</sub> can be calculated to be approximately 5 kΩ.

The purpose of the comparator capacitor  $(C<sub>C</sub>)$  is to reduce the DC component to obtain high DC feedback gain. However, as it causes phase delay, another zero to cancel this effect at  $\mathfrak{f}_0$  is needed. This zero can be determined by values of  $C_{C}$  and the compensation resistor,  $R_{C}$ .

$$
f_Z = \frac{1}{2\pi \times R_C \times C_C} = \frac{f_0}{10}
$$
 (16)

And since R<sub>C</sub> has previously been derived, the value of C<sub>C</sub> is calculated to be 2.2 nF. In order to further boost phase margin, a value of 3.3-nF is chosen for this reference design.

#### **Step Nine**

Select decoupling and peripheral components.

For TPS51461 peripheral capacitors use the following minimum values of ceramic capacitance. X5R or better temperature coefficient is recommended. Tighter tolerances and higher voltage ratings are always appropriate.

- V5DRV decoupling  $≥$  2.2 µF,  $≥$  10 V
- V5FILT decoupling ≥ 1 µF, ≥10 V
- VREF decoupling 0.22 µF to 1 µF,  $≥$  4 V
- Bootstrap capacitors  $\geq 0.1$  µF,  $\geq 10$  V
- Pull-up resistors on PGOOD, 100 kΩ

#### **Layout Considerations**

Good layout is essential for stable power supply operation. Follow these guidelines for an efficient PCB layout.

- Connect PGND pins (or at least one of the pins) to the thermal PAD underneath the device. Also connect GND pin to the thermal PAD underneath the device. Use four vias to connect the thermal pad to internal ground planes.
- Place VIN, V5DRV, V5FILT and 2VREF decoupling capacitors as close to the device as possible.
- Use wide traces for the VIN, VOUT, PGND and SW pins. These nodes carry high current and also serve as heat sinks.
- Place feedback and compensation components as close to the device as possible.
- Keep analog signals (SLEW, COMP) away from noisy signals (SW, VBST).

# • Changed title in [Figure 1](#page-7-0) to "Droop Configuration". .............................................................................................................. [8](#page-7-0) • Changed title in [Figure 2](#page-8-0) to "Non-Droop Configuration". ...................................................................................................... [9](#page-8-0)



Changes from Revision A (DECEMBER 2010) to Revision B **Page** Page



www.ti.com 10-Dec-2020

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**



**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





#### Pack Materials-Page 1



www.ti.com www.ti.com 3-Jun-2023

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



# **GENERIC PACKAGE VIEW**

# **RGE 24 VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGE0024C**

# **PACKAGE OUTLINE**

# **VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **RGE0024C VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number [SLUA271](www.ti.com/lit/slua271) (www.ti.com/lit/slua271).
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **RGE0024C VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated