

# QorlQ P5040 and P5021 communications processors

#### Overview

The QorlQ P5 family delivers scalable 64-bit processing with single-, dual- and quad-core devices. With frequencies scaling up to 2.2 GHz, a tightly coupled cache hierarchy for low latency, and integrated hardware acceleration, the P5040 (quad-core) and P5021 (dual-core) devices are ideally suited for compute intensive, power-conscious control plane applications.

## Target Markets and Applications

The P5040 processor is designed for highperformance, power-constrained control plane applications. The P5040 processor provides an ideal combination of core performance, integrated accelerators and advanced I/O required for the following compute-intensive applications:

- Enterprise equipment: Router, switch, services
- Data center: Server appliance, SAN storage controller, iSCSI controller, FCoE bridging
- Aerospace and defense
- Industrial computing: Single-board computers, test/measurement, robotics

#### e5500 Core

The P5040 is based on the 64-bit e5500 Power Architecture® core. The e5500 core uses a seven-stage pipeline for low latency response to unpredictable code execution paths, boosting its single-threaded performance. Key features:

- Supports up to 2.2 GHz core frequencies
- Tightly coupled low latency cache hierarchy: 32 KB I/D (L1), 512 KB L2 per core
- Up to 2 MB of shared platform cache (L3)
- 3 DMIPS/MHz per core
- Up to 64 GB of addressable memory space
- Hybrid 32-bit mode to support legacy software and seamless transition to 64-bit architecture

#### Virtualization

The P5040 processor includes support for hardware-assisted virtualization. The e5500 core offers an extra core privilege level (hypervisor). Virtualization software for the P5 family includes kernel-based virtual machine, Linux® containers, Freescale hypervisor and commercial virtualization software from Green Hills® Software and Enea®.

#### **DPAA Hardware Accelerators**

| Frame manager (FMAN)  | 24 Gb/s classify, parse and distribute                                                              |
|-----------------------|-----------------------------------------------------------------------------------------------------|
| Buffer manager (BMAN) | 64 buffer pools                                                                                     |
| Queue manager (QMAN)  | Up to 2 <sup>24</sup> queues                                                                        |
| Security (SEC)        | 17 Gb/s: 3 DES, AES                                                                                 |
| RAID5/6 Engine        | Calculates parity for<br>network attached<br>storage and direct<br>attached storage<br>applications |

# Data Path Acceleration Architecture (DPAA)

The P5040 processor integrates QorlQ DPAA, an innovative multicore infrastructure for scheduling work to cores (physical and virtual), hardware accelerators and network interfaces. The FMAN, a primary element of the DPAA, parses headers from incoming packets and classifies and selects data buffers with optional policing and congestion management. The FMAN passes its work to the QMAN, which assigns it to cores or accelerators with a multilevel scheduling hierarchy. The P5040 processor also offers accelerators for cryptography and RAID5/6 offload.

### QorlQ P5040/P5021 Processors







### P5 Family Comparison Chart

|                     | P5020/P5010                                               | P5040/P5021                      |  |
|---------------------|-----------------------------------------------------------|----------------------------------|--|
| CPU cores           | 2x 64-bit e5500, 1x (P5010)                               | 4x 64-bit e5500, 2x (P5021)      |  |
| Threads             | 2/1 (single thread per core) 4/2 (single thread per core) |                                  |  |
| Max. core frequency | ency 1.6 to 2 GHz 1.8 to 2.2 GHz                          |                                  |  |
| L2                  | 512 KB per core                                           | per core 512 KB per core         |  |
| L3/Platform         | 2 MB (P5020)/1 MB (P5010)                                 | 2 MB (both P5040 and P5021)      |  |
| DDR I/F             | 2x 64-bit DDR3 (up to 1333 MT/s)                          | 2x 64-bit DDR3 (up to 1600 MT/s) |  |
|                     | 1x 64-bit DDR3 (P5010)                                    |                                  |  |
| PCI Express®        | Express® 4x PCle v2.0 3x PCle v2.0 (incl. 1x 8)           |                                  |  |
| GbE, 10 GbE         | 5x 1 GbE, 1x 10 GbE                                       | 10x 1 GbE, 2x 10 GbE             |  |
| SRIO                | 2x SRIO v2.1 (supports type 9 and type 11 messaging)      | N/A                              |  |
| SerDes lanes        | 18 lanes                                                  | 20 lanes                         |  |
| Package             | 1295-pin 37.5 x 37.5 mm FC-PBGA                           | 1295-pin 37.5 x 37.5 mm FC-PBGA  |  |

# System Peripherals and Networking

For networking, there are dual FMANs with dual 10 Gb/s and 10x 1 Gb/s MAC controllers that connect to PHYs, switches and backplanes over RGMII, SGMII and XAUI. High-speed system expansion is supported through three PCI Express v2.0 controllers that support a variety of lane widths. Other peripherals include SATA, SD/MMC, I²C, UART, SPI, NOR/NAND controller, GPIO and dual 1600 MT/s DDR3/3L controllers.

#### Software and Tool Support

- Enea: Real-time operating system support and virtualization software
- Green Hills: Comprehensive portfolio of software and hardware development tools, trace tools, real-time operating systems and virtualization software
- Mentor Graphics<sup>®</sup>: Commercial-grade Linux solution
- QNX®: Real-time OS and development tool support
- QorlQ P5040 development system (P5040DS) available
- QorlQ P5040 reference design board (P5040RDB) available

### P5040/P5021 Features List

| Four (P5040) or two (P5021)<br>single-threaded e5500 cores<br>built on Power Architecture<br>technology | Up to 2.2 GHz with 64-bit ISA support (Power Architecture V2.06 compliant) Three levels of instruction: User, supervisor, hypervisor  Hybrid 32-bit mode to support legacy software and transition to 64-bit architecture                                     |
|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CoreNet platform cache (CPC)                                                                            | 2 MB configured as dual 1 MB blocks                                                                                                                                                                                                                           |
| Hierarchical interconnect fabric                                                                        | CoreNet fabric supporting coherent and non-coherent transactions with prioritization and bandwidth allocation amongst CoreNet endpoints  MAN fabric supporting packet-level queue management and quality of service scheduling                                |
| Two 64-bit DDR3/3L SDRAM memory controllers with ECC and interleaving support                           | Up to 1600 MT/s     Memory pre-fetch engine                                                                                                                                                                                                                   |
| DPAA incorporating acceleration for the following functions                                             | Packet parsing, classification and distribution (FMAN)     QMAN for scheduling, packet sequencing and congestion management     Hardware BMAN for buffer allocation and de-allocation     Cryptography acceleration (SEC 5.2) at up to 20 Gb/s                |
| SerDes lanes                                                                                            | <ul><li>20 lanes at up to 5 Gb/s</li><li>Supports SGMII, XAUI, PCle rev1.1/2.0, SATA</li></ul>                                                                                                                                                                |
| Ethernet interfaces                                                                                     | Two 10 Gb/s Ethernet MACs  10x 1 Gb/s Ethernet MACs                                                                                                                                                                                                           |
| High-speed peripheral interfaces                                                                        | Three PCI Express 2.0 controllers  Serial ATA (SATA 2.0) controller                                                                                                                                                                                           |
| Additional peripheral interfaces                                                                        | Two High-Speed USB 2.0 controllers with integrated PHY  Inhanced secure digital host controller (SD/MMC/eMMC)  Inhanced serial peripheral interface  Four I <sup>2</sup> C controllers  Four UARTs  Integrated flash controller supporting NAND and NOR flash |
| DMA                                                                                                     | Dual four channel                                                                                                                                                                                                                                             |
| Support for hardware virtualization and partitioning enforcement                                        | Extra privileged level for hypervisor support                                                                                                                                                                                                                 |
| QorlQ trust architecture 1.1                                                                            | Secure boot, secure debug, tamper detection, volatile key storage                                                                                                                                                                                             |



#### For more information, please visit freescale.com/QorlQ

Freescale, the Freescale logo and QorlQ are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm Off. CoreNet is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2012, 2014 Freescale Semiconductor, Inc.

Document Number: P50405021FS REV 4