



## **OPA2650**

# **Dual Wideband, Low Power Voltage Feedback OPERATIONAL AMPLIFIER**

### FEATURES

- LOW POWER: 50mW/Chan.
- UNITY GAIN STABLE BANDWIDTH: 360MHz
- FAST SETTLING TIME: 20ns to 0.01%
- LOW HARMONICS: –77dBc at 5MHz
- DIFFERENTIAL GAIN/PHASE ERROR: 0.01%/0.025°
- HIGH OUTPUT CURRENT: 85mA

### APPLICATIONS

- HIGH RESOLUTION VIDEO
- BASEBAND AMPLIFIER
- CCD IMAGING AMPLIFIER
- ULTRASOUND SIGNAL PROCESSING
- ADC/DAC GAIN AMPLIFIER
- ACTIVE FILTERS
- HIGH SPEED INTEGRATORS
- DIFFERENTIAL AMPLIFIER

### DESCRIPTION

The OPA2650 is a dual, low power, wideband voltage feedback operational amplifier. It features a high bandwidth of 360MHz as well as a 12-bit settling time of only 20ns. The low distortion allows its use in communications applications, while the wide bandwidth and true differential input stage make it suitable for use in a variety of active filter applications. Its low distortion gives exceptional performance for telecommunications, medical imaging and video applications.

The OPA2650 is internally compensated for unitygain stability. This amplifier has a fully symmetrical differential input due to its "classical" operational amplifier circuit architecture. Its unusual combination of speed, accuracy and low power make it an outstanding choice for many portable, multi-channel and other high speed applications, where power is at a premium.

The OPA2650 is also available in single (OPA650) and quad (OPA4650) configurations.



## **SPECIFICATIONS**

At  $T_A$  = +25°C,  $V_S$  = ±5V,  $R_L$  = 100 $\Omega$ , and  $R_{FB}$  = 402 $\Omega$ , unless otherwise noted.  $R_{FB}$  = 25 $\Omega$  for a gain of +1.

|                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                          | OPA2650P, U, E                                              |                                                  |                        | OPA2650PB, UB                       |                     |                      | UNITS                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------|------------------------|-------------------------------------|---------------------|----------------------|-----------------------------------------------|
| PARAMETER                                                                                                                                                                                                   | CONDITIONS                                                                                                                                                                                                                                                                               | MIN TYP MAX                                                 |                                                  | MIN TYP MAX            |                                     |                     |                      |                                               |
| FREQUENCY RESPONSE<br>Closed-Loop Bandwidth <sup>(2)</sup><br>Gain Bandwidth Product<br>Bandwidth for 0.1dB Flatness <sup>(2)</sup>                                                                         | G = +1<br>G = +2<br>G = +5<br>G = +10<br>$G \ge +5$<br>G = +2                                                                                                                                                                                                                            |                                                             | 360<br>108<br>32<br>16<br>160<br>21              |                        |                                     | *(1)<br>*<br>*<br>* |                      | MHz<br>MHz<br>MHz<br>MHz<br>MHz<br>MHz<br>MHz |
| Slew Rate <sup>(3)</sup><br>Over Temperature Range<br>Rise Time<br>Fall Time<br>Settling Time 0.01%<br>0.1%<br>1%<br>Spurious Free Dynamic Range                                                            | G = +1, 2V Step<br>G = +1, 0.2V Step<br>G = +1, 0.2V Step<br>G = +1, 2V Step<br>G = +1, 2V Step<br>G = +1, 2V Step<br>$G = +1, f = 5.0MHz, V_0 = 2Vp-p$                                                                                                                                  |                                                             | 240<br>220<br>1<br>1<br>20<br>11<br>6.7          |                        |                                     | * * * * * * *       |                      | V/μs<br>V/μs<br>ns<br>ns<br>ns<br>ns<br>ns    |
| Differential Gain<br>Differential Phase<br>Crosstalk <sup>(2)</sup>                                                                                                                                         | $ \begin{array}{c} G = +1, \ I = 5.0 \text{mm}, \ V_0 = 2V_0P_0P \\ R_L = 100\Omega \\ R_L = 402\Omega \\ G = +2, \ NTSC, \ V_0 = 1.4 V_0P_0, \ R_L = 150\Omega \\ G = +2, \ NTSC, \ V_0 = 1.4 V_0P_0, \ R_L = 150\Omega \\ Input \ Referred, \ 5MHz, \ Channel-to-Channel \end{array} $ |                                                             | 72<br>77<br>0.01<br>0.025<br>–84                 |                        |                                     | * * * *             |                      | dB<br>dB<br>%<br>Degree<br>dB                 |
| INPUT OFFSET VOLTAGE<br>Input Offset Voltage<br>Average Drift<br>Power Supply Rejection (+V <sub>S</sub> )<br>(-V <sub>S</sub> )                                                                            | $V_{CM}$ = 0V Input Referred, $V_{S}$ = ±4.5V to ±5.5V                                                                                                                                                                                                                                   | 60<br>47                                                    | ±1<br>±3<br>76<br>54                             | ±5                     | 70<br>50                            | ±1<br>*<br>*        | ±3                   | mV<br>µV/°C<br>dB<br>dB                       |
| INPUT BIAS CURRENT<br>Input Bias Current<br>Over Temperature Range<br>Input Offset Current<br>Over Temperature Range                                                                                        | $V_{CM} = 0V$<br>$V_{CM} = 0V$                                                                                                                                                                                                                                                           |                                                             | 5<br>0.5                                         | 20<br>30<br>1<br>3     |                                     | *<br>0.2            | 10<br>20<br>0.5<br>2 | μΑ<br>μΑ<br>μΑ<br>μΑ                          |
| INPUT NOISE<br>Input Voltage Noise<br>Noise Density, f = 100Hz<br>f = 10kHz<br>f ≥ 1MHz<br>Integrated Noise                                                                                                 |                                                                                                                                                                                                                                                                                          |                                                             | 43<br>9.4<br>8.4                                 |                        |                                     | * * *               |                      | nV/√H;<br>nV/√H;<br>nV/√H;                    |
| $ \begin{array}{l} f_{B} = 10 \text{Hz to } 100 \text{MHz} \\ \text{Input Bias Current Noise} \\ \text{Noise Density, } f \geq 0.1 \text{MHz} \end{array} $                                                 |                                                                                                                                                                                                                                                                                          |                                                             | 84<br>1.2                                        |                        |                                     | *                   |                      | μVrms<br>pA/√Hz                               |
| INPUT VOLTAGE RANGE<br>Common-Mode Input Range<br>Over Temperature Range<br>Common-Mode Rejection                                                                                                           | Input Referred, V <sub>CM</sub> = ±0.5V                                                                                                                                                                                                                                                  | ±2.2<br>65                                                  | ±2.8<br>90                                       |                        | *<br>70                             | *                   |                      | V<br>V<br>dB                                  |
| INPUT IMPEDANCE<br>Differential<br>Common-Mode                                                                                                                                                              |                                                                                                                                                                                                                                                                                          |                                                             | 15    1<br>16    1                               |                        |                                     | *                   |                      | KΩ    p<br>MΩ    p                            |
| OPEN-LOOP GAIN<br>Open-Loop Voltage Gain<br>Over Temperature Range                                                                                                                                          | $V_0 = \pm 2V, R_L = 100\Omega$                                                                                                                                                                                                                                                          | 45<br>43                                                    | 51                                               |                        | 47<br>45                            | *                   |                      | dB<br>dB                                      |
| OUTPUT<br>Voltage Output<br>Over Temperature Range<br>Output Current, Sourcing<br>Over Temperature Range<br>Output Current, Sinking<br>Over Temperature Range<br>Short Circuit Current<br>Output Resistance | No Load<br>R <sub>L</sub> = 250Ω<br>R <sub>L</sub> = 100Ω<br>f < 100kHz, G = +1                                                                                                                                                                                                          | $\pm 2.2$<br>$\pm 2.2$<br>$\pm 2.0$<br>75<br>65<br>65<br>35 | ±3.0<br>±2.5<br>±2.3<br>110<br>85<br>150<br>0.08 |                        | ±2.4<br>±2.4<br>±2.2<br>*<br>*<br>* | *** * * *           |                      | V<br>V<br>MA<br>mA<br>mA<br>mA<br>Ω           |
| POWER SUPPLY<br>Specified Operating Voltage<br>Operating Voltage Range<br>Quiescent Current<br>Over Temperature Range                                                                                       | Both Channels, $V_S = \pm 5V$                                                                                                                                                                                                                                                            | ±4.5                                                        | ±5<br>±11                                        | ±5.5<br>±15.5<br>±17.5 | *                                   | * * *               | *<br>±13.5<br>±16    | V<br>V<br>mA<br>mA                            |
| THERMAL CHARACTERISTICS         Temperature Range         Thermal Resistance, $\theta_{JA}$ P       8-Pin DIP                                                                                               | Specification: P, U, E, PB, UB<br>Junction to Ambient                                                                                                                                                                                                                                    | -40                                                         | 100                                              | +85                    | *                                   | *                   | *                    | °C<br>°C/W                                    |
| U SO-8<br>E MSOP-8                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                          |                                                             | 125<br>150                                       |                        |                                     | * *                 |                      | °C/W<br>°C/W<br>°C/W                          |

NOTES: (1) An asterisk (\*) specifies the same value as the grade to the left. (2) Frequency response can be strongly influenced by PC board parasitics. The demonstration boards show low parasitic layouts for this part. Refer to the demonstration board layout for details. (3) Slew rate is rate of change from 10% to 90% of output voltage step.



#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage±5.5V                                      |
|----------------------------------------------------------|
| Internal Power Dissipation See Thermal Characteristics   |
| Differential Input Voltage ±1.2V                         |
| Input Voltage Range ±Vs                                  |
| Storage Temperature Range: P, PB, U, UB, E40°C to +125°C |
| Lead Temperature (DIP, soldering, 10s) +300°C            |
| (SO-8 and MSOP-8, soldering, 3s)+260°C                   |
| Junction Temperature (T <sub>J</sub> )+175°C             |

#### **PIN CONFIGURATION**





Electrostatic discharge can cause damage ranging from performance degradation to complete device failure. Burr-Brown Corporation recommends that all integrated circuits be handled and stored using appropriate ESD protection methods.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet published specifications.

#### PACKAGE/ORDERING INFORMATION

| PRODUCT   | PACKAGE            | PACKAGE<br>DRAWING<br>NUMBER <sup>(1)</sup> | TEMPERATURE<br>RANGE | PACKAGE<br>MARKING <sup>(2)</sup> | ORDERING<br>NUMBER <sup>(3)</sup> |
|-----------|--------------------|---------------------------------------------|----------------------|-----------------------------------|-----------------------------------|
| OPA2650P  | 8-Pin Plastic DIP  | 006                                         | -40°C to +85°C       | OPA2650P                          | OPA2650P                          |
| OPA2650PB | 8-Pin Plastic DIP  | 006                                         | -40°C to +85°C       | OPA2650PB                         | OPA2650PB                         |
| OPA2650U  | SO-8 Surface Mount | 182                                         | −40°C to +85°C       | OPA2650U                          | OPA2650U                          |
| OPA2650UB | SO-8 Surface Mount | 182                                         | −40°C to +85°C       | OPA2650UB                         | OPA2650UB                         |
| OPA2650E  | MSOP-8             | 337                                         | -40°C to +85°C       | B50                               | OPA2650E-250<br>OPA2650E-2500     |

NOTE: (1) For detailed drawing and dimension table, see end of data sheet, or Appendix C of Burr-Brown IC Data Book. (2) The "B" grade will be marked with a "B" by pin 8. (3) The MSOP-8 is available on 7" tape and reel with 250 parts, and on 14" tape and reel with 2500 parts. For example, ordering 250 pieces of "OPA2650E-250" will get a single 250 piece tape and reel. Refer to Appendix B of Burr-Brown IC Data Book for detailed Tape and Reel Mechanical information.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



## **TYPICAL PERFORMANCE CURVES**

At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 5V$ ,  $R_L = 100\Omega$ , and  $R_{FB} = 402\Omega$ , unless otherwise noted.  $R_{FB} = 25\Omega$  for a gain of +1.





## **TYPICAL PERFORMANCE CURVES (CONT)**

At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 5V$ ,  $R_L = 100\Omega$ , and  $R_{FB} = 402\Omega$ , unless otherwise noted.  $R_{FB} = 25\Omega$  for a gain of +1.















## **TYPICAL PERFORMANCE CURVES (CONT)**

At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 5V$ ,  $R_L = 100\Omega$ , and  $R_{FB} = 402\Omega$ , unless otherwise noted.  $R_{FB} = 25\Omega$  for a gain of +1.





1

Output Swing (Vp-p)

-100

0.1

10

-90

0.1

1

Output Swing (Vp-p)

10

### **TYPICAL PERFORMANCE CURVES (CONT)**

At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 5V$ ,  $R_L = 100\Omega$ , and  $R_{FB} = 402\Omega$ , unless otherwise noted.  $R_{FB} = 25\Omega$  for a gain of +1.



### APPLICATIONS INFORMATION DISCUSSION OF PERFORMANCE

The OPA2650 is a dual low power, wideband voltage feedback operational amplifier. Each channel is internally compensated to provide unity gain stability. The OPA2650's voltage feedback architecture features true differential and fully symmetrical inputs. This minimizes offset errors, making the OPA2650 well suited for implementing filter and instrumentation designs. As a dual operational amplifier, OPA2650 is an ideal choice for designs requiring multiple channels where reduction of board space, power dissipation and cost are critical. Its AC performance is optimized to provide a gain bandwidth product of 160MHz and a fast 0.1% settling time of 11ns, which is an important consideration in high speed data conversion applications. Along with its excellent settling characteristics, the low DC input offset of  $\pm 1$ mV and drift of  $\pm 3\mu$ V/°C support high accuracy requirements. In applications requiring a higher slew rate and wider bandwidth, such as video and high bit rate digital communications, consider the dual current feedback OPA2658.

#### CIRCUIT LAYOUT AND BASIC OPERATION

Achieving optimum performance with a high frequency amplifier like the OPA2650 requires careful attention to layout parasitics and selection of external components. Recommendations for PC board layout and component selection include:

a) Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability; on the noninverting input it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes. Otherwise, ground and power planes should be unbroken elsewhere on the board.

**b) Minimize the distance** (< 0.25") from the two power pins to high frequency  $0.1\mu$ F decoupling capacitors. At the pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. Larger (2.2 $\mu$ F to 6.8 $\mu$ F) decoupling capacitors, effective at lower frequencies, should also be used. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PC board.

c) Careful selection and placement of external components will preserve the high frequency performance of the OPA2650. Resistors should be a very low reactance type. Surface mount resistors work best and allow a tighter overall layout. Metal film or carbon composition axially-leaded resistors can also provide good high frequency performance. Again, keep their leads as short as possible. Never use wirewound type resistors in a high frequency application.

Since the output pin and the inverting input pin are most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the package pins. Other network components, such as noninverting input termination resistors, should also be placed close to the package.

Even with a low parasitic capacitance shunting the resistor, excessively high resistor values can create significant time constants and degrade performance. Good metal film or surface mount resistors have approximately 0.2pF in shunt with the resistor. For resistor values > 1.5k $\Omega$ , this adds a pole and/or zero below 500MHz that can affect circuit



operation. Keep resistor values as low as possible consistent with output loading considerations. The  $402\Omega$  feedback used for the Typical Performance Plots is a good starting point for design. Note that a  $25\Omega$  feedback resistor, rather than a direct short, is suggested for a unity gain follower. This effectively reduces the Q of what would otherwise be a parasitic inductance (the feedback wire) into the parasitic capacitance at the inverting input.

d) Connections to other wideband devices on the board may be made with short direct traces or through on-board transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50 to 100 mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set R<sub>ISO</sub> from the plot of recommended R<sub>ISO</sub> vs capacitive load. Low parasitic loads may not need an R<sub>ISO</sub> since the OPA2650 is nominally compensated to operate with a 2pF parasitic load. If a long trace is required and the 6dB signal loss intrinsic to doubly terminated transmission lines is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A 50 $\Omega$  environment is not necessary on board, and in fact a higher impedance environment will improve distortion as shown in the distortion vs load plot. With a characteristic impedance defined based on board material and desired trace dimensions, a matching series resistor into the trace from the output of the amplifier is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance will be the parallel combination of the shunt resistor and the input impedance of the destination device; the total effective impedance should match the trace impedance. Multiple destination devices are best handled as separate transmission lines, each with their own series and shunt terminations.

If the 6dB attenuation loss of a doubly terminated line is unacceptable, a long trace can be series-terminated at the source end only. This will help isolate the line capacitance from the op amp output, but will not preserve signal integrity as well as a doubly terminated line. If the shunt impedance at the destination end is finite, there will be some signal attenuation due to the voltage divider formed by the series and shunt impedances.

e) Sockets are not recommended for high speed parts like the OPA2650. The additional lead length and pin-to-pin capacitance introduced by the socket creates an extremely troublesome parasitic network which can make it almost impossible to achieve a smooth, stable response. Best results are obtained by soldering the part onto the board. If socketing for the DIP package is desired, high frequency flush mount pins (e.g., McKenzie Technology #710C) can give good results.

#### SUPPLY VOLTAGES

The OPA2650 is nominally specified for operation using  $\pm 5V$  power supplies. A 10% tolerance on the supplies, or an ECL -5.2V for the negative supply, is within the maximum speci-

fied total supply voltage of 11V. Higher supply voltages can break down internal junctions possibly leading to catastrophic failure. Single supply operation is possible as long as common mode voltage constraints are observed. The common mode input and output voltage specifications can be interpreted as a required headroom to the supply voltage. Observing this input and output headroom requirement will allow non-standard or single supply operation. Figure 1 shows one approach to single-supply operation.



FIGURE 1. Single Supply Operation.

#### **OFFSET VOLTAGE ADJUSTMENT**

If additional offset adjustment is needed, the circuit in Figure 2 can be used without degrading offset drift with temperature. Avoid external adjustment whenever possible since extraneous noise, such as power supply noise, can be inadvertently coupled into the amplifier's inverting input terminal. Remember that additional offset errors can be created by the amplifier's input bias currents. Whenever possible, match the impedance seen by both inputs as is shown with  $R_3$ . This will reduce the output offset voltage caused by the amplifier's input offset current.



FIGURE 2. Offset Voltage Trim.



#### ESD PROTECTION

ESD damage has been well recognized for MOSFET devices, but any semiconductor device is vulnerable to this potentially damaging source. This is particularly true for very high speed, fine geometry processes.

ESD damage can cause subtle changes in amplifier input characteristics without necessarily destroying the device. In precision operational amplifiers, this may cause a noticeable degradation of offset voltage and drift. Therefore, ESD handling precautions are strongly recommended when handling the OPA2650.

#### **OUTPUT DRIVE CAPABILITY**

The OPA2650 has been optimized to drive  $75\Omega$  and  $100\Omega$  resistive loads. The device can drive 2Vp-p into a  $75\Omega$  load. This high-output drive capability makes the OPA2650 an ideal choice for a wide range of RF, IF, and video applications. In many cases, additional buffer amplifiers are unneeded.

Many demanding high-speed applications such as driving A/D converters require op amps with low wideband output impedance. For example, low output impedance is essential when driving the signal-dependent capacitances at the inputs of flash A/D converters. As shown in Figure 3, the OPA2650 maintains very low-closed loop output impedance over frequency. Closed-loop output impedance increases with frequency since loop gain decreases with frequency.



FIGURE 3. Small-Signal Output Impedance vs Frequency.

#### THERMAL CONSIDERATIONS

The OPA2650 will not require heatsinking under most operating conditions. Maximum desired junction temperature will set a maximum allowed internal power dissipation as described below. In no case should the maximum junction temperature be allowed to exceed 175°C.

The total internal power dissipation  $(P_D)$  is a the sum of quiescent power  $(P_{DQ})$  and additional power dissipated in the two output stages  $(P_{DL1} \text{ and } P_{DL2})$  while delivering load power. Quiescent power is simply the specified no-load

supply current for both channels times the total supply voltage across the part.  $P_{DL1}$  and  $P_{DL2}$  will depend on the required output signals and loads. For a grounded resistive loads, and equal bipolar supplies, they would be at a maximum when the outputs are fixed at a voltage equal to 1/2 either supply voltage. Under this condition,  $P_{DL1} = V_S^{2/}$  (4• $R_{L1}$ ) where  $R_{L1}$  includes feedback network loading.  $P_{DL2}$  is calculated the same way.

Note that it is the power in the output stages, and not into the loads, that determines internal power dissipation.

Operating junction temperature  $(T_J)$  is given by  $T_A + P_D \theta_{JA}$ , where  $T_A$  is the ambient temperature.

As an example, compute the maximum  $T_J$  for an OPA2650U where both op amps are at G = +2,  $R_L = 100\Omega$ ,  $R_{FB} = 402\Omega$ ,  $\pm V_S = \pm 5V$ , and at the specified maximum  $T_A = +85^{\circ}C$ . This gives:

$$P_{DQ} = (10V \cdot 17.5 \text{mA}) = 175 \text{mW}$$

$$P_{DL1} = P_{DL2} = \frac{(5V)^2}{4 \cdot (100\Omega || 804\Omega)} = 70 \text{mW}$$

$$P_D = 175 \text{mW} + 2(70 \text{mW}) = 315 \text{mW}$$

$$T_J = 85^{\circ}\text{C} + 0.315 \text{W} \cdot 125^{\circ}\text{C} / \text{W} = 124^{\circ}\text{C}$$

#### CAPACITIVE LOADS

The OPA2650's output stage has been optimized to drive low resistive loads. Capacitive loads, however, will decrease the amplifier's phase margin which may cause high frequency peaking or oscillations. Capacitive loads greater than 10pF should be isolated by connecting a small resistance, usually  $15\Omega$  to  $30\Omega$ , in series with the output as shown in Figure 4. This is particularly important when driving high capacitance loads such as flash A/D converters. Increasing the gain from +1 will improve the capacitive load drive due to increased phase margin.

In general, capacitive loads should be minimized for optimum high frequency performance. Coax lines can be driven if the cable is properly terminated. The capacitance of coax cable (29pF/foot for RG-58) will not load the amplifier when the coaxial cable or transmission line is terminated in its characteristic impedance.



FIGURE 4. Driving Capacitive Loads.



#### FREQUENCY RESPONSE COMPENSATION

Each channel of the OPA2650 is internally compensated to be stable at unity gain with a nominal  $60^{\circ}$  phase margin. This lends itself well to wideband integrator and buffer applications. Phase margin and frequency response flatness will improve at higher gains. Recall that an inverting gain of -1 is equivalent to a gain of +2 for bandwidth purposes, i.e., noise gain = 2. The external compensation techniques developed for voltage feedback op amps can be applied to this device. For example, in the non-inverting configuration, placing a capacitor across the feedback resistor will reduce the gain to +1 starting at  $f = (1/2\pi R_F C_F)$ . Alternatively, in the inverting configuration, the bandwidth may be limited without modifying the inverting gain by placing a series RC network to ground on the inverting node. This has the effect of increasing the noise gain at high frequencies, thereby limiting the bandwidth for the inverting input signal through the gain-bandwidth product.

At higher gains, the gain-bandwidth of this voltage feedback topology will limit bandwidth according to the open-loop frequency response curve. For applications requiring a wider bandwidth at higher gains, consider the dual current feedback model, OPA2658. In applications where a large feedback resistor is required (such as photodiode transimpedance circuits), precautions must be taken to avoid gain peaking due to the pole formed by the feedback resistor and the capacitance on the inverting input. This pole can be compensated by connecting a small capacitor in parallel with the feedback resistor, creating a cancelling zero term. In other high-gain applications, use of a three-resistor "T" connection will reduce the feedback network impedance which reacts with the parasitic capacitance at the summing node.

#### PULSE SETTLING TIME

High speed amplifiers like the OPA2650 are capable of extremely fast settling time with a pulse input. Excellent frequency response flatness and phase linearity are required to get the best settling times. As shown in the specifications table, settling time for a 2V step at a gain of +1 for the OPA2650 is extremely fast. The specification is defined as the time required, after the input transition, for the output to settle within a specified error band around its final value. For a 2V step, 1% settling corresponds to an error band of  $\pm 20$ mV, 0.1% to an error band of  $\pm 2$ mV, and 0.01% to an error band of ±0.2mV. For the best settling times, particularly into an ADC capacitive load, little or no peaking in the frequency response can be allowed. Using the recommended R<sub>ISO</sub> for capacitive loads will limit this peaking and reduce the settling times. Fast, extremely fine scale settling (0.01%) requires close attention to ground return currents in the supply decoupling capacitors. For highest performance, consider the OPA642 which offers considerably higher open loop DC gain.

#### DIFFERENTIAL GAIN AND PHASE

Differential Gain (dG) and Differential Phase (dP) are among the more important specifications for video applications.

The percentage change in closed-loop gain over a specified change in output voltage level is defined as dG. dP is defined as the change in degrees of the closed-loop phase over the same output voltage change. dG and dP are both specified at the NTSC sub-carrier frequency of 3.58MHz. dG and dP increase closed-loop gain and output voltage transition. All measurements were performed using a Tektronix model VM700 Video Measurement Set.

#### DISTORTION

The OPA2650's harmonic distortion characteristics into a  $100\Omega$  load are shown versus frequency and power output in the typical performance curves. Distortion can be significantly improved by increasing the load resistance as illustrated in Figure 5. Remember to include the contribution of the feedback resistance when calculating the effective load resistance seen by the amplifier.



FIGURE 5. 5MHz Harmonic Distortion vs Load Resistance.

#### CROSSTALK

Crosstalk is the undesired result of the signal of one channel mixing with and reproducing itself in the output of the other channel. Crosstalk occurs in most multichannel integrated circuits. In dual devices, the effect of crosstalk is measured by driving one channel and observing the output of the undriven channel over various frequencies. The magnitude of this effect is referenced in terms of channel-to-channel crosstalk and expressed in decibels. "Input referred" points to the fact that there is a direct correlation between gain and crosstalk, therefore at increased gain, crosstalk also increases by a factor equal to that of the gain. Figure 6 illustrates the measured effect of crosstalk in the OPA2650U.

#### SPICE MODELS

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This is particularly true for Video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. SPICE models are available on a disk from the Burr-Brown Applications Department.





FIGURE 6. Channel-to-Channel Crosstalk.

**TYPICAL APPLICATION** 

#### **DEMONSTRATION BOARDS**

Demonstration boards are available for each OPA2650 package style. These boards implement a very low parasitic layout that will produce the excellent frequency and pulse responses shown in the Typical Performance Curves. For each package style, the recommended demonstration boards are:

| DEMONSTRATION BOARD | PACKAGE   | PRODUCT               |
|---------------------|-----------|-----------------------|
| DEM-OPA265xP        | 8-Pin DIP | OPA2650P<br>OPA2650PB |
| DEM-OPA265xU        | SO-8      | OPA2650U<br>OPA2650UB |
| DEM-OPA26xxE        | MSOP-8    | OPA2650E              |

Contact your local Burr-Brown sales office or distributor to order demonstration boards.



FIGURE 7. Low Distortion Video Amplifier.



**OPA2650** 



FIGURE 8. Circuit Detail for DEM-OPA265xP Demonstration Board.



FIGURE 9. Evaluation Board Silkscreen (Solder Side). 9b. Evaluation Board Silkscreen (Component Side). 9c. Evaluation Board Layout (Solder Side). 9d. Evaluation Board (Component Side).



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated